qlcnic_83xx_hw.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. /* status descriptor mailbox data
  16. * @phy_addr_{low|high}: physical address of buffer
  17. * @sds_ring_size: buffer size
  18. * @intrpt_id: interrupt id
  19. * @intrpt_val: source of interrupt
  20. */
  21. struct qlcnic_sds_mbx {
  22. u32 phy_addr_low;
  23. u32 phy_addr_high;
  24. u32 rsvd1[4];
  25. #if defined(__LITTLE_ENDIAN)
  26. u16 sds_ring_size;
  27. u16 rsvd2;
  28. u16 rsvd3[2];
  29. u16 intrpt_id;
  30. u8 intrpt_val;
  31. u8 rsvd4;
  32. #elif defined(__BIG_ENDIAN)
  33. u16 rsvd2;
  34. u16 sds_ring_size;
  35. u16 rsvd3[2];
  36. u8 rsvd4;
  37. u8 intrpt_val;
  38. u16 intrpt_id;
  39. #endif
  40. u32 rsvd5;
  41. } __packed;
  42. /* receive descriptor buffer data
  43. * phy_addr_reg_{low|high}: physical address of regular buffer
  44. * phy_addr_jmb_{low|high}: physical address of jumbo buffer
  45. * reg_ring_sz: size of regular buffer
  46. * reg_ring_len: no. of entries in regular buffer
  47. * jmb_ring_len: no. of entries in jumbo buffer
  48. * jmb_ring_sz: size of jumbo buffer
  49. */
  50. struct qlcnic_rds_mbx {
  51. u32 phy_addr_reg_low;
  52. u32 phy_addr_reg_high;
  53. u32 phy_addr_jmb_low;
  54. u32 phy_addr_jmb_high;
  55. #if defined(__LITTLE_ENDIAN)
  56. u16 reg_ring_sz;
  57. u16 reg_ring_len;
  58. u16 jmb_ring_sz;
  59. u16 jmb_ring_len;
  60. #elif defined(__BIG_ENDIAN)
  61. u16 reg_ring_len;
  62. u16 reg_ring_sz;
  63. u16 jmb_ring_len;
  64. u16 jmb_ring_sz;
  65. #endif
  66. } __packed;
  67. /* host producers for regular and jumbo rings */
  68. struct __host_producer_mbx {
  69. u32 reg_buf;
  70. u32 jmb_buf;
  71. } __packed;
  72. /* Receive context mailbox data outbox registers
  73. * @state: state of the context
  74. * @vport_id: virtual port id
  75. * @context_id: receive context id
  76. * @num_pci_func: number of pci functions of the port
  77. * @phy_port: physical port id
  78. */
  79. struct qlcnic_rcv_mbx_out {
  80. #if defined(__LITTLE_ENDIAN)
  81. u8 rcv_num;
  82. u8 sts_num;
  83. u16 ctx_id;
  84. u8 state;
  85. u8 num_pci_func;
  86. u8 phy_port;
  87. u8 vport_id;
  88. #elif defined(__BIG_ENDIAN)
  89. u16 ctx_id;
  90. u8 sts_num;
  91. u8 rcv_num;
  92. u8 vport_id;
  93. u8 phy_port;
  94. u8 num_pci_func;
  95. u8 state;
  96. #endif
  97. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  98. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  99. } __packed;
  100. struct qlcnic_add_rings_mbx_out {
  101. #if defined(__LITTLE_ENDIAN)
  102. u8 rcv_num;
  103. u8 sts_num;
  104. u16 ctx_id;
  105. #elif defined(__BIG_ENDIAN)
  106. u16 ctx_id;
  107. u8 sts_num;
  108. u8 rcv_num;
  109. #endif
  110. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  111. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  112. } __packed;
  113. /* Transmit context mailbox inbox registers
  114. * @phys_addr_{low|high}: DMA address of the transmit buffer
  115. * @cnsmr_index_{low|high}: host consumer index
  116. * @size: legth of transmit buffer ring
  117. * @intr_id: interrput id
  118. * @src: src of interrupt
  119. */
  120. struct qlcnic_tx_mbx {
  121. u32 phys_addr_low;
  122. u32 phys_addr_high;
  123. u32 cnsmr_index_low;
  124. u32 cnsmr_index_high;
  125. #if defined(__LITTLE_ENDIAN)
  126. u16 size;
  127. u16 intr_id;
  128. u8 src;
  129. u8 rsvd[3];
  130. #elif defined(__BIG_ENDIAN)
  131. u16 intr_id;
  132. u16 size;
  133. u8 rsvd[3];
  134. u8 src;
  135. #endif
  136. } __packed;
  137. /* Transmit context mailbox outbox registers
  138. * @host_prod: host producer index
  139. * @ctx_id: transmit context id
  140. * @state: state of the transmit context
  141. */
  142. struct qlcnic_tx_mbx_out {
  143. u32 host_prod;
  144. #if defined(__LITTLE_ENDIAN)
  145. u16 ctx_id;
  146. u8 state;
  147. u8 rsvd;
  148. #elif defined(__BIG_ENDIAN)
  149. u8 rsvd;
  150. u8 state;
  151. u16 ctx_id;
  152. #endif
  153. } __packed;
  154. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  155. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  156. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  157. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  158. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  159. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  160. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  161. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  162. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  163. {QLCNIC_CMD_SET_MTU, 3, 1},
  164. {QLCNIC_CMD_READ_PHY, 4, 2},
  165. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  166. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  167. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  168. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  169. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  170. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  171. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  172. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  173. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  174. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  175. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  176. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  177. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  178. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  179. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  180. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  181. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  182. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  183. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  184. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  185. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  186. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  187. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  188. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  189. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  190. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  191. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  192. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  193. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  194. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  195. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  196. {QLCNIC_CMD_IDC_ACK, 5, 1},
  197. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  198. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  199. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  200. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  201. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  202. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  203. };
  204. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  205. 0x38CC, /* Global Reset */
  206. 0x38F0, /* Wildcard */
  207. 0x38FC, /* Informant */
  208. 0x3038, /* Host MBX ctrl */
  209. 0x303C, /* FW MBX ctrl */
  210. 0x355C, /* BOOT LOADER ADDRESS REG */
  211. 0x3560, /* BOOT LOADER SIZE REG */
  212. 0x3564, /* FW IMAGE ADDR REG */
  213. 0x1000, /* MBX intr enable */
  214. 0x1200, /* Default Intr mask */
  215. 0x1204, /* Default Interrupt ID */
  216. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  217. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  218. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  219. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  220. 0x3790, /* QLC_83XX_IDC_CTRL */
  221. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  222. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  223. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  224. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  225. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  226. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  227. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  228. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  229. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  230. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  231. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  232. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  233. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  234. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  235. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  236. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  237. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  238. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  239. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  240. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  241. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  242. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  243. 0x37F4, /* QLC_83XX_VNIC_STATE */
  244. 0x3868, /* QLC_83XX_DRV_LOCK */
  245. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  246. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  247. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  248. };
  249. const u32 qlcnic_83xx_reg_tbl[] = {
  250. 0x34A8, /* PEG_HALT_STAT1 */
  251. 0x34AC, /* PEG_HALT_STAT2 */
  252. 0x34B0, /* FW_HEARTBEAT */
  253. 0x3500, /* FLASH LOCK_ID */
  254. 0x3528, /* FW_CAPABILITIES */
  255. 0x3538, /* Driver active, DRV_REG0 */
  256. 0x3540, /* Device state, DRV_REG1 */
  257. 0x3544, /* Driver state, DRV_REG2 */
  258. 0x3548, /* Driver scratch, DRV_REG3 */
  259. 0x354C, /* Device partiton info, DRV_REG4 */
  260. 0x3524, /* Driver IDC ver, DRV_REG5 */
  261. 0x3550, /* FW_VER_MAJOR */
  262. 0x3554, /* FW_VER_MINOR */
  263. 0x3558, /* FW_VER_SUB */
  264. 0x359C, /* NPAR STATE */
  265. 0x35FC, /* FW_IMG_VALID */
  266. 0x3650, /* CMD_PEG_STATE */
  267. 0x373C, /* RCV_PEG_STATE */
  268. 0x37B4, /* ASIC TEMP */
  269. 0x356C, /* FW API */
  270. 0x3570, /* DRV OP MODE */
  271. 0x3850, /* FLASH LOCK */
  272. 0x3854, /* FLASH UNLOCK */
  273. };
  274. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  275. .read_crb = qlcnic_83xx_read_crb,
  276. .write_crb = qlcnic_83xx_write_crb,
  277. .read_reg = qlcnic_83xx_rd_reg_indirect,
  278. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  279. .get_mac_address = qlcnic_83xx_get_mac_address,
  280. .setup_intr = qlcnic_83xx_setup_intr,
  281. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  282. .mbx_cmd = qlcnic_83xx_mbx_op,
  283. .get_func_no = qlcnic_83xx_get_func_no,
  284. .api_lock = qlcnic_83xx_cam_lock,
  285. .api_unlock = qlcnic_83xx_cam_unlock,
  286. .add_sysfs = qlcnic_83xx_add_sysfs,
  287. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  288. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  289. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  290. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  291. .setup_link_event = qlcnic_83xx_setup_link_event,
  292. .get_nic_info = qlcnic_83xx_get_nic_info,
  293. .get_pci_info = qlcnic_83xx_get_pci_info,
  294. .set_nic_info = qlcnic_83xx_set_nic_info,
  295. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  296. .napi_enable = qlcnic_83xx_napi_enable,
  297. .napi_disable = qlcnic_83xx_napi_disable,
  298. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  299. .config_rss = qlcnic_83xx_config_rss,
  300. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  301. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  302. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  303. .get_board_info = qlcnic_83xx_get_port_info,
  304. };
  305. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  306. .config_bridged_mode = qlcnic_config_bridged_mode,
  307. .config_led = qlcnic_config_led,
  308. .request_reset = qlcnic_83xx_idc_request_reset,
  309. .cancel_idc_work = qlcnic_83xx_idc_exit,
  310. .napi_add = qlcnic_83xx_napi_add,
  311. .napi_del = qlcnic_83xx_napi_del,
  312. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  313. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  314. };
  315. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  316. {
  317. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  318. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  319. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  320. }
  321. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  322. {
  323. u32 fw_major, fw_minor, fw_build;
  324. struct pci_dev *pdev = adapter->pdev;
  325. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  326. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  327. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  328. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  329. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  330. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  331. return adapter->fw_version;
  332. }
  333. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  334. {
  335. void __iomem *base;
  336. u32 val;
  337. base = adapter->ahw->pci_base0 +
  338. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  339. writel(addr, base);
  340. val = readl(base);
  341. if (val != addr)
  342. return -EIO;
  343. return 0;
  344. }
  345. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  346. {
  347. int ret;
  348. struct qlcnic_hardware_context *ahw = adapter->ahw;
  349. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  350. if (!ret) {
  351. return QLCRDX(ahw, QLCNIC_WILDCARD);
  352. } else {
  353. dev_err(&adapter->pdev->dev,
  354. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  355. return -EIO;
  356. }
  357. }
  358. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  359. u32 data)
  360. {
  361. int err;
  362. struct qlcnic_hardware_context *ahw = adapter->ahw;
  363. err = __qlcnic_set_win_base(adapter, (u32) addr);
  364. if (!err) {
  365. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  366. return 0;
  367. } else {
  368. dev_err(&adapter->pdev->dev,
  369. "%s failed, addr = 0x%x data = 0x%x\n",
  370. __func__, (int)addr, data);
  371. return err;
  372. }
  373. }
  374. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  375. {
  376. int err, i, num_msix;
  377. struct qlcnic_hardware_context *ahw = adapter->ahw;
  378. if (!num_intr)
  379. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  380. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  381. num_intr));
  382. /* account for AEN interrupt MSI-X based interrupts */
  383. num_msix += 1;
  384. num_msix += adapter->max_drv_tx_rings;
  385. err = qlcnic_enable_msix(adapter, num_msix);
  386. if (err == -ENOMEM)
  387. return err;
  388. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  389. num_msix = adapter->ahw->num_msix;
  390. else {
  391. if (qlcnic_sriov_vf_check(adapter))
  392. return -EINVAL;
  393. num_msix = 1;
  394. }
  395. /* setup interrupt mapping table for fw */
  396. ahw->intr_tbl = vzalloc(num_msix *
  397. sizeof(struct qlcnic_intrpt_config));
  398. if (!ahw->intr_tbl)
  399. return -ENOMEM;
  400. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  401. /* MSI-X enablement failed, use legacy interrupt */
  402. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  403. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  404. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  405. adapter->msix_entries[0].vector = adapter->pdev->irq;
  406. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  407. }
  408. for (i = 0; i < num_msix; i++) {
  409. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  410. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  411. else
  412. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  413. ahw->intr_tbl[i].id = i;
  414. ahw->intr_tbl[i].src = 0;
  415. }
  416. return 0;
  417. }
  418. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  419. {
  420. writel(0, adapter->tgt_mask_reg);
  421. }
  422. /* Enable MSI-x and INT-x interrupts */
  423. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  424. struct qlcnic_host_sds_ring *sds_ring)
  425. {
  426. writel(0, sds_ring->crb_intr_mask);
  427. }
  428. /* Disable MSI-x and INT-x interrupts */
  429. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  430. struct qlcnic_host_sds_ring *sds_ring)
  431. {
  432. writel(1, sds_ring->crb_intr_mask);
  433. }
  434. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  435. *adapter)
  436. {
  437. u32 mask;
  438. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  439. * source register. We could be here before contexts are created
  440. * and sds_ring->crb_intr_mask has not been initialized, calculate
  441. * BAR offset for Interrupt Source Register
  442. */
  443. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  444. writel(0, adapter->ahw->pci_base0 + mask);
  445. }
  446. inline void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  447. {
  448. u32 mask;
  449. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  450. writel(1, adapter->ahw->pci_base0 + mask);
  451. }
  452. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  453. struct qlcnic_cmd_args *cmd)
  454. {
  455. int i;
  456. for (i = 0; i < cmd->rsp.num; i++)
  457. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  458. }
  459. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  460. {
  461. u32 intr_val;
  462. struct qlcnic_hardware_context *ahw = adapter->ahw;
  463. int retries = 0;
  464. intr_val = readl(adapter->tgt_status_reg);
  465. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  466. return IRQ_NONE;
  467. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  468. adapter->stats.spurious_intr++;
  469. return IRQ_NONE;
  470. }
  471. /* The barrier is required to ensure writes to the registers */
  472. wmb();
  473. /* clear the interrupt trigger control register */
  474. writel(0, adapter->isr_int_vec);
  475. intr_val = readl(adapter->isr_int_vec);
  476. do {
  477. intr_val = readl(adapter->tgt_status_reg);
  478. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  479. break;
  480. retries++;
  481. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  482. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  483. return IRQ_HANDLED;
  484. }
  485. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  486. {
  487. u32 resp, event;
  488. unsigned long flags;
  489. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  490. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  491. if (!(resp & QLCNIC_SET_OWNER))
  492. goto out;
  493. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  494. if (event & QLCNIC_MBX_ASYNC_EVENT)
  495. qlcnic_83xx_process_aen(adapter);
  496. out:
  497. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  498. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  499. }
  500. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  501. {
  502. struct qlcnic_adapter *adapter = data;
  503. struct qlcnic_host_sds_ring *sds_ring;
  504. struct qlcnic_hardware_context *ahw = adapter->ahw;
  505. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  506. return IRQ_NONE;
  507. qlcnic_83xx_poll_process_aen(adapter);
  508. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  509. ahw->diag_cnt++;
  510. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  511. return IRQ_HANDLED;
  512. }
  513. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  514. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  515. } else {
  516. sds_ring = &adapter->recv_ctx->sds_rings[0];
  517. napi_schedule(&sds_ring->napi);
  518. }
  519. return IRQ_HANDLED;
  520. }
  521. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  522. {
  523. struct qlcnic_host_sds_ring *sds_ring = data;
  524. struct qlcnic_adapter *adapter = sds_ring->adapter;
  525. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  526. goto done;
  527. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  528. return IRQ_NONE;
  529. done:
  530. adapter->ahw->diag_cnt++;
  531. qlcnic_83xx_enable_intr(adapter, sds_ring);
  532. return IRQ_HANDLED;
  533. }
  534. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  535. {
  536. u32 val = 0, num_msix = adapter->ahw->num_msix - 1;
  537. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  538. num_msix = adapter->ahw->num_msix - 1;
  539. else
  540. num_msix = 0;
  541. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  542. qlcnic_83xx_disable_mbx_intr(adapter);
  543. msleep(20);
  544. synchronize_irq(adapter->msix_entries[num_msix].vector);
  545. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  546. }
  547. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  548. {
  549. irq_handler_t handler;
  550. u32 val;
  551. char name[32];
  552. int err = 0;
  553. unsigned long flags = 0;
  554. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  555. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  556. flags |= IRQF_SHARED;
  557. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  558. handler = qlcnic_83xx_handle_aen;
  559. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  560. snprintf(name, (IFNAMSIZ + 4),
  561. "%s[%s]", "qlcnic", "aen");
  562. err = request_irq(val, handler, flags, name, adapter);
  563. if (err) {
  564. dev_err(&adapter->pdev->dev,
  565. "failed to register MBX interrupt\n");
  566. return err;
  567. }
  568. } else {
  569. handler = qlcnic_83xx_intr;
  570. val = adapter->msix_entries[0].vector;
  571. err = request_irq(val, handler, flags, "qlcnic", adapter);
  572. if (err) {
  573. dev_err(&adapter->pdev->dev,
  574. "failed to register INTx interrupt\n");
  575. return err;
  576. }
  577. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  578. }
  579. /* Enable mailbox interrupt */
  580. qlcnic_83xx_enable_mbx_intrpt(adapter);
  581. return err;
  582. }
  583. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  584. {
  585. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  586. adapter->ahw->pci_func = (val >> 24) & 0xff;
  587. }
  588. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  589. {
  590. void __iomem *addr;
  591. u32 val, limit = 0;
  592. struct qlcnic_hardware_context *ahw = adapter->ahw;
  593. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  594. do {
  595. val = readl(addr);
  596. if (val) {
  597. /* write the function number to register */
  598. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  599. ahw->pci_func);
  600. return 0;
  601. }
  602. usleep_range(1000, 2000);
  603. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  604. return -EIO;
  605. }
  606. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  607. {
  608. void __iomem *addr;
  609. u32 val;
  610. struct qlcnic_hardware_context *ahw = adapter->ahw;
  611. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  612. val = readl(addr);
  613. }
  614. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  615. loff_t offset, size_t size)
  616. {
  617. int ret;
  618. u32 data;
  619. if (qlcnic_api_lock(adapter)) {
  620. dev_err(&adapter->pdev->dev,
  621. "%s: failed to acquire lock. addr offset 0x%x\n",
  622. __func__, (u32)offset);
  623. return;
  624. }
  625. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  626. qlcnic_api_unlock(adapter);
  627. if (ret == -EIO) {
  628. dev_err(&adapter->pdev->dev,
  629. "%s: failed. addr offset 0x%x\n",
  630. __func__, (u32)offset);
  631. return;
  632. }
  633. data = ret;
  634. memcpy(buf, &data, size);
  635. }
  636. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  637. loff_t offset, size_t size)
  638. {
  639. u32 data;
  640. memcpy(&data, buf, size);
  641. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  642. }
  643. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  644. {
  645. int status;
  646. status = qlcnic_83xx_get_port_config(adapter);
  647. if (status) {
  648. dev_err(&adapter->pdev->dev,
  649. "Get Port Info failed\n");
  650. } else {
  651. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  652. adapter->ahw->port_type = QLCNIC_XGBE;
  653. else
  654. adapter->ahw->port_type = QLCNIC_GBE;
  655. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  656. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  657. }
  658. return status;
  659. }
  660. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  661. {
  662. u32 val;
  663. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  664. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  665. else
  666. val = BIT_2;
  667. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  668. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  669. }
  670. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  671. const struct pci_device_id *ent)
  672. {
  673. u32 op_mode, priv_level;
  674. struct qlcnic_hardware_context *ahw = adapter->ahw;
  675. ahw->fw_hal_version = 2;
  676. qlcnic_get_func_no(adapter);
  677. if (qlcnic_sriov_vf_check(adapter)) {
  678. qlcnic_sriov_vf_set_ops(adapter);
  679. return;
  680. }
  681. /* Determine function privilege level */
  682. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  683. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  684. priv_level = QLCNIC_MGMT_FUNC;
  685. else
  686. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  687. ahw->pci_func);
  688. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  689. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  690. dev_info(&adapter->pdev->dev,
  691. "HAL Version: %d Non Privileged function\n",
  692. ahw->fw_hal_version);
  693. adapter->nic_ops = &qlcnic_vf_ops;
  694. } else {
  695. if (pci_find_ext_capability(adapter->pdev,
  696. PCI_EXT_CAP_ID_SRIOV))
  697. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  698. adapter->nic_ops = &qlcnic_83xx_ops;
  699. }
  700. }
  701. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  702. u32 data[]);
  703. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  704. u32 data[]);
  705. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  706. struct qlcnic_cmd_args *cmd)
  707. {
  708. int i;
  709. dev_info(&adapter->pdev->dev,
  710. "Host MBX regs(%d)\n", cmd->req.num);
  711. for (i = 0; i < cmd->req.num; i++) {
  712. if (i && !(i % 8))
  713. pr_info("\n");
  714. pr_info("%08x ", cmd->req.arg[i]);
  715. }
  716. pr_info("\n");
  717. dev_info(&adapter->pdev->dev,
  718. "FW MBX regs(%d)\n", cmd->rsp.num);
  719. for (i = 0; i < cmd->rsp.num; i++) {
  720. if (i && !(i % 8))
  721. pr_info("\n");
  722. pr_info("%08x ", cmd->rsp.arg[i]);
  723. }
  724. pr_info("\n");
  725. }
  726. /* Mailbox response for mac rcode */
  727. static u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  728. {
  729. u32 fw_data;
  730. u8 mac_cmd_rcode;
  731. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  732. mac_cmd_rcode = (u8)fw_data;
  733. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  734. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  735. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  736. return QLCNIC_RCODE_SUCCESS;
  737. return 1;
  738. }
  739. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  740. {
  741. u32 data;
  742. unsigned long wait_time = 0;
  743. struct qlcnic_hardware_context *ahw = adapter->ahw;
  744. /* wait for mailbox completion */
  745. do {
  746. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  747. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  748. data = QLCNIC_RCODE_TIMEOUT;
  749. break;
  750. }
  751. mdelay(1);
  752. } while (!data);
  753. return data;
  754. }
  755. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  756. struct qlcnic_cmd_args *cmd)
  757. {
  758. int i;
  759. u16 opcode;
  760. u8 mbx_err_code;
  761. unsigned long flags;
  762. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  763. struct qlcnic_hardware_context *ahw = adapter->ahw;
  764. opcode = LSW(cmd->req.arg[0]);
  765. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  766. dev_info(&adapter->pdev->dev,
  767. "Mailbox cmd attempted, 0x%x\n", opcode);
  768. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  769. return 0;
  770. }
  771. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  772. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  773. if (mbx_val) {
  774. QLCDB(adapter, DRV,
  775. "Mailbox cmd attempted, 0x%x\n", opcode);
  776. QLCDB(adapter, DRV,
  777. "Mailbox not available, 0x%x, collect FW dump\n",
  778. mbx_val);
  779. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  780. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  781. return cmd->rsp.arg[0];
  782. }
  783. /* Fill in mailbox registers */
  784. mbx_cmd = cmd->req.arg[0];
  785. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  786. for (i = 1; i < cmd->req.num; i++)
  787. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  788. /* Signal FW about the impending command */
  789. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  790. poll:
  791. rsp = qlcnic_83xx_mbx_poll(adapter);
  792. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  793. /* Get the FW response data */
  794. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  795. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  796. qlcnic_83xx_process_aen(adapter);
  797. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  798. if (mbx_val)
  799. goto poll;
  800. }
  801. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  802. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  803. opcode = QLCNIC_MBX_RSP(fw_data);
  804. qlcnic_83xx_get_mbx_data(adapter, cmd);
  805. switch (mbx_err_code) {
  806. case QLCNIC_MBX_RSP_OK:
  807. case QLCNIC_MBX_PORT_RSP_OK:
  808. rsp = QLCNIC_RCODE_SUCCESS;
  809. break;
  810. default:
  811. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  812. rsp = qlcnic_83xx_mac_rcode(adapter);
  813. if (!rsp)
  814. goto out;
  815. }
  816. dev_err(&adapter->pdev->dev,
  817. "MBX command 0x%x failed with err:0x%x\n",
  818. opcode, mbx_err_code);
  819. rsp = mbx_err_code;
  820. qlcnic_dump_mbx(adapter, cmd);
  821. break;
  822. }
  823. goto out;
  824. }
  825. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  826. QLCNIC_MBX_RSP(mbx_cmd));
  827. rsp = QLCNIC_RCODE_TIMEOUT;
  828. out:
  829. /* clear fw mbx control register */
  830. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  831. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  832. return rsp;
  833. }
  834. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  835. struct qlcnic_adapter *adapter, u32 type)
  836. {
  837. int i, size;
  838. u32 temp;
  839. const struct qlcnic_mailbox_metadata *mbx_tbl;
  840. mbx_tbl = qlcnic_83xx_mbx_tbl;
  841. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  842. for (i = 0; i < size; i++) {
  843. if (type == mbx_tbl[i].cmd) {
  844. mbx->req.num = mbx_tbl[i].in_args;
  845. mbx->rsp.num = mbx_tbl[i].out_args;
  846. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  847. GFP_ATOMIC);
  848. if (!mbx->req.arg)
  849. return -ENOMEM;
  850. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  851. GFP_ATOMIC);
  852. if (!mbx->rsp.arg) {
  853. kfree(mbx->req.arg);
  854. mbx->req.arg = NULL;
  855. return -ENOMEM;
  856. }
  857. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  858. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  859. temp = adapter->ahw->fw_hal_version << 29;
  860. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  861. break;
  862. }
  863. }
  864. return 0;
  865. }
  866. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  867. {
  868. struct qlcnic_adapter *adapter;
  869. struct qlcnic_cmd_args cmd;
  870. int i, err = 0;
  871. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  872. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  873. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  874. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  875. err = qlcnic_issue_cmd(adapter, &cmd);
  876. if (err)
  877. dev_info(&adapter->pdev->dev,
  878. "%s: Mailbox IDC ACK failed.\n", __func__);
  879. qlcnic_free_mbx_args(&cmd);
  880. }
  881. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  882. u32 data[])
  883. {
  884. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  885. QLCNIC_MBX_RSP(data[0]));
  886. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  887. return;
  888. }
  889. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  890. {
  891. u32 event[QLC_83XX_MBX_AEN_CNT];
  892. int i;
  893. struct qlcnic_hardware_context *ahw = adapter->ahw;
  894. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  895. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  896. switch (QLCNIC_MBX_RSP(event[0])) {
  897. case QLCNIC_MBX_LINK_EVENT:
  898. qlcnic_83xx_handle_link_aen(adapter, event);
  899. break;
  900. case QLCNIC_MBX_COMP_EVENT:
  901. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  902. break;
  903. case QLCNIC_MBX_REQUEST_EVENT:
  904. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  905. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  906. queue_delayed_work(adapter->qlcnic_wq,
  907. &adapter->idc_aen_work, 0);
  908. break;
  909. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  910. break;
  911. case QLCNIC_MBX_SFP_INSERT_EVENT:
  912. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  913. QLCNIC_MBX_RSP(event[0]));
  914. break;
  915. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  916. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  917. QLCNIC_MBX_RSP(event[0]));
  918. break;
  919. default:
  920. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  921. QLCNIC_MBX_RSP(event[0]));
  922. break;
  923. }
  924. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  925. }
  926. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  927. {
  928. int index, i, err, sds_mbx_size;
  929. u32 *buf, intrpt_id, intr_mask;
  930. u16 context_id;
  931. u8 num_sds;
  932. struct qlcnic_cmd_args cmd;
  933. struct qlcnic_host_sds_ring *sds;
  934. struct qlcnic_sds_mbx sds_mbx;
  935. struct qlcnic_add_rings_mbx_out *mbx_out;
  936. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  937. struct qlcnic_hardware_context *ahw = adapter->ahw;
  938. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  939. context_id = recv_ctx->context_id;
  940. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  941. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  942. QLCNIC_CMD_ADD_RCV_RINGS);
  943. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  944. /* set up status rings, mbx 2-81 */
  945. index = 2;
  946. for (i = 8; i < adapter->max_sds_rings; i++) {
  947. memset(&sds_mbx, 0, sds_mbx_size);
  948. sds = &recv_ctx->sds_rings[i];
  949. sds->consumer = 0;
  950. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  951. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  952. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  953. sds_mbx.sds_ring_size = sds->num_desc;
  954. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  955. intrpt_id = ahw->intr_tbl[i].id;
  956. else
  957. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  958. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  959. sds_mbx.intrpt_id = intrpt_id;
  960. else
  961. sds_mbx.intrpt_id = 0xffff;
  962. sds_mbx.intrpt_val = 0;
  963. buf = &cmd.req.arg[index];
  964. memcpy(buf, &sds_mbx, sds_mbx_size);
  965. index += sds_mbx_size / sizeof(u32);
  966. }
  967. /* send the mailbox command */
  968. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  969. if (err) {
  970. dev_err(&adapter->pdev->dev,
  971. "Failed to add rings %d\n", err);
  972. goto out;
  973. }
  974. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  975. index = 0;
  976. /* status descriptor ring */
  977. for (i = 8; i < adapter->max_sds_rings; i++) {
  978. sds = &recv_ctx->sds_rings[i];
  979. sds->crb_sts_consumer = ahw->pci_base0 +
  980. mbx_out->host_csmr[index];
  981. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  982. intr_mask = ahw->intr_tbl[i].src;
  983. else
  984. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  985. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  986. index++;
  987. }
  988. out:
  989. qlcnic_free_mbx_args(&cmd);
  990. return err;
  991. }
  992. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  993. {
  994. int i, err, index, sds_mbx_size, rds_mbx_size;
  995. u8 num_sds, num_rds;
  996. u32 *buf, intrpt_id, intr_mask, cap = 0;
  997. struct qlcnic_host_sds_ring *sds;
  998. struct qlcnic_host_rds_ring *rds;
  999. struct qlcnic_sds_mbx sds_mbx;
  1000. struct qlcnic_rds_mbx rds_mbx;
  1001. struct qlcnic_cmd_args cmd;
  1002. struct qlcnic_rcv_mbx_out *mbx_out;
  1003. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  1004. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1005. num_rds = adapter->max_rds_rings;
  1006. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  1007. num_sds = adapter->max_sds_rings;
  1008. else
  1009. num_sds = QLCNIC_MAX_RING_SETS;
  1010. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1011. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1012. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1013. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1014. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1015. /* set mailbox hdr and capabilities */
  1016. qlcnic_alloc_mbx_args(&cmd, adapter,
  1017. QLCNIC_CMD_CREATE_RX_CTX);
  1018. cmd.req.arg[1] = cap;
  1019. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1020. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1021. /* set up status rings, mbx 8-57/87 */
  1022. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1023. for (i = 0; i < num_sds; i++) {
  1024. memset(&sds_mbx, 0, sds_mbx_size);
  1025. sds = &recv_ctx->sds_rings[i];
  1026. sds->consumer = 0;
  1027. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1028. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1029. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1030. sds_mbx.sds_ring_size = sds->num_desc;
  1031. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1032. intrpt_id = ahw->intr_tbl[i].id;
  1033. else
  1034. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1035. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1036. sds_mbx.intrpt_id = intrpt_id;
  1037. else
  1038. sds_mbx.intrpt_id = 0xffff;
  1039. sds_mbx.intrpt_val = 0;
  1040. buf = &cmd.req.arg[index];
  1041. memcpy(buf, &sds_mbx, sds_mbx_size);
  1042. index += sds_mbx_size / sizeof(u32);
  1043. }
  1044. /* set up receive rings, mbx 88-111/135 */
  1045. index = QLCNIC_HOST_RDS_MBX_IDX;
  1046. rds = &recv_ctx->rds_rings[0];
  1047. rds->producer = 0;
  1048. memset(&rds_mbx, 0, rds_mbx_size);
  1049. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1050. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1051. rds_mbx.reg_ring_sz = rds->dma_size;
  1052. rds_mbx.reg_ring_len = rds->num_desc;
  1053. /* Jumbo ring */
  1054. rds = &recv_ctx->rds_rings[1];
  1055. rds->producer = 0;
  1056. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1057. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1058. rds_mbx.jmb_ring_sz = rds->dma_size;
  1059. rds_mbx.jmb_ring_len = rds->num_desc;
  1060. buf = &cmd.req.arg[index];
  1061. memcpy(buf, &rds_mbx, rds_mbx_size);
  1062. /* send the mailbox command */
  1063. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1064. if (err) {
  1065. dev_err(&adapter->pdev->dev,
  1066. "Failed to create Rx ctx in firmware%d\n", err);
  1067. goto out;
  1068. }
  1069. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1070. recv_ctx->context_id = mbx_out->ctx_id;
  1071. recv_ctx->state = mbx_out->state;
  1072. recv_ctx->virt_port = mbx_out->vport_id;
  1073. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1074. recv_ctx->context_id, recv_ctx->state);
  1075. /* Receive descriptor ring */
  1076. /* Standard ring */
  1077. rds = &recv_ctx->rds_rings[0];
  1078. rds->crb_rcv_producer = ahw->pci_base0 +
  1079. mbx_out->host_prod[0].reg_buf;
  1080. /* Jumbo ring */
  1081. rds = &recv_ctx->rds_rings[1];
  1082. rds->crb_rcv_producer = ahw->pci_base0 +
  1083. mbx_out->host_prod[0].jmb_buf;
  1084. /* status descriptor ring */
  1085. for (i = 0; i < num_sds; i++) {
  1086. sds = &recv_ctx->sds_rings[i];
  1087. sds->crb_sts_consumer = ahw->pci_base0 +
  1088. mbx_out->host_csmr[i];
  1089. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1090. intr_mask = ahw->intr_tbl[i].src;
  1091. else
  1092. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1093. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1094. }
  1095. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1096. err = qlcnic_83xx_add_rings(adapter);
  1097. out:
  1098. qlcnic_free_mbx_args(&cmd);
  1099. return err;
  1100. }
  1101. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1102. struct qlcnic_host_tx_ring *tx, int ring)
  1103. {
  1104. int err;
  1105. u16 msix_id;
  1106. u32 *buf, intr_mask;
  1107. struct qlcnic_cmd_args cmd;
  1108. struct qlcnic_tx_mbx mbx;
  1109. struct qlcnic_tx_mbx_out *mbx_out;
  1110. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1111. /* Reset host resources */
  1112. tx->producer = 0;
  1113. tx->sw_consumer = 0;
  1114. *(tx->hw_consumer) = 0;
  1115. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1116. /* setup mailbox inbox registerss */
  1117. mbx.phys_addr_low = LSD(tx->phys_addr);
  1118. mbx.phys_addr_high = MSD(tx->phys_addr);
  1119. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1120. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1121. mbx.size = tx->num_desc;
  1122. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1123. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  1124. else
  1125. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1126. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1127. mbx.intr_id = msix_id;
  1128. else
  1129. mbx.intr_id = 0xffff;
  1130. mbx.src = 0;
  1131. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1132. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1133. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1134. buf = &cmd.req.arg[6];
  1135. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1136. /* send the mailbox command*/
  1137. err = qlcnic_issue_cmd(adapter, &cmd);
  1138. if (err) {
  1139. dev_err(&adapter->pdev->dev,
  1140. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1141. goto out;
  1142. }
  1143. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1144. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1145. tx->ctx_id = mbx_out->ctx_id;
  1146. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1147. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1148. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1149. }
  1150. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1151. tx->ctx_id, mbx_out->state);
  1152. out:
  1153. qlcnic_free_mbx_args(&cmd);
  1154. return err;
  1155. }
  1156. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1157. {
  1158. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1159. struct qlcnic_host_sds_ring *sds_ring;
  1160. struct qlcnic_host_rds_ring *rds_ring;
  1161. u8 ring;
  1162. int ret;
  1163. netif_device_detach(netdev);
  1164. if (netif_running(netdev))
  1165. __qlcnic_down(adapter, netdev);
  1166. qlcnic_detach(adapter);
  1167. adapter->max_sds_rings = 1;
  1168. adapter->ahw->diag_test = test;
  1169. adapter->ahw->linkup = 0;
  1170. ret = qlcnic_attach(adapter);
  1171. if (ret) {
  1172. netif_device_attach(netdev);
  1173. return ret;
  1174. }
  1175. ret = qlcnic_fw_create_ctx(adapter);
  1176. if (ret) {
  1177. qlcnic_detach(adapter);
  1178. netif_device_attach(netdev);
  1179. return ret;
  1180. }
  1181. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1182. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1183. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1184. }
  1185. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1186. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1187. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1188. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1189. }
  1190. }
  1191. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1192. /* disable and free mailbox interrupt */
  1193. qlcnic_83xx_free_mbx_intr(adapter);
  1194. adapter->ahw->loopback_state = 0;
  1195. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1196. }
  1197. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1198. return 0;
  1199. }
  1200. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1201. int max_sds_rings)
  1202. {
  1203. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1204. struct qlcnic_host_sds_ring *sds_ring;
  1205. int ring, err;
  1206. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1207. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1208. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1209. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1210. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1211. }
  1212. }
  1213. qlcnic_fw_destroy_ctx(adapter);
  1214. qlcnic_detach(adapter);
  1215. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1216. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1217. if (err) {
  1218. dev_err(&adapter->pdev->dev,
  1219. "%s: failed to setup mbx interrupt\n",
  1220. __func__);
  1221. goto out;
  1222. }
  1223. }
  1224. adapter->ahw->diag_test = 0;
  1225. adapter->max_sds_rings = max_sds_rings;
  1226. if (qlcnic_attach(adapter))
  1227. goto out;
  1228. if (netif_running(netdev))
  1229. __qlcnic_up(adapter, netdev);
  1230. out:
  1231. netif_device_attach(netdev);
  1232. }
  1233. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1234. u32 beacon)
  1235. {
  1236. struct qlcnic_cmd_args cmd;
  1237. u32 mbx_in;
  1238. int i, status = 0;
  1239. if (state) {
  1240. /* Get LED configuration */
  1241. qlcnic_alloc_mbx_args(&cmd, adapter,
  1242. QLCNIC_CMD_GET_LED_CONFIG);
  1243. status = qlcnic_issue_cmd(adapter, &cmd);
  1244. if (status) {
  1245. dev_err(&adapter->pdev->dev,
  1246. "Get led config failed.\n");
  1247. goto mbx_err;
  1248. } else {
  1249. for (i = 0; i < 4; i++)
  1250. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1251. }
  1252. qlcnic_free_mbx_args(&cmd);
  1253. /* Set LED Configuration */
  1254. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1255. LSW(QLC_83XX_LED_CONFIG);
  1256. qlcnic_alloc_mbx_args(&cmd, adapter,
  1257. QLCNIC_CMD_SET_LED_CONFIG);
  1258. cmd.req.arg[1] = mbx_in;
  1259. cmd.req.arg[2] = mbx_in;
  1260. cmd.req.arg[3] = mbx_in;
  1261. if (beacon)
  1262. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1263. status = qlcnic_issue_cmd(adapter, &cmd);
  1264. if (status) {
  1265. dev_err(&adapter->pdev->dev,
  1266. "Set led config failed.\n");
  1267. }
  1268. mbx_err:
  1269. qlcnic_free_mbx_args(&cmd);
  1270. return status;
  1271. } else {
  1272. /* Restoring default LED configuration */
  1273. qlcnic_alloc_mbx_args(&cmd, adapter,
  1274. QLCNIC_CMD_SET_LED_CONFIG);
  1275. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1276. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1277. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1278. if (beacon)
  1279. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1280. status = qlcnic_issue_cmd(adapter, &cmd);
  1281. if (status)
  1282. dev_err(&adapter->pdev->dev,
  1283. "Restoring led config failed.\n");
  1284. qlcnic_free_mbx_args(&cmd);
  1285. return status;
  1286. }
  1287. }
  1288. int qlcnic_83xx_set_led(struct net_device *netdev,
  1289. enum ethtool_phys_id_state state)
  1290. {
  1291. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1292. int err = -EIO, active = 1;
  1293. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1294. netdev_warn(netdev,
  1295. "LED test is not supported in non-privileged mode\n");
  1296. return -EOPNOTSUPP;
  1297. }
  1298. switch (state) {
  1299. case ETHTOOL_ID_ACTIVE:
  1300. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1301. return -EBUSY;
  1302. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1303. break;
  1304. err = qlcnic_83xx_config_led(adapter, active, 0);
  1305. if (err)
  1306. netdev_err(netdev, "Failed to set LED blink state\n");
  1307. break;
  1308. case ETHTOOL_ID_INACTIVE:
  1309. active = 0;
  1310. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1311. break;
  1312. err = qlcnic_83xx_config_led(adapter, active, 0);
  1313. if (err)
  1314. netdev_err(netdev, "Failed to reset LED blink state\n");
  1315. break;
  1316. default:
  1317. return -EINVAL;
  1318. }
  1319. if (!active || err)
  1320. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1321. return err;
  1322. }
  1323. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1324. int enable)
  1325. {
  1326. struct qlcnic_cmd_args cmd;
  1327. int status;
  1328. if (qlcnic_sriov_vf_check(adapter))
  1329. return;
  1330. if (enable) {
  1331. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1332. cmd.req.arg[1] = BIT_0 | BIT_31;
  1333. } else {
  1334. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1335. cmd.req.arg[1] = BIT_0 | BIT_31;
  1336. }
  1337. status = qlcnic_issue_cmd(adapter, &cmd);
  1338. if (status)
  1339. dev_err(&adapter->pdev->dev,
  1340. "Failed to %s in NIC IDC function event.\n",
  1341. (enable ? "register" : "unregister"));
  1342. qlcnic_free_mbx_args(&cmd);
  1343. }
  1344. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1345. {
  1346. struct qlcnic_cmd_args cmd;
  1347. int err;
  1348. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1349. cmd.req.arg[1] = adapter->ahw->port_config;
  1350. err = qlcnic_issue_cmd(adapter, &cmd);
  1351. if (err)
  1352. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1353. qlcnic_free_mbx_args(&cmd);
  1354. return err;
  1355. }
  1356. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1357. {
  1358. struct qlcnic_cmd_args cmd;
  1359. int err;
  1360. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1361. err = qlcnic_issue_cmd(adapter, &cmd);
  1362. if (err)
  1363. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1364. else
  1365. adapter->ahw->port_config = cmd.rsp.arg[1];
  1366. qlcnic_free_mbx_args(&cmd);
  1367. return err;
  1368. }
  1369. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1370. {
  1371. int err;
  1372. u32 temp;
  1373. struct qlcnic_cmd_args cmd;
  1374. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1375. temp = adapter->recv_ctx->context_id << 16;
  1376. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1377. err = qlcnic_issue_cmd(adapter, &cmd);
  1378. if (err)
  1379. dev_info(&adapter->pdev->dev,
  1380. "Setup linkevent mailbox failed\n");
  1381. qlcnic_free_mbx_args(&cmd);
  1382. return err;
  1383. }
  1384. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1385. {
  1386. int err;
  1387. u32 temp;
  1388. struct qlcnic_cmd_args cmd;
  1389. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1390. return -EIO;
  1391. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1392. temp = adapter->recv_ctx->context_id << 16;
  1393. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1394. err = qlcnic_issue_cmd(adapter, &cmd);
  1395. if (err)
  1396. dev_info(&adapter->pdev->dev,
  1397. "Promiscous mode config failed\n");
  1398. qlcnic_free_mbx_args(&cmd);
  1399. return err;
  1400. }
  1401. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1402. {
  1403. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1404. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1405. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1406. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1407. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1408. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1409. dev_warn(&adapter->pdev->dev,
  1410. "Loopback test not supported for non privilege function\n");
  1411. return ret;
  1412. }
  1413. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1414. return -EBUSY;
  1415. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1416. if (ret)
  1417. goto fail_diag_alloc;
  1418. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1419. if (ret)
  1420. goto free_diag_res;
  1421. /* Poll for link up event before running traffic */
  1422. do {
  1423. msleep(500);
  1424. qlcnic_83xx_process_aen(adapter);
  1425. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1426. dev_info(&adapter->pdev->dev,
  1427. "Firmware didn't sent link up event to loopback request\n");
  1428. ret = -QLCNIC_FW_NOT_RESPOND;
  1429. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1430. goto free_diag_res;
  1431. }
  1432. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1433. ret = qlcnic_do_lb_test(adapter, mode);
  1434. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1435. free_diag_res:
  1436. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1437. fail_diag_alloc:
  1438. adapter->max_sds_rings = max_sds_rings;
  1439. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1440. return ret;
  1441. }
  1442. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1443. {
  1444. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1445. int status = 0, loop = 0;
  1446. u32 config;
  1447. status = qlcnic_83xx_get_port_config(adapter);
  1448. if (status)
  1449. return status;
  1450. config = ahw->port_config;
  1451. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1452. if (mode == QLCNIC_ILB_MODE)
  1453. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1454. if (mode == QLCNIC_ELB_MODE)
  1455. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1456. status = qlcnic_83xx_set_port_config(adapter);
  1457. if (status) {
  1458. dev_err(&adapter->pdev->dev,
  1459. "Failed to Set Loopback Mode = 0x%x.\n",
  1460. ahw->port_config);
  1461. ahw->port_config = config;
  1462. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1463. return status;
  1464. }
  1465. /* Wait for Link and IDC Completion AEN */
  1466. do {
  1467. msleep(300);
  1468. qlcnic_83xx_process_aen(adapter);
  1469. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1470. dev_err(&adapter->pdev->dev,
  1471. "FW did not generate IDC completion AEN\n");
  1472. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1473. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1474. return -EIO;
  1475. }
  1476. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1477. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1478. QLCNIC_MAC_ADD);
  1479. return status;
  1480. }
  1481. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1482. {
  1483. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1484. int status = 0, loop = 0;
  1485. u32 config = ahw->port_config;
  1486. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1487. if (mode == QLCNIC_ILB_MODE)
  1488. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1489. if (mode == QLCNIC_ELB_MODE)
  1490. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1491. status = qlcnic_83xx_set_port_config(adapter);
  1492. if (status) {
  1493. dev_err(&adapter->pdev->dev,
  1494. "Failed to Clear Loopback Mode = 0x%x.\n",
  1495. ahw->port_config);
  1496. ahw->port_config = config;
  1497. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1498. return status;
  1499. }
  1500. /* Wait for Link and IDC Completion AEN */
  1501. do {
  1502. msleep(300);
  1503. qlcnic_83xx_process_aen(adapter);
  1504. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1505. dev_err(&adapter->pdev->dev,
  1506. "Firmware didn't sent IDC completion AEN\n");
  1507. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1508. return -EIO;
  1509. }
  1510. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1511. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1512. QLCNIC_MAC_DEL);
  1513. return status;
  1514. }
  1515. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1516. int mode)
  1517. {
  1518. int err;
  1519. u32 temp, temp_ip;
  1520. struct qlcnic_cmd_args cmd;
  1521. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1522. if (mode == QLCNIC_IP_UP) {
  1523. temp = adapter->recv_ctx->context_id << 16;
  1524. cmd.req.arg[1] = 1 | temp;
  1525. } else {
  1526. temp = adapter->recv_ctx->context_id << 16;
  1527. cmd.req.arg[1] = 2 | temp;
  1528. }
  1529. /*
  1530. * Adapter needs IP address in network byte order.
  1531. * But hardware mailbox registers go through writel(), hence IP address
  1532. * gets swapped on big endian architecture.
  1533. * To negate swapping of writel() on big endian architecture
  1534. * use swab32(value).
  1535. */
  1536. temp_ip = swab32(ntohl(ip));
  1537. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1538. err = qlcnic_issue_cmd(adapter, &cmd);
  1539. if (err != QLCNIC_RCODE_SUCCESS)
  1540. dev_err(&adapter->netdev->dev,
  1541. "could not notify %s IP 0x%x request\n",
  1542. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1543. qlcnic_free_mbx_args(&cmd);
  1544. }
  1545. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1546. {
  1547. int err;
  1548. u32 temp, arg1;
  1549. struct qlcnic_cmd_args cmd;
  1550. int lro_bit_mask;
  1551. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1552. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1553. return 0;
  1554. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1555. temp = adapter->recv_ctx->context_id << 16;
  1556. arg1 = lro_bit_mask | temp;
  1557. cmd.req.arg[1] = arg1;
  1558. err = qlcnic_issue_cmd(adapter, &cmd);
  1559. if (err)
  1560. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1561. qlcnic_free_mbx_args(&cmd);
  1562. return err;
  1563. }
  1564. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1565. {
  1566. int err;
  1567. u32 word;
  1568. struct qlcnic_cmd_args cmd;
  1569. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1570. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1571. 0x255b0ec26d5a56daULL };
  1572. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1573. /*
  1574. * RSS request:
  1575. * bits 3-0: Rsvd
  1576. * 5-4: hash_type_ipv4
  1577. * 7-6: hash_type_ipv6
  1578. * 8: enable
  1579. * 9: use indirection table
  1580. * 16-31: indirection table mask
  1581. */
  1582. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1583. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1584. ((u32)(enable & 0x1) << 8) |
  1585. ((0x7ULL) << 16);
  1586. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1587. cmd.req.arg[2] = word;
  1588. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1589. err = qlcnic_issue_cmd(adapter, &cmd);
  1590. if (err)
  1591. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1592. qlcnic_free_mbx_args(&cmd);
  1593. return err;
  1594. }
  1595. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1596. __le16 vlan_id, u8 op)
  1597. {
  1598. int err;
  1599. u32 *buf;
  1600. struct qlcnic_cmd_args cmd;
  1601. struct qlcnic_macvlan_mbx mv;
  1602. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1603. return -EIO;
  1604. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1605. if (err)
  1606. return err;
  1607. cmd.req.arg[1] = op | (1 << 8) |
  1608. (adapter->recv_ctx->context_id << 16);
  1609. mv.vlan = le16_to_cpu(vlan_id);
  1610. mv.mac_addr0 = addr[0];
  1611. mv.mac_addr1 = addr[1];
  1612. mv.mac_addr2 = addr[2];
  1613. mv.mac_addr3 = addr[3];
  1614. mv.mac_addr4 = addr[4];
  1615. mv.mac_addr5 = addr[5];
  1616. buf = &cmd.req.arg[2];
  1617. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1618. err = qlcnic_issue_cmd(adapter, &cmd);
  1619. if (err)
  1620. dev_err(&adapter->pdev->dev,
  1621. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1622. ((op == 1) ? "add " : "delete "), err);
  1623. qlcnic_free_mbx_args(&cmd);
  1624. return err;
  1625. }
  1626. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1627. __le16 vlan_id)
  1628. {
  1629. u8 mac[ETH_ALEN];
  1630. memcpy(&mac, addr, ETH_ALEN);
  1631. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1632. }
  1633. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1634. u8 type, struct qlcnic_cmd_args *cmd)
  1635. {
  1636. switch (type) {
  1637. case QLCNIC_SET_STATION_MAC:
  1638. case QLCNIC_SET_FAC_DEF_MAC:
  1639. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1640. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1641. break;
  1642. }
  1643. cmd->req.arg[1] = type;
  1644. }
  1645. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1646. {
  1647. int err, i;
  1648. struct qlcnic_cmd_args cmd;
  1649. u32 mac_low, mac_high;
  1650. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1651. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1652. err = qlcnic_issue_cmd(adapter, &cmd);
  1653. if (err == QLCNIC_RCODE_SUCCESS) {
  1654. mac_low = cmd.rsp.arg[1];
  1655. mac_high = cmd.rsp.arg[2];
  1656. for (i = 0; i < 2; i++)
  1657. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1658. for (i = 2; i < 6; i++)
  1659. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1660. } else {
  1661. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1662. err);
  1663. err = -EIO;
  1664. }
  1665. qlcnic_free_mbx_args(&cmd);
  1666. return err;
  1667. }
  1668. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1669. {
  1670. int err;
  1671. u32 temp;
  1672. struct qlcnic_cmd_args cmd;
  1673. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1674. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1675. return;
  1676. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1677. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1678. cmd.req.arg[3] = coal->flag;
  1679. temp = coal->rx_time_us << 16;
  1680. cmd.req.arg[2] = coal->rx_packets | temp;
  1681. err = qlcnic_issue_cmd(adapter, &cmd);
  1682. if (err != QLCNIC_RCODE_SUCCESS)
  1683. dev_info(&adapter->pdev->dev,
  1684. "Failed to send interrupt coalescence parameters\n");
  1685. qlcnic_free_mbx_args(&cmd);
  1686. }
  1687. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1688. u32 data[])
  1689. {
  1690. u8 link_status, duplex;
  1691. /* link speed */
  1692. link_status = LSB(data[3]) & 1;
  1693. adapter->ahw->link_speed = MSW(data[2]);
  1694. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1695. adapter->ahw->module_type = MSB(LSW(data[3]));
  1696. duplex = LSB(MSW(data[3]));
  1697. if (duplex)
  1698. adapter->ahw->link_duplex = DUPLEX_FULL;
  1699. else
  1700. adapter->ahw->link_duplex = DUPLEX_HALF;
  1701. adapter->ahw->has_link_events = 1;
  1702. qlcnic_advert_link_change(adapter, link_status);
  1703. }
  1704. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1705. {
  1706. struct qlcnic_adapter *adapter = data;
  1707. unsigned long flags;
  1708. u32 mask, resp, event;
  1709. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1710. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1711. if (!(resp & QLCNIC_SET_OWNER))
  1712. goto out;
  1713. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1714. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1715. qlcnic_83xx_process_aen(adapter);
  1716. out:
  1717. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1718. writel(0, adapter->ahw->pci_base0 + mask);
  1719. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1720. return IRQ_HANDLED;
  1721. }
  1722. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1723. {
  1724. int err = -EIO;
  1725. struct qlcnic_cmd_args cmd;
  1726. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1727. dev_err(&adapter->pdev->dev,
  1728. "%s: Error, invoked by non management func\n",
  1729. __func__);
  1730. return err;
  1731. }
  1732. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1733. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1734. err = qlcnic_issue_cmd(adapter, &cmd);
  1735. if (err != QLCNIC_RCODE_SUCCESS) {
  1736. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1737. err);
  1738. err = -EIO;
  1739. }
  1740. qlcnic_free_mbx_args(&cmd);
  1741. return err;
  1742. }
  1743. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1744. struct qlcnic_info *nic)
  1745. {
  1746. int i, err = -EIO;
  1747. struct qlcnic_cmd_args cmd;
  1748. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1749. dev_err(&adapter->pdev->dev,
  1750. "%s: Error, invoked by non management func\n",
  1751. __func__);
  1752. return err;
  1753. }
  1754. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1755. cmd.req.arg[1] = (nic->pci_func << 16);
  1756. cmd.req.arg[2] = 0x1 << 16;
  1757. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1758. cmd.req.arg[4] = nic->capabilities;
  1759. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1760. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1761. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1762. for (i = 8; i < 32; i++)
  1763. cmd.req.arg[i] = 0;
  1764. err = qlcnic_issue_cmd(adapter, &cmd);
  1765. if (err != QLCNIC_RCODE_SUCCESS) {
  1766. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1767. err);
  1768. err = -EIO;
  1769. }
  1770. qlcnic_free_mbx_args(&cmd);
  1771. return err;
  1772. }
  1773. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1774. struct qlcnic_info *npar_info, u8 func_id)
  1775. {
  1776. int err;
  1777. u32 temp;
  1778. u8 op = 0;
  1779. struct qlcnic_cmd_args cmd;
  1780. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1781. if (func_id != adapter->ahw->pci_func) {
  1782. temp = func_id << 16;
  1783. cmd.req.arg[1] = op | BIT_31 | temp;
  1784. } else {
  1785. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1786. }
  1787. err = qlcnic_issue_cmd(adapter, &cmd);
  1788. if (err) {
  1789. dev_info(&adapter->pdev->dev,
  1790. "Failed to get nic info %d\n", err);
  1791. goto out;
  1792. }
  1793. npar_info->op_type = cmd.rsp.arg[1];
  1794. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1795. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1796. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1797. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1798. npar_info->capabilities = cmd.rsp.arg[4];
  1799. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1800. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1801. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1802. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1803. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1804. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1805. if (cmd.rsp.arg[8] & 0x1)
  1806. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1807. if (cmd.rsp.arg[8] & 0x10000) {
  1808. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1809. npar_info->max_linkspeed_reg_offset = temp;
  1810. }
  1811. out:
  1812. qlcnic_free_mbx_args(&cmd);
  1813. return err;
  1814. }
  1815. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1816. struct qlcnic_pci_info *pci_info)
  1817. {
  1818. int i, err = 0, j = 0;
  1819. u32 temp;
  1820. struct qlcnic_cmd_args cmd;
  1821. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1822. err = qlcnic_issue_cmd(adapter, &cmd);
  1823. adapter->ahw->act_pci_func = 0;
  1824. if (err == QLCNIC_RCODE_SUCCESS) {
  1825. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1826. dev_info(&adapter->pdev->dev,
  1827. "%s: total functions = %d\n",
  1828. __func__, pci_info->func_count);
  1829. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1830. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1831. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1832. i++;
  1833. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1834. if (pci_info->type == QLCNIC_TYPE_NIC)
  1835. adapter->ahw->act_pci_func++;
  1836. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1837. pci_info->default_port = temp;
  1838. i++;
  1839. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1840. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1841. pci_info->tx_max_bw = temp;
  1842. i = i + 2;
  1843. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1844. i++;
  1845. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1846. i = i + 3;
  1847. dev_info(&adapter->pdev->dev, "%s:\n"
  1848. "\tid = %d active = %d type = %d\n"
  1849. "\tport = %d min bw = %d max bw = %d\n"
  1850. "\tmac_addr = %pM\n", __func__,
  1851. pci_info->id, pci_info->active, pci_info->type,
  1852. pci_info->default_port, pci_info->tx_min_bw,
  1853. pci_info->tx_max_bw, pci_info->mac);
  1854. }
  1855. } else {
  1856. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1857. err);
  1858. err = -EIO;
  1859. }
  1860. qlcnic_free_mbx_args(&cmd);
  1861. return err;
  1862. }
  1863. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1864. {
  1865. int i, index, err;
  1866. u8 max_ints;
  1867. u32 val, temp, type;
  1868. struct qlcnic_cmd_args cmd;
  1869. max_ints = adapter->ahw->num_msix - 1;
  1870. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1871. cmd.req.arg[1] = max_ints;
  1872. for (i = 0, index = 2; i < max_ints; i++) {
  1873. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1874. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1875. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1876. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1877. cmd.req.arg[index++] = val;
  1878. }
  1879. err = qlcnic_issue_cmd(adapter, &cmd);
  1880. if (err) {
  1881. dev_err(&adapter->pdev->dev,
  1882. "Failed to configure interrupts 0x%x\n", err);
  1883. goto out;
  1884. }
  1885. max_ints = cmd.rsp.arg[1];
  1886. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1887. val = cmd.rsp.arg[index];
  1888. if (LSB(val)) {
  1889. dev_info(&adapter->pdev->dev,
  1890. "Can't configure interrupt %d\n",
  1891. adapter->ahw->intr_tbl[i].id);
  1892. continue;
  1893. }
  1894. if (op_type) {
  1895. adapter->ahw->intr_tbl[i].id = MSW(val);
  1896. adapter->ahw->intr_tbl[i].enabled = 1;
  1897. temp = cmd.rsp.arg[index + 1];
  1898. adapter->ahw->intr_tbl[i].src = temp;
  1899. } else {
  1900. adapter->ahw->intr_tbl[i].id = i;
  1901. adapter->ahw->intr_tbl[i].enabled = 0;
  1902. adapter->ahw->intr_tbl[i].src = 0;
  1903. }
  1904. }
  1905. out:
  1906. qlcnic_free_mbx_args(&cmd);
  1907. return err;
  1908. }
  1909. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1910. {
  1911. int id, timeout = 0;
  1912. u32 status = 0;
  1913. while (status == 0) {
  1914. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1915. if (status)
  1916. break;
  1917. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1918. id = QLC_SHARED_REG_RD32(adapter,
  1919. QLCNIC_FLASH_LOCK_OWNER);
  1920. dev_err(&adapter->pdev->dev,
  1921. "%s: failed, lock held by %d\n", __func__, id);
  1922. return -EIO;
  1923. }
  1924. usleep_range(1000, 2000);
  1925. }
  1926. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1927. return 0;
  1928. }
  1929. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1930. {
  1931. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1932. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1933. }
  1934. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1935. u32 flash_addr, u8 *p_data,
  1936. int count)
  1937. {
  1938. int i, ret;
  1939. u32 word, range, flash_offset, addr = flash_addr;
  1940. ulong indirect_add, direct_window;
  1941. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1942. if (addr & 0x3) {
  1943. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1944. return -EIO;
  1945. }
  1946. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1947. (addr));
  1948. range = flash_offset + (count * sizeof(u32));
  1949. /* Check if data is spread across multiple sectors */
  1950. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1951. /* Multi sector read */
  1952. for (i = 0; i < count; i++) {
  1953. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1954. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1955. indirect_add);
  1956. if (ret == -EIO)
  1957. return -EIO;
  1958. word = ret;
  1959. *(u32 *)p_data = word;
  1960. p_data = p_data + 4;
  1961. addr = addr + 4;
  1962. flash_offset = flash_offset + 4;
  1963. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1964. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1965. /* This write is needed once for each sector */
  1966. qlcnic_83xx_wrt_reg_indirect(adapter,
  1967. direct_window,
  1968. (addr));
  1969. flash_offset = 0;
  1970. }
  1971. }
  1972. } else {
  1973. /* Single sector read */
  1974. for (i = 0; i < count; i++) {
  1975. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1976. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1977. indirect_add);
  1978. if (ret == -EIO)
  1979. return -EIO;
  1980. word = ret;
  1981. *(u32 *)p_data = word;
  1982. p_data = p_data + 4;
  1983. addr = addr + 4;
  1984. }
  1985. }
  1986. return 0;
  1987. }
  1988. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1989. {
  1990. u32 status;
  1991. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1992. do {
  1993. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1994. QLC_83XX_FLASH_STATUS);
  1995. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1996. QLC_83XX_FLASH_STATUS_READY)
  1997. break;
  1998. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1999. } while (--retries);
  2000. if (!retries)
  2001. return -EIO;
  2002. return 0;
  2003. }
  2004. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2005. {
  2006. int ret;
  2007. u32 cmd;
  2008. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2009. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2010. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2011. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2012. adapter->ahw->fdt.write_enable_bits);
  2013. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2014. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2015. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2016. if (ret)
  2017. return -EIO;
  2018. return 0;
  2019. }
  2020. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2021. {
  2022. int ret;
  2023. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2024. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2025. adapter->ahw->fdt.write_statusreg_cmd));
  2026. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2027. adapter->ahw->fdt.write_disable_bits);
  2028. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2029. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2030. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2031. if (ret)
  2032. return -EIO;
  2033. return 0;
  2034. }
  2035. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2036. {
  2037. int ret, mfg_id;
  2038. if (qlcnic_83xx_lock_flash(adapter))
  2039. return -EIO;
  2040. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2041. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2042. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2043. QLC_83XX_FLASH_READ_CTRL);
  2044. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2045. if (ret) {
  2046. qlcnic_83xx_unlock_flash(adapter);
  2047. return -EIO;
  2048. }
  2049. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2050. if (mfg_id == -EIO)
  2051. return -EIO;
  2052. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2053. qlcnic_83xx_unlock_flash(adapter);
  2054. return 0;
  2055. }
  2056. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2057. {
  2058. int count, fdt_size, ret = 0;
  2059. fdt_size = sizeof(struct qlcnic_fdt);
  2060. count = fdt_size / sizeof(u32);
  2061. if (qlcnic_83xx_lock_flash(adapter))
  2062. return -EIO;
  2063. memset(&adapter->ahw->fdt, 0, fdt_size);
  2064. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2065. (u8 *)&adapter->ahw->fdt,
  2066. count);
  2067. qlcnic_83xx_unlock_flash(adapter);
  2068. return ret;
  2069. }
  2070. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2071. u32 sector_start_addr)
  2072. {
  2073. u32 reversed_addr, addr1, addr2, cmd;
  2074. int ret = -EIO;
  2075. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2076. return -EIO;
  2077. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2078. ret = qlcnic_83xx_enable_flash_write(adapter);
  2079. if (ret) {
  2080. qlcnic_83xx_unlock_flash(adapter);
  2081. dev_err(&adapter->pdev->dev,
  2082. "%s failed at %d\n",
  2083. __func__, __LINE__);
  2084. return ret;
  2085. }
  2086. }
  2087. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2088. if (ret) {
  2089. qlcnic_83xx_unlock_flash(adapter);
  2090. dev_err(&adapter->pdev->dev,
  2091. "%s: failed at %d\n", __func__, __LINE__);
  2092. return -EIO;
  2093. }
  2094. addr1 = (sector_start_addr & 0xFF) << 16;
  2095. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2096. reversed_addr = addr1 | addr2;
  2097. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2098. reversed_addr);
  2099. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2100. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2101. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2102. else
  2103. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2104. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2105. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2106. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2107. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2108. if (ret) {
  2109. qlcnic_83xx_unlock_flash(adapter);
  2110. dev_err(&adapter->pdev->dev,
  2111. "%s: failed at %d\n", __func__, __LINE__);
  2112. return -EIO;
  2113. }
  2114. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2115. ret = qlcnic_83xx_disable_flash_write(adapter);
  2116. if (ret) {
  2117. qlcnic_83xx_unlock_flash(adapter);
  2118. dev_err(&adapter->pdev->dev,
  2119. "%s: failed at %d\n", __func__, __LINE__);
  2120. return ret;
  2121. }
  2122. }
  2123. qlcnic_83xx_unlock_flash(adapter);
  2124. return 0;
  2125. }
  2126. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2127. u32 *p_data)
  2128. {
  2129. int ret = -EIO;
  2130. u32 addr1 = 0x00800000 | (addr >> 2);
  2131. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2132. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2133. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2134. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2135. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2136. if (ret) {
  2137. dev_err(&adapter->pdev->dev,
  2138. "%s: failed at %d\n", __func__, __LINE__);
  2139. return -EIO;
  2140. }
  2141. return 0;
  2142. }
  2143. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2144. u32 *p_data, int count)
  2145. {
  2146. u32 temp;
  2147. int ret = -EIO;
  2148. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2149. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2150. dev_err(&adapter->pdev->dev,
  2151. "%s: Invalid word count\n", __func__);
  2152. return -EIO;
  2153. }
  2154. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2155. QLC_83XX_FLASH_SPI_CONTROL);
  2156. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2157. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2158. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2159. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2160. /* First DWORD write */
  2161. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2162. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2163. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2164. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2165. if (ret) {
  2166. dev_err(&adapter->pdev->dev,
  2167. "%s: failed at %d\n", __func__, __LINE__);
  2168. return -EIO;
  2169. }
  2170. count--;
  2171. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2172. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2173. /* Second to N-1 DWORD writes */
  2174. while (count != 1) {
  2175. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2176. *p_data++);
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2178. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2179. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2180. if (ret) {
  2181. dev_err(&adapter->pdev->dev,
  2182. "%s: failed at %d\n", __func__, __LINE__);
  2183. return -EIO;
  2184. }
  2185. count--;
  2186. }
  2187. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2188. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2189. (addr >> 2));
  2190. /* Last DWORD write */
  2191. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2192. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2193. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2194. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2195. if (ret) {
  2196. dev_err(&adapter->pdev->dev,
  2197. "%s: failed at %d\n", __func__, __LINE__);
  2198. return -EIO;
  2199. }
  2200. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2201. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2202. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2203. __func__, __LINE__);
  2204. /* Operation failed, clear error bit */
  2205. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2206. QLC_83XX_FLASH_SPI_CONTROL);
  2207. qlcnic_83xx_wrt_reg_indirect(adapter,
  2208. QLC_83XX_FLASH_SPI_CONTROL,
  2209. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2210. }
  2211. return 0;
  2212. }
  2213. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2214. {
  2215. u32 val, id;
  2216. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2217. /* Check if recovery need to be performed by the calling function */
  2218. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2219. val = val & ~0x3F;
  2220. val = val | ((adapter->portnum << 2) |
  2221. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2222. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2223. dev_info(&adapter->pdev->dev,
  2224. "%s: lock recovery initiated\n", __func__);
  2225. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2226. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2227. id = ((val >> 2) & 0xF);
  2228. if (id == adapter->portnum) {
  2229. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2230. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2231. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2232. /* Force release the lock */
  2233. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2234. /* Clear recovery bits */
  2235. val = val & ~0x3F;
  2236. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2237. dev_info(&adapter->pdev->dev,
  2238. "%s: lock recovery completed\n", __func__);
  2239. } else {
  2240. dev_info(&adapter->pdev->dev,
  2241. "%s: func %d to resume lock recovery process\n",
  2242. __func__, id);
  2243. }
  2244. } else {
  2245. dev_info(&adapter->pdev->dev,
  2246. "%s: lock recovery initiated by other functions\n",
  2247. __func__);
  2248. }
  2249. }
  2250. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2251. {
  2252. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2253. int max_attempt = 0;
  2254. while (status == 0) {
  2255. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2256. if (status)
  2257. break;
  2258. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2259. i++;
  2260. if (i == 1)
  2261. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2262. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2263. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2264. if (val == temp) {
  2265. id = val & 0xFF;
  2266. dev_info(&adapter->pdev->dev,
  2267. "%s: lock to be recovered from %d\n",
  2268. __func__, id);
  2269. qlcnic_83xx_recover_driver_lock(adapter);
  2270. i = 0;
  2271. max_attempt++;
  2272. } else {
  2273. dev_err(&adapter->pdev->dev,
  2274. "%s: failed to get lock\n", __func__);
  2275. return -EIO;
  2276. }
  2277. }
  2278. /* Force exit from while loop after few attempts */
  2279. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2280. dev_err(&adapter->pdev->dev,
  2281. "%s: failed to get lock\n", __func__);
  2282. return -EIO;
  2283. }
  2284. }
  2285. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2286. lock_alive_counter = val >> 8;
  2287. lock_alive_counter++;
  2288. val = lock_alive_counter << 8 | adapter->portnum;
  2289. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2290. return 0;
  2291. }
  2292. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2293. {
  2294. u32 val, lock_alive_counter, id;
  2295. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2296. id = val & 0xFF;
  2297. lock_alive_counter = val >> 8;
  2298. if (id != adapter->portnum)
  2299. dev_err(&adapter->pdev->dev,
  2300. "%s:Warning func %d is unlocking lock owned by %d\n",
  2301. __func__, adapter->portnum, id);
  2302. val = (lock_alive_counter << 8) | 0xFF;
  2303. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2304. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2305. }
  2306. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2307. u32 *data, u32 count)
  2308. {
  2309. int i, j, ret = 0;
  2310. u32 temp;
  2311. /* Check alignment */
  2312. if (addr & 0xF)
  2313. return -EIO;
  2314. mutex_lock(&adapter->ahw->mem_lock);
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2316. for (i = 0; i < count; i++, addr += 16) {
  2317. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2318. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2319. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2320. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2321. mutex_unlock(&adapter->ahw->mem_lock);
  2322. return -EIO;
  2323. }
  2324. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2325. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2326. *data++);
  2327. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2328. *data++);
  2329. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2330. *data++);
  2331. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2332. *data++);
  2333. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2334. QLCNIC_TA_WRITE_ENABLE);
  2335. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2336. QLCNIC_TA_WRITE_START);
  2337. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2338. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2339. QLCNIC_MS_CTRL);
  2340. if ((temp & TA_CTL_BUSY) == 0)
  2341. break;
  2342. }
  2343. /* Status check failure */
  2344. if (j >= MAX_CTL_CHECK) {
  2345. printk_ratelimited(KERN_WARNING
  2346. "MS memory write failed\n");
  2347. mutex_unlock(&adapter->ahw->mem_lock);
  2348. return -EIO;
  2349. }
  2350. }
  2351. mutex_unlock(&adapter->ahw->mem_lock);
  2352. return ret;
  2353. }
  2354. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2355. u8 *p_data, int count)
  2356. {
  2357. int i, ret;
  2358. u32 word, addr = flash_addr;
  2359. ulong indirect_addr;
  2360. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2361. return -EIO;
  2362. if (addr & 0x3) {
  2363. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2364. qlcnic_83xx_unlock_flash(adapter);
  2365. return -EIO;
  2366. }
  2367. for (i = 0; i < count; i++) {
  2368. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2369. QLC_83XX_FLASH_DIRECT_WINDOW,
  2370. (addr))) {
  2371. qlcnic_83xx_unlock_flash(adapter);
  2372. return -EIO;
  2373. }
  2374. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2375. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2376. indirect_addr);
  2377. if (ret == -EIO)
  2378. return -EIO;
  2379. word = ret;
  2380. *(u32 *)p_data = word;
  2381. p_data = p_data + 4;
  2382. addr = addr + 4;
  2383. }
  2384. qlcnic_83xx_unlock_flash(adapter);
  2385. return 0;
  2386. }
  2387. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2388. {
  2389. int err;
  2390. u32 config = 0, state;
  2391. struct qlcnic_cmd_args cmd;
  2392. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2393. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2394. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2395. dev_info(&adapter->pdev->dev, "link state down\n");
  2396. return config;
  2397. }
  2398. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2399. err = qlcnic_issue_cmd(adapter, &cmd);
  2400. if (err) {
  2401. dev_info(&adapter->pdev->dev,
  2402. "Get Link Status Command failed: 0x%x\n", err);
  2403. goto out;
  2404. } else {
  2405. config = cmd.rsp.arg[1];
  2406. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2407. case QLC_83XX_10M_LINK:
  2408. ahw->link_speed = SPEED_10;
  2409. break;
  2410. case QLC_83XX_100M_LINK:
  2411. ahw->link_speed = SPEED_100;
  2412. break;
  2413. case QLC_83XX_1G_LINK:
  2414. ahw->link_speed = SPEED_1000;
  2415. break;
  2416. case QLC_83XX_10G_LINK:
  2417. ahw->link_speed = SPEED_10000;
  2418. break;
  2419. default:
  2420. ahw->link_speed = 0;
  2421. break;
  2422. }
  2423. config = cmd.rsp.arg[3];
  2424. if (config & 1)
  2425. err = 1;
  2426. }
  2427. out:
  2428. qlcnic_free_mbx_args(&cmd);
  2429. return config;
  2430. }
  2431. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2432. {
  2433. u32 config = 0;
  2434. int status = 0;
  2435. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2436. /* Get port configuration info */
  2437. status = qlcnic_83xx_get_port_info(adapter);
  2438. /* Get Link Status related info */
  2439. config = qlcnic_83xx_test_link(adapter);
  2440. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2441. /* hard code until there is a way to get it from flash */
  2442. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2443. return status;
  2444. }
  2445. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2446. struct ethtool_cmd *ecmd)
  2447. {
  2448. int status = 0;
  2449. u32 config = adapter->ahw->port_config;
  2450. if (ecmd->autoneg)
  2451. adapter->ahw->port_config |= BIT_15;
  2452. switch (ethtool_cmd_speed(ecmd)) {
  2453. case SPEED_10:
  2454. adapter->ahw->port_config |= BIT_8;
  2455. break;
  2456. case SPEED_100:
  2457. adapter->ahw->port_config |= BIT_9;
  2458. break;
  2459. case SPEED_1000:
  2460. adapter->ahw->port_config |= BIT_10;
  2461. break;
  2462. case SPEED_10000:
  2463. adapter->ahw->port_config |= BIT_11;
  2464. break;
  2465. default:
  2466. return -EINVAL;
  2467. }
  2468. status = qlcnic_83xx_set_port_config(adapter);
  2469. if (status) {
  2470. dev_info(&adapter->pdev->dev,
  2471. "Faild to Set Link Speed and autoneg.\n");
  2472. adapter->ahw->port_config = config;
  2473. }
  2474. return status;
  2475. }
  2476. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2477. u64 *data, int index)
  2478. {
  2479. u32 low, hi;
  2480. u64 val;
  2481. low = cmd->rsp.arg[index];
  2482. hi = cmd->rsp.arg[index + 1];
  2483. val = (((u64) low) | (((u64) hi) << 32));
  2484. *data++ = val;
  2485. return data;
  2486. }
  2487. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2488. struct qlcnic_cmd_args *cmd, u64 *data,
  2489. int type, int *ret)
  2490. {
  2491. int err, k, total_regs;
  2492. *ret = 0;
  2493. err = qlcnic_issue_cmd(adapter, cmd);
  2494. if (err != QLCNIC_RCODE_SUCCESS) {
  2495. dev_info(&adapter->pdev->dev,
  2496. "Error in get statistics mailbox command\n");
  2497. *ret = -EIO;
  2498. return data;
  2499. }
  2500. total_regs = cmd->rsp.num;
  2501. switch (type) {
  2502. case QLC_83XX_STAT_MAC:
  2503. /* fill in MAC tx counters */
  2504. for (k = 2; k < 28; k += 2)
  2505. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2506. /* skip 24 bytes of reserved area */
  2507. /* fill in MAC rx counters */
  2508. for (k += 6; k < 60; k += 2)
  2509. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2510. /* skip 24 bytes of reserved area */
  2511. /* fill in MAC rx frame stats */
  2512. for (k += 6; k < 80; k += 2)
  2513. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2514. break;
  2515. case QLC_83XX_STAT_RX:
  2516. for (k = 2; k < 8; k += 2)
  2517. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2518. /* skip 8 bytes of reserved data */
  2519. for (k += 2; k < 24; k += 2)
  2520. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2521. /* skip 8 bytes containing RE1FBQ error data */
  2522. for (k += 2; k < total_regs; k += 2)
  2523. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2524. break;
  2525. case QLC_83XX_STAT_TX:
  2526. for (k = 2; k < 10; k += 2)
  2527. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2528. /* skip 8 bytes of reserved data */
  2529. for (k += 2; k < total_regs; k += 2)
  2530. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2531. break;
  2532. default:
  2533. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2534. *ret = -EIO;
  2535. }
  2536. return data;
  2537. }
  2538. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2539. {
  2540. struct qlcnic_cmd_args cmd;
  2541. int ret = 0;
  2542. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2543. /* Get Tx stats */
  2544. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2545. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2546. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2547. QLC_83XX_STAT_TX, &ret);
  2548. if (ret) {
  2549. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2550. goto out;
  2551. }
  2552. /* Get MAC stats */
  2553. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2554. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2555. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2556. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2557. QLC_83XX_STAT_MAC, &ret);
  2558. if (ret) {
  2559. dev_info(&adapter->pdev->dev,
  2560. "Error getting Rx stats\n");
  2561. goto out;
  2562. }
  2563. /* Get Rx stats */
  2564. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2565. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2566. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2567. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2568. QLC_83XX_STAT_RX, &ret);
  2569. if (ret)
  2570. dev_info(&adapter->pdev->dev,
  2571. "Error getting Tx stats\n");
  2572. out:
  2573. qlcnic_free_mbx_args(&cmd);
  2574. }
  2575. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2576. {
  2577. u32 major, minor, sub;
  2578. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2579. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2580. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2581. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2582. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2583. __func__);
  2584. return 1;
  2585. }
  2586. return 0;
  2587. }
  2588. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2589. {
  2590. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2591. sizeof(adapter->ahw->ext_reg_tbl)) +
  2592. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2593. sizeof(adapter->ahw->reg_tbl));
  2594. }
  2595. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2596. {
  2597. int i, j = 0;
  2598. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2599. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2600. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2601. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2602. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2603. return i;
  2604. }
  2605. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2606. {
  2607. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2608. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2609. struct qlcnic_cmd_args cmd;
  2610. u32 data;
  2611. u16 intrpt_id, id;
  2612. u8 val;
  2613. int ret, max_sds_rings = adapter->max_sds_rings;
  2614. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2615. return -EIO;
  2616. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2617. if (ret)
  2618. goto fail_diag_irq;
  2619. ahw->diag_cnt = 0;
  2620. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2621. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2622. intrpt_id = ahw->intr_tbl[0].id;
  2623. else
  2624. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2625. cmd.req.arg[1] = 1;
  2626. cmd.req.arg[2] = intrpt_id;
  2627. cmd.req.arg[3] = BIT_0;
  2628. ret = qlcnic_issue_cmd(adapter, &cmd);
  2629. data = cmd.rsp.arg[2];
  2630. id = LSW(data);
  2631. val = LSB(MSW(data));
  2632. if (id != intrpt_id)
  2633. dev_info(&adapter->pdev->dev,
  2634. "Interrupt generated: 0x%x, requested:0x%x\n",
  2635. id, intrpt_id);
  2636. if (val)
  2637. dev_err(&adapter->pdev->dev,
  2638. "Interrupt test error: 0x%x\n", val);
  2639. if (ret)
  2640. goto done;
  2641. msleep(20);
  2642. ret = !ahw->diag_cnt;
  2643. done:
  2644. qlcnic_free_mbx_args(&cmd);
  2645. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2646. fail_diag_irq:
  2647. adapter->max_sds_rings = max_sds_rings;
  2648. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2649. return ret;
  2650. }
  2651. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2652. struct ethtool_pauseparam *pause)
  2653. {
  2654. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2655. int status = 0;
  2656. u32 config;
  2657. status = qlcnic_83xx_get_port_config(adapter);
  2658. if (status) {
  2659. dev_err(&adapter->pdev->dev,
  2660. "%s: Get Pause Config failed\n", __func__);
  2661. return;
  2662. }
  2663. config = ahw->port_config;
  2664. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2665. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2666. pause->tx_pause = 1;
  2667. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2668. pause->rx_pause = 1;
  2669. }
  2670. if (QLC_83XX_AUTONEG(config))
  2671. pause->autoneg = 1;
  2672. }
  2673. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2674. struct ethtool_pauseparam *pause)
  2675. {
  2676. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2677. int status = 0;
  2678. u32 config;
  2679. status = qlcnic_83xx_get_port_config(adapter);
  2680. if (status) {
  2681. dev_err(&adapter->pdev->dev,
  2682. "%s: Get Pause Config failed.\n", __func__);
  2683. return status;
  2684. }
  2685. config = ahw->port_config;
  2686. if (ahw->port_type == QLCNIC_GBE) {
  2687. if (pause->autoneg)
  2688. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2689. if (!pause->autoneg)
  2690. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2691. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2692. return -EOPNOTSUPP;
  2693. }
  2694. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2695. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2696. if (pause->rx_pause && pause->tx_pause) {
  2697. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2698. } else if (pause->rx_pause && !pause->tx_pause) {
  2699. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2700. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2701. } else if (pause->tx_pause && !pause->rx_pause) {
  2702. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2703. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2704. } else if (!pause->rx_pause && !pause->tx_pause) {
  2705. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2706. }
  2707. status = qlcnic_83xx_set_port_config(adapter);
  2708. if (status) {
  2709. dev_err(&adapter->pdev->dev,
  2710. "%s: Set Pause Config failed.\n", __func__);
  2711. ahw->port_config = config;
  2712. }
  2713. return status;
  2714. }
  2715. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2716. {
  2717. int ret;
  2718. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2719. QLC_83XX_FLASH_OEM_READ_SIG);
  2720. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2721. QLC_83XX_FLASH_READ_CTRL);
  2722. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2723. if (ret)
  2724. return -EIO;
  2725. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2726. return ret & 0xFF;
  2727. }
  2728. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2729. {
  2730. int status;
  2731. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2732. if (status == -EIO) {
  2733. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2734. __func__);
  2735. return 1;
  2736. }
  2737. return 0;
  2738. }