gdth.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. #ifndef _GDTH_H
  2. #define _GDTH_H
  3. /*
  4. * Header file for the GDT Disk Array/Storage RAID controllers driver for Linux
  5. *
  6. * gdth.h Copyright (C) 1995-06 ICP vortex, Achim Leubner
  7. * See gdth.c for further informations and
  8. * below for supported controller types
  9. *
  10. * <achim_leubner@adaptec.com>
  11. *
  12. * $Id: gdth.h,v 1.58 2006/01/11 16:14:09 achim Exp $
  13. */
  14. #include <linux/types.h>
  15. #ifndef TRUE
  16. #define TRUE 1
  17. #endif
  18. #ifndef FALSE
  19. #define FALSE 0
  20. #endif
  21. /* defines, macros */
  22. /* driver version */
  23. #define GDTH_VERSION_STR "3.05"
  24. #define GDTH_VERSION 3
  25. #define GDTH_SUBVERSION 5
  26. /* protocol version */
  27. #define PROTOCOL_VERSION 1
  28. /* OEM IDs */
  29. #define OEM_ID_ICP 0x941c
  30. #define OEM_ID_INTEL 0x8000
  31. /* controller classes */
  32. #define GDT_ISA 0x01 /* ISA controller */
  33. #define GDT_EISA 0x02 /* EISA controller */
  34. #define GDT_PCI 0x03 /* PCI controller */
  35. #define GDT_PCINEW 0x04 /* new PCI controller */
  36. #define GDT_PCIMPR 0x05 /* PCI MPR controller */
  37. /* GDT_EISA, controller subtypes EISA */
  38. #define GDT3_ID 0x0130941c /* GDT3000/3020 */
  39. #define GDT3A_ID 0x0230941c /* GDT3000A/3020A/3050A */
  40. #define GDT3B_ID 0x0330941c /* GDT3000B/3010A */
  41. /* GDT_ISA */
  42. #define GDT2_ID 0x0120941c /* GDT2000/2020 */
  43. /* vendor ID, device IDs (PCI) */
  44. /* these defines should already exist in <linux/pci.h> */
  45. #ifndef PCI_VENDOR_ID_VORTEX
  46. #define PCI_VENDOR_ID_VORTEX 0x1119 /* PCI controller vendor ID */
  47. #endif
  48. #ifndef PCI_VENDOR_ID_INTEL
  49. #define PCI_VENDOR_ID_INTEL 0x8086
  50. #endif
  51. #ifndef PCI_DEVICE_ID_VORTEX_GDT60x0
  52. /* GDT_PCI */
  53. #define PCI_DEVICE_ID_VORTEX_GDT60x0 0 /* GDT6000/6020/6050 */
  54. #define PCI_DEVICE_ID_VORTEX_GDT6000B 1 /* GDT6000B/6010 */
  55. /* GDT_PCINEW */
  56. #define PCI_DEVICE_ID_VORTEX_GDT6x10 2 /* GDT6110/6510 */
  57. #define PCI_DEVICE_ID_VORTEX_GDT6x20 3 /* GDT6120/6520 */
  58. #define PCI_DEVICE_ID_VORTEX_GDT6530 4 /* GDT6530 */
  59. #define PCI_DEVICE_ID_VORTEX_GDT6550 5 /* GDT6550 */
  60. /* GDT_PCINEW, wide/ultra SCSI controllers */
  61. #define PCI_DEVICE_ID_VORTEX_GDT6x17 6 /* GDT6117/6517 */
  62. #define PCI_DEVICE_ID_VORTEX_GDT6x27 7 /* GDT6127/6527 */
  63. #define PCI_DEVICE_ID_VORTEX_GDT6537 8 /* GDT6537 */
  64. #define PCI_DEVICE_ID_VORTEX_GDT6557 9 /* GDT6557/6557-ECC */
  65. /* GDT_PCINEW, wide SCSI controllers */
  66. #define PCI_DEVICE_ID_VORTEX_GDT6x15 10 /* GDT6115/6515 */
  67. #define PCI_DEVICE_ID_VORTEX_GDT6x25 11 /* GDT6125/6525 */
  68. #define PCI_DEVICE_ID_VORTEX_GDT6535 12 /* GDT6535 */
  69. #define PCI_DEVICE_ID_VORTEX_GDT6555 13 /* GDT6555/6555-ECC */
  70. #endif
  71. #ifndef PCI_DEVICE_ID_VORTEX_GDT6x17RP
  72. /* GDT_MPR, RP series, wide/ultra SCSI */
  73. #define PCI_DEVICE_ID_VORTEX_GDT6x17RP 0x100 /* GDT6117RP/GDT6517RP */
  74. #define PCI_DEVICE_ID_VORTEX_GDT6x27RP 0x101 /* GDT6127RP/GDT6527RP */
  75. #define PCI_DEVICE_ID_VORTEX_GDT6537RP 0x102 /* GDT6537RP */
  76. #define PCI_DEVICE_ID_VORTEX_GDT6557RP 0x103 /* GDT6557RP */
  77. /* GDT_MPR, RP series, narrow/ultra SCSI */
  78. #define PCI_DEVICE_ID_VORTEX_GDT6x11RP 0x104 /* GDT6111RP/GDT6511RP */
  79. #define PCI_DEVICE_ID_VORTEX_GDT6x21RP 0x105 /* GDT6121RP/GDT6521RP */
  80. #endif
  81. #ifndef PCI_DEVICE_ID_VORTEX_GDT6x17RD
  82. /* GDT_MPR, RD series, wide/ultra SCSI */
  83. #define PCI_DEVICE_ID_VORTEX_GDT6x17RD 0x110 /* GDT6117RD/GDT6517RD */
  84. #define PCI_DEVICE_ID_VORTEX_GDT6x27RD 0x111 /* GDT6127RD/GDT6527RD */
  85. #define PCI_DEVICE_ID_VORTEX_GDT6537RD 0x112 /* GDT6537RD */
  86. #define PCI_DEVICE_ID_VORTEX_GDT6557RD 0x113 /* GDT6557RD */
  87. /* GDT_MPR, RD series, narrow/ultra SCSI */
  88. #define PCI_DEVICE_ID_VORTEX_GDT6x11RD 0x114 /* GDT6111RD/GDT6511RD */
  89. #define PCI_DEVICE_ID_VORTEX_GDT6x21RD 0x115 /* GDT6121RD/GDT6521RD */
  90. /* GDT_MPR, RD series, wide/ultra2 SCSI */
  91. #define PCI_DEVICE_ID_VORTEX_GDT6x18RD 0x118 /* GDT6118RD/GDT6518RD/
  92. GDT6618RD */
  93. #define PCI_DEVICE_ID_VORTEX_GDT6x28RD 0x119 /* GDT6128RD/GDT6528RD/
  94. GDT6628RD */
  95. #define PCI_DEVICE_ID_VORTEX_GDT6x38RD 0x11A /* GDT6538RD/GDT6638RD */
  96. #define PCI_DEVICE_ID_VORTEX_GDT6x58RD 0x11B /* GDT6558RD/GDT6658RD */
  97. /* GDT_MPR, RN series (64-bit PCI), wide/ultra2 SCSI */
  98. #define PCI_DEVICE_ID_VORTEX_GDT7x18RN 0x168 /* GDT7118RN/GDT7518RN/
  99. GDT7618RN */
  100. #define PCI_DEVICE_ID_VORTEX_GDT7x28RN 0x169 /* GDT7128RN/GDT7528RN/
  101. GDT7628RN */
  102. #define PCI_DEVICE_ID_VORTEX_GDT7x38RN 0x16A /* GDT7538RN/GDT7638RN */
  103. #define PCI_DEVICE_ID_VORTEX_GDT7x58RN 0x16B /* GDT7558RN/GDT7658RN */
  104. #endif
  105. #ifndef PCI_DEVICE_ID_VORTEX_GDT6x19RD
  106. /* GDT_MPR, RD series, Fibre Channel */
  107. #define PCI_DEVICE_ID_VORTEX_GDT6x19RD 0x210 /* GDT6519RD/GDT6619RD */
  108. #define PCI_DEVICE_ID_VORTEX_GDT6x29RD 0x211 /* GDT6529RD/GDT6629RD */
  109. /* GDT_MPR, RN series (64-bit PCI), Fibre Channel */
  110. #define PCI_DEVICE_ID_VORTEX_GDT7x19RN 0x260 /* GDT7519RN/GDT7619RN */
  111. #define PCI_DEVICE_ID_VORTEX_GDT7x29RN 0x261 /* GDT7529RN/GDT7629RN */
  112. #endif
  113. #ifndef PCI_DEVICE_ID_VORTEX_GDTMAXRP
  114. /* GDT_MPR, last device ID */
  115. #define PCI_DEVICE_ID_VORTEX_GDTMAXRP 0x2ff
  116. #endif
  117. #ifndef PCI_DEVICE_ID_VORTEX_GDTNEWRX
  118. /* new GDT Rx Controller */
  119. #define PCI_DEVICE_ID_VORTEX_GDTNEWRX 0x300
  120. #endif
  121. #ifndef PCI_DEVICE_ID_VORTEX_GDTNEWRX2
  122. /* new(2) GDT Rx Controller */
  123. #define PCI_DEVICE_ID_VORTEX_GDTNEWRX2 0x301
  124. #endif
  125. #ifndef PCI_DEVICE_ID_INTEL_SRC
  126. /* Intel Storage RAID Controller */
  127. #define PCI_DEVICE_ID_INTEL_SRC 0x600
  128. #endif
  129. #ifndef PCI_DEVICE_ID_INTEL_SRC_XSCALE
  130. /* Intel Storage RAID Controller */
  131. #define PCI_DEVICE_ID_INTEL_SRC_XSCALE 0x601
  132. #endif
  133. /* limits */
  134. #define GDTH_SCRATCH PAGE_SIZE /* 4KB scratch buffer */
  135. #define GDTH_MAXCMDS 120
  136. #define GDTH_MAXC_P_L 16 /* max. cmds per lun */
  137. #define GDTH_MAX_RAW 2 /* max. cmds per raw device */
  138. #define MAXOFFSETS 128
  139. #define MAXHA 16
  140. #define MAXID 127
  141. #define MAXLUN 8
  142. #define MAXBUS 6
  143. #define MAX_EVENTS 100 /* event buffer count */
  144. #define MAX_RES_ARGS 40 /* device reservation,
  145. must be a multiple of 4 */
  146. #define MAXCYLS 1024
  147. #define HEADS 64
  148. #define SECS 32 /* mapping 64*32 */
  149. #define MEDHEADS 127
  150. #define MEDSECS 63 /* mapping 127*63 */
  151. #define BIGHEADS 255
  152. #define BIGSECS 63 /* mapping 255*63 */
  153. /* special command ptr. */
  154. #define UNUSED_CMND ((Scsi_Cmnd *)-1)
  155. #define INTERNAL_CMND ((Scsi_Cmnd *)-2)
  156. #define SCREEN_CMND ((Scsi_Cmnd *)-3)
  157. #define SPECIAL_SCP(p) (p==UNUSED_CMND || p==INTERNAL_CMND || p==SCREEN_CMND)
  158. /* controller services */
  159. #define SCSIRAWSERVICE 3
  160. #define CACHESERVICE 9
  161. #define SCREENSERVICE 11
  162. /* screenservice defines */
  163. #define MSG_INV_HANDLE -1 /* special message handle */
  164. #define MSGLEN 16 /* size of message text */
  165. #define MSG_SIZE 34 /* size of message structure */
  166. #define MSG_REQUEST 0 /* async. event: message */
  167. /* cacheservice defines */
  168. #define SECTOR_SIZE 0x200 /* always 512 bytes per sec. */
  169. /* DPMEM constants */
  170. #define DPMEM_MAGIC 0xC0FFEE11
  171. #define IC_HEADER_BYTES 48
  172. #define IC_QUEUE_BYTES 4
  173. #define DPMEM_COMMAND_OFFSET IC_HEADER_BYTES+IC_QUEUE_BYTES*MAXOFFSETS
  174. /* cluster_type constants */
  175. #define CLUSTER_DRIVE 1
  176. #define CLUSTER_MOUNTED 2
  177. #define CLUSTER_RESERVED 4
  178. #define CLUSTER_RESERVE_STATE (CLUSTER_DRIVE|CLUSTER_MOUNTED|CLUSTER_RESERVED)
  179. /* commands for all services, cache service */
  180. #define GDT_INIT 0 /* service initialization */
  181. #define GDT_READ 1 /* read command */
  182. #define GDT_WRITE 2 /* write command */
  183. #define GDT_INFO 3 /* information about devices */
  184. #define GDT_FLUSH 4 /* flush dirty cache buffers */
  185. #define GDT_IOCTL 5 /* ioctl command */
  186. #define GDT_DEVTYPE 9 /* additional information */
  187. #define GDT_MOUNT 10 /* mount cache device */
  188. #define GDT_UNMOUNT 11 /* unmount cache device */
  189. #define GDT_SET_FEAT 12 /* set feat. (scatter/gather) */
  190. #define GDT_GET_FEAT 13 /* get features */
  191. #define GDT_WRITE_THR 16 /* write through */
  192. #define GDT_READ_THR 17 /* read through */
  193. #define GDT_EXT_INFO 18 /* extended info */
  194. #define GDT_RESET 19 /* controller reset */
  195. #define GDT_RESERVE_DRV 20 /* reserve host drive */
  196. #define GDT_RELEASE_DRV 21 /* release host drive */
  197. #define GDT_CLUST_INFO 22 /* cluster info */
  198. #define GDT_RW_ATTRIBS 23 /* R/W attribs (write thru,..)*/
  199. #define GDT_CLUST_RESET 24 /* releases the cluster drives*/
  200. #define GDT_FREEZE_IO 25 /* freezes all IOs */
  201. #define GDT_UNFREEZE_IO 26 /* unfreezes all IOs */
  202. #define GDT_X_INIT_HOST 29 /* ext. init: 64 bit support */
  203. #define GDT_X_INFO 30 /* ext. info for drives>2TB */
  204. /* raw service commands */
  205. #define GDT_RESERVE 14 /* reserve dev. to raw serv. */
  206. #define GDT_RELEASE 15 /* release device */
  207. #define GDT_RESERVE_ALL 16 /* reserve all devices */
  208. #define GDT_RELEASE_ALL 17 /* release all devices */
  209. #define GDT_RESET_BUS 18 /* reset bus */
  210. #define GDT_SCAN_START 19 /* start device scan */
  211. #define GDT_SCAN_END 20 /* stop device scan */
  212. #define GDT_X_INIT_RAW 21 /* ext. init: 64 bit support */
  213. /* screen service commands */
  214. #define GDT_REALTIME 3 /* realtime clock to screens. */
  215. #define GDT_X_INIT_SCR 4 /* ext. init: 64 bit support */
  216. /* IOCTL command defines */
  217. #define SCSI_DR_INFO 0x00 /* SCSI drive info */
  218. #define SCSI_CHAN_CNT 0x05 /* SCSI channel count */
  219. #define SCSI_DR_LIST 0x06 /* SCSI drive list */
  220. #define SCSI_DEF_CNT 0x15 /* grown/primary defects */
  221. #define DSK_STATISTICS 0x4b /* SCSI disk statistics */
  222. #define IOCHAN_DESC 0x5d /* description of IO channel */
  223. #define IOCHAN_RAW_DESC 0x5e /* description of raw IO chn. */
  224. #define L_CTRL_PATTERN 0x20000000L /* SCSI IOCTL mask */
  225. #define ARRAY_INFO 0x12 /* array drive info */
  226. #define ARRAY_DRV_LIST 0x0f /* array drive list */
  227. #define ARRAY_DRV_LIST2 0x34 /* array drive list (new) */
  228. #define LA_CTRL_PATTERN 0x10000000L /* array IOCTL mask */
  229. #define CACHE_DRV_CNT 0x01 /* cache drive count */
  230. #define CACHE_DRV_LIST 0x02 /* cache drive list */
  231. #define CACHE_INFO 0x04 /* cache info */
  232. #define CACHE_CONFIG 0x05 /* cache configuration */
  233. #define CACHE_DRV_INFO 0x07 /* cache drive info */
  234. #define BOARD_FEATURES 0x15 /* controller features */
  235. #define BOARD_INFO 0x28 /* controller info */
  236. #define SET_PERF_MODES 0x82 /* set mode (coalescing,..) */
  237. #define GET_PERF_MODES 0x83 /* get mode */
  238. #define CACHE_READ_OEM_STRING_RECORD 0x84 /* read OEM string record */
  239. #define HOST_GET 0x10001L /* get host drive list */
  240. #define IO_CHANNEL 0x00020000L /* default IO channel */
  241. #define INVALID_CHANNEL 0x0000ffffL /* invalid channel */
  242. /* service errors */
  243. #define S_OK 1 /* no error */
  244. #define S_GENERR 6 /* general error */
  245. #define S_BSY 7 /* controller busy */
  246. #define S_CACHE_UNKNOWN 12 /* cache serv.: drive unknown */
  247. #define S_RAW_SCSI 12 /* raw serv.: target error */
  248. #define S_RAW_ILL 0xff /* raw serv.: illegal */
  249. #define S_NOFUNC -2 /* unknown function */
  250. #define S_CACHE_RESERV -24 /* cache: reserv. conflict */
  251. /* timeout values */
  252. #define INIT_RETRIES 100000 /* 100000 * 1ms = 100s */
  253. #define INIT_TIMEOUT 100000 /* 100000 * 1ms = 100s */
  254. #define POLL_TIMEOUT 10000 /* 10000 * 1ms = 10s */
  255. /* priorities */
  256. #define DEFAULT_PRI 0x20
  257. #define IOCTL_PRI 0x10
  258. #define HIGH_PRI 0x08
  259. /* data directions */
  260. #define GDTH_DATA_IN 0x01000000L /* data from target */
  261. #define GDTH_DATA_OUT 0x00000000L /* data to target */
  262. /* BMIC registers (EISA controllers) */
  263. #define ID0REG 0x0c80 /* board ID */
  264. #define EINTENABREG 0x0c89 /* interrupt enable */
  265. #define SEMA0REG 0x0c8a /* command semaphore */
  266. #define SEMA1REG 0x0c8b /* status semaphore */
  267. #define LDOORREG 0x0c8d /* local doorbell */
  268. #define EDENABREG 0x0c8e /* EISA system doorbell enab. */
  269. #define EDOORREG 0x0c8f /* EISA system doorbell */
  270. #define MAILBOXREG 0x0c90 /* mailbox reg. (16 bytes) */
  271. #define EISAREG 0x0cc0 /* EISA configuration */
  272. /* DMA memory mappings */
  273. #define GDTH_MAP_NONE 0
  274. #define GDTH_MAP_SINGLE 1
  275. #define GDTH_MAP_SG 2
  276. #define GDTH_MAP_IOCTL 3
  277. /* other defines */
  278. #define LINUX_OS 8 /* used for cache optim. */
  279. #define SCATTER_GATHER 1 /* s/g feature */
  280. #define SECS32 0x1f /* round capacity */
  281. #define BIOS_ID_OFFS 0x10 /* offset contr-ID in ISABIOS */
  282. #define LOCALBOARD 0 /* board node always 0 */
  283. #define ASYNCINDEX 0 /* cmd index async. event */
  284. #define SPEZINDEX 1 /* cmd index unknown service */
  285. #define COALINDEX (GDTH_MAXCMDS + 2)
  286. /* features */
  287. #define SCATTER_GATHER 1 /* s/g feature */
  288. #define GDT_WR_THROUGH 0x100 /* WRITE_THROUGH supported */
  289. #define GDT_64BIT 0x200 /* 64bit / drv>2TB support */
  290. #include "gdth_ioctl.h"
  291. /* screenservice message */
  292. typedef struct {
  293. ulong32 msg_handle; /* message handle */
  294. ulong32 msg_len; /* size of message */
  295. ulong32 msg_alen; /* answer length */
  296. unchar msg_answer; /* answer flag */
  297. unchar msg_ext; /* more messages */
  298. unchar msg_reserved[2];
  299. char msg_text[MSGLEN+2]; /* the message text */
  300. } PACKED gdth_msg_str;
  301. /* IOCTL data structures */
  302. /* Status coalescing buffer for returning multiple requests per interrupt */
  303. typedef struct {
  304. ulong32 status;
  305. ulong32 ext_status;
  306. ulong32 info0;
  307. ulong32 info1;
  308. } PACKED gdth_coal_status;
  309. /* performance mode data structure */
  310. typedef struct {
  311. ulong32 version; /* The version of this IOCTL structure. */
  312. ulong32 st_mode; /* 0=dis., 1=st_buf_addr1 valid, 2=both */
  313. ulong32 st_buff_addr1; /* physical address of status buffer 1 */
  314. ulong32 st_buff_u_addr1; /* reserved for 64 bit addressing */
  315. ulong32 st_buff_indx1; /* reserved command idx. for this buffer */
  316. ulong32 st_buff_addr2; /* physical address of status buffer 1 */
  317. ulong32 st_buff_u_addr2; /* reserved for 64 bit addressing */
  318. ulong32 st_buff_indx2; /* reserved command idx. for this buffer */
  319. ulong32 st_buff_size; /* size of each buffer in bytes */
  320. ulong32 cmd_mode; /* 0 = mode disabled, 1 = cmd_buff_addr1 */
  321. ulong32 cmd_buff_addr1; /* physical address of cmd buffer 1 */
  322. ulong32 cmd_buff_u_addr1; /* reserved for 64 bit addressing */
  323. ulong32 cmd_buff_indx1; /* cmd buf addr1 unique identifier */
  324. ulong32 cmd_buff_addr2; /* physical address of cmd buffer 1 */
  325. ulong32 cmd_buff_u_addr2; /* reserved for 64 bit addressing */
  326. ulong32 cmd_buff_indx2; /* cmd buf addr1 unique identifier */
  327. ulong32 cmd_buff_size; /* size of each cmd bufer in bytes */
  328. ulong32 reserved1;
  329. ulong32 reserved2;
  330. } PACKED gdth_perf_modes;
  331. /* SCSI drive info */
  332. typedef struct {
  333. unchar vendor[8]; /* vendor string */
  334. unchar product[16]; /* product string */
  335. unchar revision[4]; /* revision */
  336. ulong32 sy_rate; /* current rate for sync. tr. */
  337. ulong32 sy_max_rate; /* max. rate for sync. tr. */
  338. ulong32 no_ldrive; /* belongs to this log. drv.*/
  339. ulong32 blkcnt; /* number of blocks */
  340. ushort blksize; /* size of block in bytes */
  341. unchar available; /* flag: access is available */
  342. unchar init; /* medium is initialized */
  343. unchar devtype; /* SCSI devicetype */
  344. unchar rm_medium; /* medium is removable */
  345. unchar wp_medium; /* medium is write protected */
  346. unchar ansi; /* SCSI I/II or III? */
  347. unchar protocol; /* same as ansi */
  348. unchar sync; /* flag: sync. transfer enab. */
  349. unchar disc; /* flag: disconnect enabled */
  350. unchar queueing; /* flag: command queing enab. */
  351. unchar cached; /* flag: caching enabled */
  352. unchar target_id; /* target ID of device */
  353. unchar lun; /* LUN id of device */
  354. unchar orphan; /* flag: drive fragment */
  355. ulong32 last_error; /* sense key or drive state */
  356. ulong32 last_result; /* result of last command */
  357. ulong32 check_errors; /* err. in last surface check */
  358. unchar percent; /* progress for surface check */
  359. unchar last_check; /* IOCTRL operation */
  360. unchar res[2];
  361. ulong32 flags; /* from 1.19/2.19: raw reserv.*/
  362. unchar multi_bus; /* multi bus dev? (fibre ch.) */
  363. unchar mb_status; /* status: available? */
  364. unchar res2[2];
  365. unchar mb_alt_status; /* status on second bus */
  366. unchar mb_alt_bid; /* number of second bus */
  367. unchar mb_alt_tid; /* target id on second bus */
  368. unchar res3;
  369. unchar fc_flag; /* from 1.22/2.22: info valid?*/
  370. unchar res4;
  371. ushort fc_frame_size; /* frame size (bytes) */
  372. char wwn[8]; /* world wide name */
  373. } PACKED gdth_diskinfo_str;
  374. /* get SCSI channel count */
  375. typedef struct {
  376. ulong32 channel_no; /* number of channel */
  377. ulong32 drive_cnt; /* drive count */
  378. unchar siop_id; /* SCSI processor ID */
  379. unchar siop_state; /* SCSI processor state */
  380. } PACKED gdth_getch_str;
  381. /* get SCSI drive numbers */
  382. typedef struct {
  383. ulong32 sc_no; /* SCSI channel */
  384. ulong32 sc_cnt; /* sc_list[] elements */
  385. ulong32 sc_list[MAXID]; /* minor device numbers */
  386. } PACKED gdth_drlist_str;
  387. /* get grown/primary defect count */
  388. typedef struct {
  389. unchar sddc_type; /* 0x08: grown, 0x10: prim. */
  390. unchar sddc_format; /* list entry format */
  391. unchar sddc_len; /* list entry length */
  392. unchar sddc_res;
  393. ulong32 sddc_cnt; /* entry count */
  394. } PACKED gdth_defcnt_str;
  395. /* disk statistics */
  396. typedef struct {
  397. ulong32 bid; /* SCSI channel */
  398. ulong32 first; /* first SCSI disk */
  399. ulong32 entries; /* number of elements */
  400. ulong32 count; /* (R) number of init. el. */
  401. ulong32 mon_time; /* time stamp */
  402. struct {
  403. unchar tid; /* target ID */
  404. unchar lun; /* LUN */
  405. unchar res[2];
  406. ulong32 blk_size; /* block size in bytes */
  407. ulong32 rd_count; /* bytes read */
  408. ulong32 wr_count; /* bytes written */
  409. ulong32 rd_blk_count; /* blocks read */
  410. ulong32 wr_blk_count; /* blocks written */
  411. ulong32 retries; /* retries */
  412. ulong32 reassigns; /* reassigns */
  413. } PACKED list[1];
  414. } PACKED gdth_dskstat_str;
  415. /* IO channel header */
  416. typedef struct {
  417. ulong32 version; /* version (-1UL: newest) */
  418. unchar list_entries; /* list entry count */
  419. unchar first_chan; /* first channel number */
  420. unchar last_chan; /* last channel number */
  421. unchar chan_count; /* (R) channel count */
  422. ulong32 list_offset; /* offset of list[0] */
  423. } PACKED gdth_iochan_header;
  424. /* get IO channel description */
  425. typedef struct {
  426. gdth_iochan_header hdr;
  427. struct {
  428. ulong32 address; /* channel address */
  429. unchar type; /* type (SCSI, FCAL) */
  430. unchar local_no; /* local number */
  431. ushort features; /* channel features */
  432. } PACKED list[MAXBUS];
  433. } PACKED gdth_iochan_str;
  434. /* get raw IO channel description */
  435. typedef struct {
  436. gdth_iochan_header hdr;
  437. struct {
  438. unchar proc_id; /* processor id */
  439. unchar proc_defect; /* defect ? */
  440. unchar reserved[2];
  441. } PACKED list[MAXBUS];
  442. } PACKED gdth_raw_iochan_str;
  443. /* array drive component */
  444. typedef struct {
  445. ulong32 al_controller; /* controller ID */
  446. unchar al_cache_drive; /* cache drive number */
  447. unchar al_status; /* cache drive state */
  448. unchar al_res[2];
  449. } PACKED gdth_arraycomp_str;
  450. /* array drive information */
  451. typedef struct {
  452. unchar ai_type; /* array type (RAID0,4,5) */
  453. unchar ai_cache_drive_cnt; /* active cachedrives */
  454. unchar ai_state; /* array drive state */
  455. unchar ai_master_cd; /* master cachedrive */
  456. ulong32 ai_master_controller; /* ID of master controller */
  457. ulong32 ai_size; /* user capacity [sectors] */
  458. ulong32 ai_striping_size; /* striping size [sectors] */
  459. ulong32 ai_secsize; /* sector size [bytes] */
  460. ulong32 ai_err_info; /* failed cache drive */
  461. unchar ai_name[8]; /* name of the array drive */
  462. unchar ai_controller_cnt; /* number of controllers */
  463. unchar ai_removable; /* flag: removable */
  464. unchar ai_write_protected; /* flag: write protected */
  465. unchar ai_devtype; /* type: always direct access */
  466. gdth_arraycomp_str ai_drives[35]; /* drive components: */
  467. unchar ai_drive_entries; /* number of drive components */
  468. unchar ai_protected; /* protection flag */
  469. unchar ai_verify_state; /* state of a parity verify */
  470. unchar ai_ext_state; /* extended array drive state */
  471. unchar ai_expand_state; /* array expand state (>=2.18)*/
  472. unchar ai_reserved[3];
  473. } PACKED gdth_arrayinf_str;
  474. /* get array drive list */
  475. typedef struct {
  476. ulong32 controller_no; /* controller no. */
  477. unchar cd_handle; /* master cachedrive */
  478. unchar is_arrayd; /* Flag: is array drive? */
  479. unchar is_master; /* Flag: is array master? */
  480. unchar is_parity; /* Flag: is parity drive? */
  481. unchar is_hotfix; /* Flag: is hotfix drive? */
  482. unchar res[3];
  483. } PACKED gdth_alist_str;
  484. typedef struct {
  485. ulong32 entries_avail; /* allocated entries */
  486. ulong32 entries_init; /* returned entries */
  487. ulong32 first_entry; /* first entry number */
  488. ulong32 list_offset; /* offset of following list */
  489. gdth_alist_str list[1]; /* list */
  490. } PACKED gdth_arcdl_str;
  491. /* cache info/config IOCTL */
  492. typedef struct {
  493. ulong32 version; /* firmware version */
  494. ushort state; /* cache state (on/off) */
  495. ushort strategy; /* cache strategy */
  496. ushort write_back; /* write back state (on/off) */
  497. ushort block_size; /* cache block size */
  498. } PACKED gdth_cpar_str;
  499. typedef struct {
  500. ulong32 csize; /* cache size */
  501. ulong32 read_cnt; /* read/write counter */
  502. ulong32 write_cnt;
  503. ulong32 tr_hits; /* hits */
  504. ulong32 sec_hits;
  505. ulong32 sec_miss; /* misses */
  506. } PACKED gdth_cstat_str;
  507. typedef struct {
  508. gdth_cpar_str cpar;
  509. gdth_cstat_str cstat;
  510. } PACKED gdth_cinfo_str;
  511. /* cache drive info */
  512. typedef struct {
  513. unchar cd_name[8]; /* cache drive name */
  514. ulong32 cd_devtype; /* SCSI devicetype */
  515. ulong32 cd_ldcnt; /* number of log. drives */
  516. ulong32 cd_last_error; /* last error */
  517. unchar cd_initialized; /* drive is initialized */
  518. unchar cd_removable; /* media is removable */
  519. unchar cd_write_protected; /* write protected */
  520. unchar cd_flags; /* Pool Hot Fix? */
  521. ulong32 ld_blkcnt; /* number of blocks */
  522. ulong32 ld_blksize; /* blocksize */
  523. ulong32 ld_dcnt; /* number of disks */
  524. ulong32 ld_slave; /* log. drive index */
  525. ulong32 ld_dtype; /* type of logical drive */
  526. ulong32 ld_last_error; /* last error */
  527. unchar ld_name[8]; /* log. drive name */
  528. unchar ld_error; /* error */
  529. } PACKED gdth_cdrinfo_str;
  530. /* OEM string */
  531. typedef struct {
  532. ulong32 ctl_version;
  533. ulong32 file_major_version;
  534. ulong32 file_minor_version;
  535. ulong32 buffer_size;
  536. ulong32 cpy_count;
  537. ulong32 ext_error;
  538. ulong32 oem_id;
  539. ulong32 board_id;
  540. } PACKED gdth_oem_str_params;
  541. typedef struct {
  542. unchar product_0_1_name[16];
  543. unchar product_4_5_name[16];
  544. unchar product_cluster_name[16];
  545. unchar product_reserved[16];
  546. unchar scsi_cluster_target_vendor_id[16];
  547. unchar cluster_raid_fw_name[16];
  548. unchar oem_brand_name[16];
  549. unchar oem_raid_type[16];
  550. unchar bios_type[13];
  551. unchar bios_title[50];
  552. unchar oem_company_name[37];
  553. ulong32 pci_id_1;
  554. ulong32 pci_id_2;
  555. unchar validation_status[80];
  556. unchar reserved_1[4];
  557. unchar scsi_host_drive_inquiry_vendor_id[16];
  558. unchar library_file_template[16];
  559. unchar reserved_2[16];
  560. unchar tool_name_1[32];
  561. unchar tool_name_2[32];
  562. unchar tool_name_3[32];
  563. unchar oem_contact_1[84];
  564. unchar oem_contact_2[84];
  565. unchar oem_contact_3[84];
  566. } PACKED gdth_oem_str;
  567. typedef struct {
  568. gdth_oem_str_params params;
  569. gdth_oem_str text;
  570. } PACKED gdth_oem_str_ioctl;
  571. /* board features */
  572. typedef struct {
  573. unchar chaining; /* Chaining supported */
  574. unchar striping; /* Striping (RAID-0) supp. */
  575. unchar mirroring; /* Mirroring (RAID-1) supp. */
  576. unchar raid; /* RAID-4/5/10 supported */
  577. } PACKED gdth_bfeat_str;
  578. /* board info IOCTL */
  579. typedef struct {
  580. ulong32 ser_no; /* serial no. */
  581. unchar oem_id[2]; /* OEM ID */
  582. ushort ep_flags; /* eprom flags */
  583. ulong32 proc_id; /* processor ID */
  584. ulong32 memsize; /* memory size (bytes) */
  585. unchar mem_banks; /* memory banks */
  586. unchar chan_type; /* channel type */
  587. unchar chan_count; /* channel count */
  588. unchar rdongle_pres; /* dongle present? */
  589. ulong32 epr_fw_ver; /* (eprom) firmware version */
  590. ulong32 upd_fw_ver; /* (update) firmware version */
  591. ulong32 upd_revision; /* update revision */
  592. char type_string[16]; /* controller name */
  593. char raid_string[16]; /* RAID firmware name */
  594. unchar update_pres; /* update present? */
  595. unchar xor_pres; /* XOR engine present? */
  596. unchar prom_type; /* ROM type (eprom/flash) */
  597. unchar prom_count; /* number of ROM devices */
  598. ulong32 dup_pres; /* duplexing module present? */
  599. ulong32 chan_pres; /* number of expansion chn. */
  600. ulong32 mem_pres; /* memory expansion inst. ? */
  601. unchar ft_bus_system; /* fault bus supported? */
  602. unchar subtype_valid; /* board_subtype valid? */
  603. unchar board_subtype; /* subtype/hardware level */
  604. unchar ramparity_pres; /* RAM parity check hardware? */
  605. } PACKED gdth_binfo_str;
  606. /* get host drive info */
  607. typedef struct {
  608. char name[8]; /* host drive name */
  609. ulong32 size; /* size (sectors) */
  610. unchar host_drive; /* host drive number */
  611. unchar log_drive; /* log. drive (master) */
  612. unchar reserved;
  613. unchar rw_attribs; /* r/w attribs */
  614. ulong32 start_sec; /* start sector */
  615. } PACKED gdth_hentry_str;
  616. typedef struct {
  617. ulong32 entries; /* entry count */
  618. ulong32 offset; /* offset of entries */
  619. unchar secs_p_head; /* sectors/head */
  620. unchar heads_p_cyl; /* heads/cylinder */
  621. unchar reserved;
  622. unchar clust_drvtype; /* cluster drive type */
  623. ulong32 location; /* controller number */
  624. gdth_hentry_str entry[MAX_HDRIVES]; /* entries */
  625. } PACKED gdth_hget_str;
  626. /* DPRAM structures */
  627. /* interface area ISA/PCI */
  628. typedef struct {
  629. unchar S_Cmd_Indx; /* special command */
  630. unchar volatile S_Status; /* status special command */
  631. ushort reserved1;
  632. ulong32 S_Info[4]; /* add. info special command */
  633. unchar volatile Sema0; /* command semaphore */
  634. unchar reserved2[3];
  635. unchar Cmd_Index; /* command number */
  636. unchar reserved3[3];
  637. ushort volatile Status; /* command status */
  638. ushort Service; /* service(for async.events) */
  639. ulong32 Info[2]; /* additional info */
  640. struct {
  641. ushort offset; /* command offs. in the DPRAM*/
  642. ushort serv_id; /* service */
  643. } PACKED comm_queue[MAXOFFSETS]; /* command queue */
  644. ulong32 bios_reserved[2];
  645. unchar gdt_dpr_cmd[1]; /* commands */
  646. } PACKED gdt_dpr_if;
  647. /* SRAM structure PCI controllers */
  648. typedef struct {
  649. ulong32 magic; /* controller ID from BIOS */
  650. ushort need_deinit; /* switch betw. BIOS/driver */
  651. unchar switch_support; /* see need_deinit */
  652. unchar padding[9];
  653. unchar os_used[16]; /* OS code per service */
  654. unchar unused[28];
  655. unchar fw_magic; /* contr. ID from firmware */
  656. } PACKED gdt_pci_sram;
  657. /* SRAM structure EISA controllers (but NOT GDT3000/3020) */
  658. typedef struct {
  659. unchar os_used[16]; /* OS code per service */
  660. ushort need_deinit; /* switch betw. BIOS/driver */
  661. unchar switch_support; /* see need_deinit */
  662. unchar padding;
  663. } PACKED gdt_eisa_sram;
  664. /* DPRAM ISA controllers */
  665. typedef struct {
  666. union {
  667. struct {
  668. unchar bios_used[0x3c00-32]; /* 15KB - 32Bytes BIOS */
  669. ulong32 magic; /* controller (EISA) ID */
  670. ushort need_deinit; /* switch betw. BIOS/driver */
  671. unchar switch_support; /* see need_deinit */
  672. unchar padding[9];
  673. unchar os_used[16]; /* OS code per service */
  674. } PACKED dp_sram;
  675. unchar bios_area[0x4000]; /* 16KB reserved for BIOS */
  676. } bu;
  677. union {
  678. gdt_dpr_if ic; /* interface area */
  679. unchar if_area[0x3000]; /* 12KB for interface */
  680. } u;
  681. struct {
  682. unchar memlock; /* write protection DPRAM */
  683. unchar event; /* release event */
  684. unchar irqen; /* board interrupts enable */
  685. unchar irqdel; /* acknowledge board int. */
  686. unchar volatile Sema1; /* status semaphore */
  687. unchar rq; /* IRQ/DRQ configuration */
  688. } PACKED io;
  689. } PACKED gdt2_dpram_str;
  690. /* DPRAM PCI controllers */
  691. typedef struct {
  692. union {
  693. gdt_dpr_if ic; /* interface area */
  694. unchar if_area[0xff0-sizeof(gdt_pci_sram)];
  695. } u;
  696. gdt_pci_sram gdt6sr; /* SRAM structure */
  697. struct {
  698. unchar unused0[1];
  699. unchar volatile Sema1; /* command semaphore */
  700. unchar unused1[3];
  701. unchar irqen; /* board interrupts enable */
  702. unchar unused2[2];
  703. unchar event; /* release event */
  704. unchar unused3[3];
  705. unchar irqdel; /* acknowledge board int. */
  706. unchar unused4[3];
  707. } PACKED io;
  708. } PACKED gdt6_dpram_str;
  709. /* PLX register structure (new PCI controllers) */
  710. typedef struct {
  711. unchar cfg_reg; /* DPRAM cfg.(2:below 1MB,0:anywhere)*/
  712. unchar unused1[0x3f];
  713. unchar volatile sema0_reg; /* command semaphore */
  714. unchar volatile sema1_reg; /* status semaphore */
  715. unchar unused2[2];
  716. ushort volatile status; /* command status */
  717. ushort service; /* service */
  718. ulong32 info[2]; /* additional info */
  719. unchar unused3[0x10];
  720. unchar ldoor_reg; /* PCI to local doorbell */
  721. unchar unused4[3];
  722. unchar volatile edoor_reg; /* local to PCI doorbell */
  723. unchar unused5[3];
  724. unchar control0; /* control0 register(unused) */
  725. unchar control1; /* board interrupts enable */
  726. unchar unused6[0x16];
  727. } PACKED gdt6c_plx_regs;
  728. /* DPRAM new PCI controllers */
  729. typedef struct {
  730. union {
  731. gdt_dpr_if ic; /* interface area */
  732. unchar if_area[0x4000-sizeof(gdt_pci_sram)];
  733. } u;
  734. gdt_pci_sram gdt6sr; /* SRAM structure */
  735. } PACKED gdt6c_dpram_str;
  736. /* i960 register structure (PCI MPR controllers) */
  737. typedef struct {
  738. unchar unused1[16];
  739. unchar volatile sema0_reg; /* command semaphore */
  740. unchar unused2;
  741. unchar volatile sema1_reg; /* status semaphore */
  742. unchar unused3;
  743. ushort volatile status; /* command status */
  744. ushort service; /* service */
  745. ulong32 info[2]; /* additional info */
  746. unchar ldoor_reg; /* PCI to local doorbell */
  747. unchar unused4[11];
  748. unchar volatile edoor_reg; /* local to PCI doorbell */
  749. unchar unused5[7];
  750. unchar edoor_en_reg; /* board interrupts enable */
  751. unchar unused6[27];
  752. ulong32 unused7[939];
  753. ulong32 severity;
  754. char evt_str[256]; /* event string */
  755. } PACKED gdt6m_i960_regs;
  756. /* DPRAM PCI MPR controllers */
  757. typedef struct {
  758. gdt6m_i960_regs i960r; /* 4KB i960 registers */
  759. union {
  760. gdt_dpr_if ic; /* interface area */
  761. unchar if_area[0x3000-sizeof(gdt_pci_sram)];
  762. } u;
  763. gdt_pci_sram gdt6sr; /* SRAM structure */
  764. } PACKED gdt6m_dpram_str;
  765. /* PCI resources */
  766. typedef struct {
  767. struct pci_dev *pdev;
  768. ulong dpmem; /* DPRAM address */
  769. ulong io; /* IO address */
  770. ulong io_mm; /* IO address mem. mapped */
  771. unchar irq; /* IRQ */
  772. } gdth_pci_str;
  773. /* controller information structure */
  774. typedef struct {
  775. struct Scsi_Host *shost;
  776. struct list_head list;
  777. ushort hanum;
  778. ushort oem_id; /* OEM */
  779. ushort type; /* controller class */
  780. ulong32 stype; /* subtype (PCI: device ID) */
  781. ushort fw_vers; /* firmware version */
  782. ushort cache_feat; /* feat. cache serv. (s/g,..)*/
  783. ushort raw_feat; /* feat. raw service (s/g,..)*/
  784. ushort screen_feat; /* feat. raw service (s/g,..)*/
  785. ushort bmic; /* BMIC address (EISA) */
  786. void __iomem *brd; /* DPRAM address */
  787. ulong32 brd_phys; /* slot number/BIOS address */
  788. gdt6c_plx_regs *plx; /* PLX regs (new PCI contr.) */
  789. gdth_cmd_str cmdext;
  790. gdth_cmd_str *pccb; /* address command structure */
  791. ulong32 ccb_phys; /* phys. address */
  792. #ifdef INT_COAL
  793. gdth_coal_status *coal_stat; /* buffer for coalescing int.*/
  794. ulong64 coal_stat_phys; /* phys. address */
  795. #endif
  796. char *pscratch; /* scratch (DMA) buffer */
  797. ulong64 scratch_phys; /* phys. address */
  798. unchar scratch_busy; /* in use? */
  799. unchar dma64_support; /* 64-bit DMA supported? */
  800. gdth_msg_str *pmsg; /* message buffer */
  801. ulong64 msg_phys; /* phys. address */
  802. unchar scan_mode; /* current scan mode */
  803. unchar irq; /* IRQ */
  804. unchar drq; /* DRQ (ISA controllers) */
  805. ushort status; /* command status */
  806. ushort service; /* service/firmware ver./.. */
  807. ulong32 info;
  808. ulong32 info2; /* additional info */
  809. Scsi_Cmnd *req_first; /* top of request queue */
  810. struct {
  811. unchar present; /* Flag: host drive present? */
  812. unchar is_logdrv; /* Flag: log. drive (master)? */
  813. unchar is_arraydrv; /* Flag: array drive? */
  814. unchar is_master; /* Flag: array drive master? */
  815. unchar is_parity; /* Flag: parity drive? */
  816. unchar is_hotfix; /* Flag: hotfix drive? */
  817. unchar master_no; /* number of master drive */
  818. unchar lock; /* drive locked? (hot plug) */
  819. unchar heads; /* mapping */
  820. unchar secs;
  821. ushort devtype; /* further information */
  822. ulong64 size; /* capacity */
  823. unchar ldr_no; /* log. drive no. */
  824. unchar rw_attribs; /* r/w attributes */
  825. unchar cluster_type; /* cluster properties */
  826. unchar media_changed; /* Flag:MOUNT/UNMOUNT occured */
  827. ulong32 start_sec; /* start sector */
  828. } hdr[MAX_LDRIVES]; /* host drives */
  829. struct {
  830. unchar lock; /* channel locked? (hot plug) */
  831. unchar pdev_cnt; /* physical device count */
  832. unchar local_no; /* local channel number */
  833. unchar io_cnt[MAXID]; /* current IO count */
  834. ulong32 address; /* channel address */
  835. ulong32 id_list[MAXID]; /* IDs of the phys. devices */
  836. } raw[MAXBUS]; /* SCSI channels */
  837. struct {
  838. Scsi_Cmnd *cmnd; /* pending request */
  839. ushort service; /* service */
  840. } cmd_tab[GDTH_MAXCMDS]; /* table of pend. requests */
  841. struct gdth_cmndinfo { /* per-command private info */
  842. int index;
  843. int internal_command; /* don't call scsi_done */
  844. dma_addr_t sense_paddr; /* sense dma-addr */
  845. unchar priority;
  846. int timeout;
  847. volatile int wait_for_completion;
  848. ushort status;
  849. ulong32 info;
  850. enum dma_data_direction dma_dir;
  851. int phase; /* ???? */
  852. int OpCode;
  853. } cmndinfo[GDTH_MAXCMDS]; /* index==0 is free */
  854. unchar bus_cnt; /* SCSI bus count */
  855. unchar tid_cnt; /* Target ID count */
  856. unchar bus_id[MAXBUS]; /* IOP IDs */
  857. unchar virt_bus; /* number of virtual bus */
  858. unchar more_proc; /* more /proc info supported */
  859. ushort cmd_cnt; /* command count in DPRAM */
  860. ushort cmd_len; /* length of actual command */
  861. ushort cmd_offs_dpmem; /* actual offset in DPRAM */
  862. ushort ic_all_size; /* sizeof DPRAM interf. area */
  863. gdth_cpar_str cpar; /* controller cache par. */
  864. gdth_bfeat_str bfeat; /* controller features */
  865. gdth_binfo_str binfo; /* controller info */
  866. gdth_evt_data dvr; /* event structure */
  867. spinlock_t smp_lock;
  868. struct pci_dev *pdev;
  869. char oem_name[8];
  870. #ifdef GDTH_DMA_STATISTICS
  871. ulong dma32_cnt, dma64_cnt; /* statistics: DMA buffer */
  872. #endif
  873. struct scsi_device *sdev;
  874. } gdth_ha_str;
  875. static inline struct gdth_cmndinfo *gdth_cmnd_priv(struct scsi_cmnd* cmd)
  876. {
  877. return (struct gdth_cmndinfo *)cmd->host_scribble;
  878. }
  879. /* INQUIRY data format */
  880. typedef struct {
  881. unchar type_qual;
  882. unchar modif_rmb;
  883. unchar version;
  884. unchar resp_aenc;
  885. unchar add_length;
  886. unchar reserved1;
  887. unchar reserved2;
  888. unchar misc;
  889. unchar vendor[8];
  890. unchar product[16];
  891. unchar revision[4];
  892. } PACKED gdth_inq_data;
  893. /* READ_CAPACITY data format */
  894. typedef struct {
  895. ulong32 last_block_no;
  896. ulong32 block_length;
  897. } PACKED gdth_rdcap_data;
  898. /* READ_CAPACITY (16) data format */
  899. typedef struct {
  900. ulong64 last_block_no;
  901. ulong32 block_length;
  902. } PACKED gdth_rdcap16_data;
  903. /* REQUEST_SENSE data format */
  904. typedef struct {
  905. unchar errorcode;
  906. unchar segno;
  907. unchar key;
  908. ulong32 info;
  909. unchar add_length;
  910. ulong32 cmd_info;
  911. unchar adsc;
  912. unchar adsq;
  913. unchar fruc;
  914. unchar key_spec[3];
  915. } PACKED gdth_sense_data;
  916. /* MODE_SENSE data format */
  917. typedef struct {
  918. struct {
  919. unchar data_length;
  920. unchar med_type;
  921. unchar dev_par;
  922. unchar bd_length;
  923. } PACKED hd;
  924. struct {
  925. unchar dens_code;
  926. unchar block_count[3];
  927. unchar reserved;
  928. unchar block_length[3];
  929. } PACKED bd;
  930. } PACKED gdth_modep_data;
  931. /* stack frame */
  932. typedef struct {
  933. ulong b[10]; /* 32/64 bit compiler ! */
  934. } PACKED gdth_stackframe;
  935. /* function prototyping */
  936. int gdth_proc_info(struct Scsi_Host *, char *,char **,off_t,int,int);
  937. #endif