ata_piix.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac6"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. /* combined mode. if set, PATA is channel 0.
  105. * if clear, PATA is channel 1.
  106. */
  107. PIIX_PORT_ENABLED = (1 << 0),
  108. PIIX_PORT_PRESENT = (1 << 4),
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* controller IDs */
  112. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  113. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  114. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  115. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  116. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  117. ich5_sata = 5,
  118. esb_sata = 6,
  119. ich6_sata = 7,
  120. ich6_sata_ahci = 8,
  121. ich6m_sata_ahci = 9,
  122. ich7m_sata_ahci = 10,
  123. ich8_sata_ahci = 11,
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int present_shift;
  138. const int map[][4];
  139. };
  140. struct piix_host_priv {
  141. const int *map;
  142. const struct piix_map_db *map_db;
  143. };
  144. static int piix_init_one (struct pci_dev *pdev,
  145. const struct pci_device_id *ent);
  146. static void piix_host_stop(struct ata_host *host);
  147. static void piix_pata_error_handler(struct ata_port *ap);
  148. static void ich_pata_error_handler(struct ata_port *ap);
  149. static void piix_sata_error_handler(struct ata_port *ap);
  150. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  153. static unsigned int in_module_init = 1;
  154. static const struct pci_device_id piix_pci_tbl[] = {
  155. #ifdef ATA_ENABLE_PATA
  156. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  157. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  158. { 0x8086, 0x7110, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  159. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  160. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  161. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  162. /* Intel PIIX4 */
  163. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX */
  167. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel ICH (i810, i815, i840) UDMA 66*/
  169. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  170. /* Intel ICH0 : UDMA 33*/
  171. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  172. /* Intel ICH2M */
  173. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  175. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH3M */
  177. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3 (E7500/1) UDMA 100 */
  179. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  181. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* Intel ICH5 */
  184. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  185. /* C-ICH (i810E2) */
  186. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  188. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ICH6 (and 6) (i915) UDMA 100 */
  190. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ICH7/7-R (i945, i975) UDMA 100*/
  192. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  193. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. #endif
  195. /* NOTE: The following PCI ids must be kept in sync with the
  196. * list in drivers/pci/quirks.c.
  197. */
  198. /* 82801EB (ICH5) */
  199. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 82801EB (ICH5) */
  201. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  203. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  204. /* 6300ESB pretending RAID */
  205. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  206. /* 82801FB/FW (ICH6/ICH6W) */
  207. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  208. /* 82801FR/FRW (ICH6R/ICH6RW) */
  209. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  210. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  211. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  212. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  213. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  215. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich7m_sata_ahci },
  216. /* Enterprise Southbridge 2 (where's the datasheet?) */
  217. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  218. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  219. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* SATA Controller 2 IDE (ICH8, ditto) */
  221. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  223. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. { } /* terminate list */
  225. };
  226. static struct pci_driver piix_pci_driver = {
  227. .name = DRV_NAME,
  228. .id_table = piix_pci_tbl,
  229. .probe = piix_init_one,
  230. .remove = ata_pci_remove_one,
  231. .suspend = ata_pci_device_suspend,
  232. .resume = ata_pci_device_resume,
  233. };
  234. static struct scsi_host_template piix_sht = {
  235. .module = THIS_MODULE,
  236. .name = DRV_NAME,
  237. .ioctl = ata_scsi_ioctl,
  238. .queuecommand = ata_scsi_queuecmd,
  239. .can_queue = ATA_DEF_QUEUE,
  240. .this_id = ATA_SHT_THIS_ID,
  241. .sg_tablesize = LIBATA_MAX_PRD,
  242. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  243. .emulated = ATA_SHT_EMULATED,
  244. .use_clustering = ATA_SHT_USE_CLUSTERING,
  245. .proc_name = DRV_NAME,
  246. .dma_boundary = ATA_DMA_BOUNDARY,
  247. .slave_configure = ata_scsi_slave_config,
  248. .slave_destroy = ata_scsi_slave_destroy,
  249. .bios_param = ata_std_bios_param,
  250. .resume = ata_scsi_device_resume,
  251. .suspend = ata_scsi_device_suspend,
  252. };
  253. static const struct ata_port_operations piix_pata_ops = {
  254. .port_disable = ata_port_disable,
  255. .set_piomode = piix_set_piomode,
  256. .set_dmamode = piix_set_dmamode,
  257. .mode_filter = ata_pci_default_filter,
  258. .tf_load = ata_tf_load,
  259. .tf_read = ata_tf_read,
  260. .check_status = ata_check_status,
  261. .exec_command = ata_exec_command,
  262. .dev_select = ata_std_dev_select,
  263. .bmdma_setup = ata_bmdma_setup,
  264. .bmdma_start = ata_bmdma_start,
  265. .bmdma_stop = ata_bmdma_stop,
  266. .bmdma_status = ata_bmdma_status,
  267. .qc_prep = ata_qc_prep,
  268. .qc_issue = ata_qc_issue_prot,
  269. .data_xfer = ata_pio_data_xfer,
  270. .freeze = ata_bmdma_freeze,
  271. .thaw = ata_bmdma_thaw,
  272. .error_handler = piix_pata_error_handler,
  273. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  274. .irq_handler = ata_interrupt,
  275. .irq_clear = ata_bmdma_irq_clear,
  276. .port_start = ata_port_start,
  277. .port_stop = ata_port_stop,
  278. .host_stop = piix_host_stop,
  279. };
  280. static const struct ata_port_operations ich_pata_ops = {
  281. .port_disable = ata_port_disable,
  282. .set_piomode = piix_set_piomode,
  283. .set_dmamode = ich_set_dmamode,
  284. .mode_filter = ata_pci_default_filter,
  285. .tf_load = ata_tf_load,
  286. .tf_read = ata_tf_read,
  287. .check_status = ata_check_status,
  288. .exec_command = ata_exec_command,
  289. .dev_select = ata_std_dev_select,
  290. .bmdma_setup = ata_bmdma_setup,
  291. .bmdma_start = ata_bmdma_start,
  292. .bmdma_stop = ata_bmdma_stop,
  293. .bmdma_status = ata_bmdma_status,
  294. .qc_prep = ata_qc_prep,
  295. .qc_issue = ata_qc_issue_prot,
  296. .data_xfer = ata_pio_data_xfer,
  297. .freeze = ata_bmdma_freeze,
  298. .thaw = ata_bmdma_thaw,
  299. .error_handler = ich_pata_error_handler,
  300. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  301. .irq_handler = ata_interrupt,
  302. .irq_clear = ata_bmdma_irq_clear,
  303. .port_start = ata_port_start,
  304. .port_stop = ata_port_stop,
  305. .host_stop = ata_host_stop,
  306. };
  307. static const struct ata_port_operations piix_sata_ops = {
  308. .port_disable = ata_port_disable,
  309. .tf_load = ata_tf_load,
  310. .tf_read = ata_tf_read,
  311. .check_status = ata_check_status,
  312. .exec_command = ata_exec_command,
  313. .dev_select = ata_std_dev_select,
  314. .bmdma_setup = ata_bmdma_setup,
  315. .bmdma_start = ata_bmdma_start,
  316. .bmdma_stop = ata_bmdma_stop,
  317. .bmdma_status = ata_bmdma_status,
  318. .qc_prep = ata_qc_prep,
  319. .qc_issue = ata_qc_issue_prot,
  320. .data_xfer = ata_pio_data_xfer,
  321. .freeze = ata_bmdma_freeze,
  322. .thaw = ata_bmdma_thaw,
  323. .error_handler = piix_sata_error_handler,
  324. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  325. .irq_handler = ata_interrupt,
  326. .irq_clear = ata_bmdma_irq_clear,
  327. .port_start = ata_port_start,
  328. .port_stop = ata_port_stop,
  329. .host_stop = piix_host_stop,
  330. };
  331. static const struct piix_map_db ich5_map_db = {
  332. .mask = 0x7,
  333. .port_enable = 0x3,
  334. .present_shift = 4,
  335. .map = {
  336. /* PM PS SM SS MAP */
  337. { P0, NA, P1, NA }, /* 000b */
  338. { P1, NA, P0, NA }, /* 001b */
  339. { RV, RV, RV, RV },
  340. { RV, RV, RV, RV },
  341. { P0, P1, IDE, IDE }, /* 100b */
  342. { P1, P0, IDE, IDE }, /* 101b */
  343. { IDE, IDE, P0, P1 }, /* 110b */
  344. { IDE, IDE, P1, P0 }, /* 111b */
  345. },
  346. };
  347. static const struct piix_map_db ich6_map_db = {
  348. .mask = 0x3,
  349. .port_enable = 0xf,
  350. .present_shift = 4,
  351. .map = {
  352. /* PM PS SM SS MAP */
  353. { P0, P2, P1, P3 }, /* 00b */
  354. { IDE, IDE, P1, P3 }, /* 01b */
  355. { P0, P2, IDE, IDE }, /* 10b */
  356. { RV, RV, RV, RV },
  357. },
  358. };
  359. static const struct piix_map_db ich6m_map_db = {
  360. .mask = 0x3,
  361. .port_enable = 0x5,
  362. .present_shift = 4,
  363. .map = {
  364. /* PM PS SM SS MAP */
  365. { P0, P2, RV, RV }, /* 00b */
  366. { RV, RV, RV, RV },
  367. { P0, P2, IDE, IDE }, /* 10b */
  368. { RV, RV, RV, RV },
  369. },
  370. };
  371. static const struct piix_map_db ich7m_map_db = {
  372. .mask = 0x3,
  373. .port_enable = 0x5,
  374. .present_shift = 4,
  375. /* Map 01b isn't specified in the doc but some notebooks use
  376. * it anyway. ATM, the only case spotted carries subsystem ID
  377. * 1025:0107. This is the only difference from ich6m.
  378. */
  379. .map = {
  380. /* PM PS SM SS MAP */
  381. { P0, P2, RV, RV }, /* 00b */
  382. { IDE, IDE, P1, P3 }, /* 01b */
  383. { P0, P2, IDE, IDE }, /* 10b */
  384. { RV, RV, RV, RV },
  385. },
  386. };
  387. static const struct piix_map_db ich8_map_db = {
  388. .mask = 0x3,
  389. .port_enable = 0x3,
  390. .present_shift = 8,
  391. .map = {
  392. /* PM PS SM SS MAP */
  393. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  394. { RV, RV, RV, RV },
  395. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  396. { RV, RV, RV, RV },
  397. },
  398. };
  399. static const struct piix_map_db *piix_map_db_table[] = {
  400. [ich5_sata] = &ich5_map_db,
  401. [esb_sata] = &ich5_map_db,
  402. [ich6_sata] = &ich6_map_db,
  403. [ich6_sata_ahci] = &ich6_map_db,
  404. [ich6m_sata_ahci] = &ich6m_map_db,
  405. [ich7m_sata_ahci] = &ich7m_map_db,
  406. [ich8_sata_ahci] = &ich8_map_db,
  407. };
  408. static struct ata_port_info piix_port_info[] = {
  409. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  410. {
  411. .sht = &piix_sht,
  412. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  413. .pio_mask = 0x1f, /* pio0-4 */
  414. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  415. .udma_mask = ATA_UDMA_MASK_40C,
  416. .port_ops = &piix_pata_ops,
  417. },
  418. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  419. {
  420. .sht = &piix_sht,
  421. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  422. .pio_mask = 0x1f, /* pio 0-4 */
  423. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  424. .udma_mask = ATA_UDMA2, /* UDMA33 */
  425. .port_ops = &ich_pata_ops,
  426. },
  427. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  428. {
  429. .sht = &piix_sht,
  430. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  431. .pio_mask = 0x1f, /* pio 0-4 */
  432. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  433. .udma_mask = ATA_UDMA4,
  434. .port_ops = &ich_pata_ops,
  435. },
  436. /* ich_pata_100: 3 */
  437. {
  438. .sht = &piix_sht,
  439. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  440. .pio_mask = 0x1f, /* pio0-4 */
  441. .mwdma_mask = 0x06, /* mwdma1-2 */
  442. .udma_mask = ATA_UDMA5, /* udma0-5 */
  443. .port_ops = &ich_pata_ops,
  444. },
  445. /* ich_pata_133: 4 ICH with full UDMA6 */
  446. {
  447. .sht = &piix_sht,
  448. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  449. .pio_mask = 0x1f, /* pio 0-4 */
  450. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  451. .udma_mask = ATA_UDMA6, /* UDMA133 */
  452. .port_ops = &ich_pata_ops,
  453. },
  454. /* ich5_sata: 5 */
  455. {
  456. .sht = &piix_sht,
  457. .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  458. PIIX_FLAG_IGNORE_PCS,
  459. .pio_mask = 0x1f, /* pio0-4 */
  460. .mwdma_mask = 0x07, /* mwdma0-2 */
  461. .udma_mask = 0x7f, /* udma0-6 */
  462. .port_ops = &piix_sata_ops,
  463. },
  464. /* i6300esb_sata: 6 */
  465. {
  466. .sht = &piix_sht,
  467. .flags = ATA_FLAG_SATA |
  468. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  469. .pio_mask = 0x1f, /* pio0-4 */
  470. .mwdma_mask = 0x07, /* mwdma0-2 */
  471. .udma_mask = 0x7f, /* udma0-6 */
  472. .port_ops = &piix_sata_ops,
  473. },
  474. /* ich6_sata: 7 */
  475. {
  476. .sht = &piix_sht,
  477. .flags = ATA_FLAG_SATA |
  478. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  479. .pio_mask = 0x1f, /* pio0-4 */
  480. .mwdma_mask = 0x07, /* mwdma0-2 */
  481. .udma_mask = 0x7f, /* udma0-6 */
  482. .port_ops = &piix_sata_ops,
  483. },
  484. /* ich6_sata_ahci: 8 */
  485. {
  486. .sht = &piix_sht,
  487. .flags = ATA_FLAG_SATA |
  488. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  489. PIIX_FLAG_AHCI,
  490. .pio_mask = 0x1f, /* pio0-4 */
  491. .mwdma_mask = 0x07, /* mwdma0-2 */
  492. .udma_mask = 0x7f, /* udma0-6 */
  493. .port_ops = &piix_sata_ops,
  494. },
  495. /* ich6m_sata_ahci: 9 */
  496. {
  497. .sht = &piix_sht,
  498. .flags = ATA_FLAG_SATA |
  499. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  500. PIIX_FLAG_AHCI,
  501. .pio_mask = 0x1f, /* pio0-4 */
  502. .mwdma_mask = 0x07, /* mwdma0-2 */
  503. .udma_mask = 0x7f, /* udma0-6 */
  504. .port_ops = &piix_sata_ops,
  505. },
  506. /* ich7m_sata_ahci: 10 */
  507. {
  508. .sht = &piix_sht,
  509. .flags = ATA_FLAG_SATA |
  510. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  511. PIIX_FLAG_AHCI,
  512. .pio_mask = 0x1f, /* pio0-4 */
  513. .mwdma_mask = 0x07, /* mwdma0-2 */
  514. .udma_mask = 0x7f, /* udma0-6 */
  515. .port_ops = &piix_sata_ops,
  516. },
  517. /* ich8_sata_ahci: 11 */
  518. {
  519. .sht = &piix_sht,
  520. .flags = ATA_FLAG_SATA |
  521. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  522. PIIX_FLAG_AHCI,
  523. .pio_mask = 0x1f, /* pio0-4 */
  524. .mwdma_mask = 0x07, /* mwdma0-2 */
  525. .udma_mask = 0x7f, /* udma0-6 */
  526. .port_ops = &piix_sata_ops,
  527. },
  528. };
  529. static struct pci_bits piix_enable_bits[] = {
  530. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  531. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  532. };
  533. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  534. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  535. MODULE_LICENSE("GPL");
  536. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  537. MODULE_VERSION(DRV_VERSION);
  538. static int force_pcs = 0;
  539. module_param(force_pcs, int, 0444);
  540. MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
  541. "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
  542. /**
  543. * piix_pata_cbl_detect - Probe host controller cable detect info
  544. * @ap: Port for which cable detect info is desired
  545. *
  546. * Read 80c cable indicator from ATA PCI device's PCI config
  547. * register. This register is normally set by firmware (BIOS).
  548. *
  549. * LOCKING:
  550. * None (inherited from caller).
  551. */
  552. static void ich_pata_cbl_detect(struct ata_port *ap)
  553. {
  554. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  555. u8 tmp, mask;
  556. /* no 80c support in host controller? */
  557. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  558. goto cbl40;
  559. /* check BIOS cable detect results */
  560. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  561. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  562. if ((tmp & mask) == 0)
  563. goto cbl40;
  564. ap->cbl = ATA_CBL_PATA80;
  565. return;
  566. cbl40:
  567. ap->cbl = ATA_CBL_PATA40;
  568. }
  569. /**
  570. * piix_pata_prereset - prereset for PATA host controller
  571. * @ap: Target port
  572. *
  573. *
  574. * LOCKING:
  575. * None (inherited from caller).
  576. */
  577. static int piix_pata_prereset(struct ata_port *ap)
  578. {
  579. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  580. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  581. return -ENOENT;
  582. ap->cbl = ATA_CBL_PATA40;
  583. return ata_std_prereset(ap);
  584. }
  585. static void piix_pata_error_handler(struct ata_port *ap)
  586. {
  587. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  588. ata_std_postreset);
  589. }
  590. /**
  591. * ich_pata_prereset - prereset for PATA host controller
  592. * @ap: Target port
  593. *
  594. *
  595. * LOCKING:
  596. * None (inherited from caller).
  597. */
  598. static int ich_pata_prereset(struct ata_port *ap)
  599. {
  600. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  601. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  602. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  603. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  604. return 0;
  605. }
  606. ich_pata_cbl_detect(ap);
  607. return ata_std_prereset(ap);
  608. }
  609. static void ich_pata_error_handler(struct ata_port *ap)
  610. {
  611. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  612. ata_std_postreset);
  613. }
  614. /**
  615. * piix_sata_present_mask - determine present mask for SATA host controller
  616. * @ap: Target port
  617. *
  618. * Reads SATA PCI device's PCI config register Port Configuration
  619. * and Status (PCS) to determine port and device availability.
  620. *
  621. * LOCKING:
  622. * None (inherited from caller).
  623. *
  624. * RETURNS:
  625. * determined present_mask
  626. */
  627. static unsigned int piix_sata_present_mask(struct ata_port *ap)
  628. {
  629. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  630. struct piix_host_priv *hpriv = ap->host->private_data;
  631. const unsigned int *map = hpriv->map;
  632. int base = 2 * ap->port_no;
  633. unsigned int present_mask = 0;
  634. int port, i;
  635. u16 pcs;
  636. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  637. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  638. for (i = 0; i < 2; i++) {
  639. port = map[base + i];
  640. if (port < 0)
  641. continue;
  642. if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
  643. (pcs & 1 << (hpriv->map_db->present_shift + port)))
  644. present_mask |= 1 << i;
  645. }
  646. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  647. ap->id, pcs, present_mask);
  648. return present_mask;
  649. }
  650. /**
  651. * piix_sata_softreset - reset SATA host port via ATA SRST
  652. * @ap: port to reset
  653. * @classes: resulting classes of attached devices
  654. *
  655. * Reset SATA host port via ATA SRST. On controllers with
  656. * reliable PCS present bits, the bits are used to determine
  657. * device presence.
  658. *
  659. * LOCKING:
  660. * Kernel thread context (may sleep)
  661. *
  662. * RETURNS:
  663. * 0 on success, -errno otherwise.
  664. */
  665. static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
  666. {
  667. unsigned int present_mask;
  668. int i, rc;
  669. present_mask = piix_sata_present_mask(ap);
  670. rc = ata_std_softreset(ap, classes);
  671. if (rc)
  672. return rc;
  673. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  674. if (!(present_mask & (1 << i)))
  675. classes[i] = ATA_DEV_NONE;
  676. }
  677. return 0;
  678. }
  679. static void piix_sata_error_handler(struct ata_port *ap)
  680. {
  681. ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
  682. ata_std_postreset);
  683. }
  684. /**
  685. * piix_set_piomode - Initialize host controller PATA PIO timings
  686. * @ap: Port whose timings we are configuring
  687. * @adev: um
  688. *
  689. * Set PIO mode for device, in host controller PCI config space.
  690. *
  691. * LOCKING:
  692. * None (inherited from caller).
  693. */
  694. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  695. {
  696. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  697. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  698. unsigned int is_slave = (adev->devno != 0);
  699. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  700. unsigned int slave_port = 0x44;
  701. u16 master_data;
  702. u8 slave_data;
  703. u8 udma_enable;
  704. int control = 0;
  705. /*
  706. * See Intel Document 298600-004 for the timing programing rules
  707. * for ICH controllers.
  708. */
  709. static const /* ISP RTC */
  710. u8 timings[][2] = { { 0, 0 },
  711. { 0, 0 },
  712. { 1, 0 },
  713. { 2, 1 },
  714. { 2, 3 }, };
  715. if (pio >= 2)
  716. control |= 1; /* TIME1 enable */
  717. if (ata_pio_need_iordy(adev))
  718. control |= 2; /* IE enable */
  719. /* Intel specifies that the PPE functionality is for disk only */
  720. if (adev->class == ATA_DEV_ATA)
  721. control |= 4; /* PPE enable */
  722. pci_read_config_word(dev, master_port, &master_data);
  723. if (is_slave) {
  724. /* Enable SITRE (seperate slave timing register) */
  725. master_data |= 0x4000;
  726. /* enable PPE1, IE1 and TIME1 as needed */
  727. master_data |= (control << 4);
  728. pci_read_config_byte(dev, slave_port, &slave_data);
  729. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  730. /* Load the timing nibble for this slave */
  731. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  732. } else {
  733. /* Master keeps the bits in a different format */
  734. master_data &= 0xccf8;
  735. /* Enable PPE, IE and TIME as appropriate */
  736. master_data |= control;
  737. master_data |=
  738. (timings[pio][0] << 12) |
  739. (timings[pio][1] << 8);
  740. }
  741. pci_write_config_word(dev, master_port, master_data);
  742. if (is_slave)
  743. pci_write_config_byte(dev, slave_port, slave_data);
  744. /* Ensure the UDMA bit is off - it will be turned back on if
  745. UDMA is selected */
  746. if (ap->udma_mask) {
  747. pci_read_config_byte(dev, 0x48, &udma_enable);
  748. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  749. pci_write_config_byte(dev, 0x48, udma_enable);
  750. }
  751. }
  752. /**
  753. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  754. * @ap: Port whose timings we are configuring
  755. * @adev: Drive in question
  756. * @udma: udma mode, 0 - 6
  757. * @isich: set if the chip is an ICH device
  758. *
  759. * Set UDMA mode for device, in host controller PCI config space.
  760. *
  761. * LOCKING:
  762. * None (inherited from caller).
  763. */
  764. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  765. {
  766. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  767. u8 master_port = ap->port_no ? 0x42 : 0x40;
  768. u16 master_data;
  769. u8 speed = adev->dma_mode;
  770. int devid = adev->devno + 2 * ap->port_no;
  771. u8 udma_enable;
  772. static const /* ISP RTC */
  773. u8 timings[][2] = { { 0, 0 },
  774. { 0, 0 },
  775. { 1, 0 },
  776. { 2, 1 },
  777. { 2, 3 }, };
  778. pci_read_config_word(dev, master_port, &master_data);
  779. pci_read_config_byte(dev, 0x48, &udma_enable);
  780. if (speed >= XFER_UDMA_0) {
  781. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  782. u16 udma_timing;
  783. u16 ideconf;
  784. int u_clock, u_speed;
  785. /*
  786. * UDMA is handled by a combination of clock switching and
  787. * selection of dividers
  788. *
  789. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  790. * except UDMA0 which is 00
  791. */
  792. u_speed = min(2 - (udma & 1), udma);
  793. if (udma == 5)
  794. u_clock = 0x1000; /* 100Mhz */
  795. else if (udma > 2)
  796. u_clock = 1; /* 66Mhz */
  797. else
  798. u_clock = 0; /* 33Mhz */
  799. udma_enable |= (1 << devid);
  800. /* Load the CT/RP selection */
  801. pci_read_config_word(dev, 0x4A, &udma_timing);
  802. udma_timing &= ~(3 << (4 * devid));
  803. udma_timing |= u_speed << (4 * devid);
  804. pci_write_config_word(dev, 0x4A, udma_timing);
  805. if (isich) {
  806. /* Select a 33/66/100Mhz clock */
  807. pci_read_config_word(dev, 0x54, &ideconf);
  808. ideconf &= ~(0x1001 << devid);
  809. ideconf |= u_clock << devid;
  810. /* For ICH or later we should set bit 10 for better
  811. performance (WR_PingPong_En) */
  812. pci_write_config_word(dev, 0x54, ideconf);
  813. }
  814. } else {
  815. /*
  816. * MWDMA is driven by the PIO timings. We must also enable
  817. * IORDY unconditionally along with TIME1. PPE has already
  818. * been set when the PIO timing was set.
  819. */
  820. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  821. unsigned int control;
  822. u8 slave_data;
  823. const unsigned int needed_pio[3] = {
  824. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  825. };
  826. int pio = needed_pio[mwdma] - XFER_PIO_0;
  827. control = 3; /* IORDY|TIME1 */
  828. /* If the drive MWDMA is faster than it can do PIO then
  829. we must force PIO into PIO0 */
  830. if (adev->pio_mode < needed_pio[mwdma])
  831. /* Enable DMA timing only */
  832. control |= 8; /* PIO cycles in PIO0 */
  833. if (adev->devno) { /* Slave */
  834. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  835. master_data |= control << 4;
  836. pci_read_config_byte(dev, 0x44, &slave_data);
  837. slave_data &= (0x0F + 0xE1 * ap->port_no);
  838. /* Load the matching timing */
  839. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  840. pci_write_config_byte(dev, 0x44, slave_data);
  841. } else { /* Master */
  842. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  843. and master timing bits */
  844. master_data |= control;
  845. master_data |=
  846. (timings[pio][0] << 12) |
  847. (timings[pio][1] << 8);
  848. }
  849. udma_enable &= ~(1 << devid);
  850. pci_write_config_word(dev, master_port, master_data);
  851. }
  852. /* Don't scribble on 0x48 if the controller does not support UDMA */
  853. if (ap->udma_mask)
  854. pci_write_config_byte(dev, 0x48, udma_enable);
  855. }
  856. /**
  857. * piix_set_dmamode - Initialize host controller PATA DMA timings
  858. * @ap: Port whose timings we are configuring
  859. * @adev: um
  860. *
  861. * Set MW/UDMA mode for device, in host controller PCI config space.
  862. *
  863. * LOCKING:
  864. * None (inherited from caller).
  865. */
  866. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  867. {
  868. do_pata_set_dmamode(ap, adev, 0);
  869. }
  870. /**
  871. * ich_set_dmamode - Initialize host controller PATA DMA timings
  872. * @ap: Port whose timings we are configuring
  873. * @adev: um
  874. *
  875. * Set MW/UDMA mode for device, in host controller PCI config space.
  876. *
  877. * LOCKING:
  878. * None (inherited from caller).
  879. */
  880. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  881. {
  882. do_pata_set_dmamode(ap, adev, 1);
  883. }
  884. #define AHCI_PCI_BAR 5
  885. #define AHCI_GLOBAL_CTL 0x04
  886. #define AHCI_ENABLE (1 << 31)
  887. static int piix_disable_ahci(struct pci_dev *pdev)
  888. {
  889. void __iomem *mmio;
  890. u32 tmp;
  891. int rc = 0;
  892. /* BUG: pci_enable_device has not yet been called. This
  893. * works because this device is usually set up by BIOS.
  894. */
  895. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  896. !pci_resource_len(pdev, AHCI_PCI_BAR))
  897. return 0;
  898. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  899. if (!mmio)
  900. return -ENOMEM;
  901. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  902. if (tmp & AHCI_ENABLE) {
  903. tmp &= ~AHCI_ENABLE;
  904. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  905. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  906. if (tmp & AHCI_ENABLE)
  907. rc = -EIO;
  908. }
  909. pci_iounmap(pdev, mmio);
  910. return rc;
  911. }
  912. /**
  913. * piix_check_450nx_errata - Check for problem 450NX setup
  914. * @ata_dev: the PCI device to check
  915. *
  916. * Check for the present of 450NX errata #19 and errata #25. If
  917. * they are found return an error code so we can turn off DMA
  918. */
  919. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  920. {
  921. struct pci_dev *pdev = NULL;
  922. u16 cfg;
  923. u8 rev;
  924. int no_piix_dma = 0;
  925. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  926. {
  927. /* Look for 450NX PXB. Check for problem configurations
  928. A PCI quirk checks bit 6 already */
  929. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  930. pci_read_config_word(pdev, 0x41, &cfg);
  931. /* Only on the original revision: IDE DMA can hang */
  932. if (rev == 0x00)
  933. no_piix_dma = 1;
  934. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  935. else if (cfg & (1<<14) && rev < 5)
  936. no_piix_dma = 2;
  937. }
  938. if (no_piix_dma)
  939. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  940. if (no_piix_dma == 2)
  941. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  942. return no_piix_dma;
  943. }
  944. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  945. struct ata_port_info *pinfo,
  946. const struct piix_map_db *map_db)
  947. {
  948. u16 pcs, new_pcs;
  949. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  950. new_pcs = pcs | map_db->port_enable;
  951. if (new_pcs != pcs) {
  952. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  953. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  954. msleep(150);
  955. }
  956. if (force_pcs == 1) {
  957. dev_printk(KERN_INFO, &pdev->dev,
  958. "force ignoring PCS (0x%x)\n", new_pcs);
  959. pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
  960. pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
  961. } else if (force_pcs == 2) {
  962. dev_printk(KERN_INFO, &pdev->dev,
  963. "force honoring PCS (0x%x)\n", new_pcs);
  964. pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
  965. pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
  966. }
  967. }
  968. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  969. struct ata_port_info *pinfo,
  970. const struct piix_map_db *map_db)
  971. {
  972. struct piix_host_priv *hpriv = pinfo[0].private_data;
  973. const unsigned int *map;
  974. int i, invalid_map = 0;
  975. u8 map_value;
  976. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  977. map = map_db->map[map_value & map_db->mask];
  978. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  979. for (i = 0; i < 4; i++) {
  980. switch (map[i]) {
  981. case RV:
  982. invalid_map = 1;
  983. printk(" XX");
  984. break;
  985. case NA:
  986. printk(" --");
  987. break;
  988. case IDE:
  989. WARN_ON((i & 1) || map[i + 1] != IDE);
  990. pinfo[i / 2] = piix_port_info[ich_pata_100];
  991. pinfo[i / 2].private_data = hpriv;
  992. i++;
  993. printk(" IDE IDE");
  994. break;
  995. default:
  996. printk(" P%d", map[i]);
  997. if (i & 1)
  998. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  999. break;
  1000. }
  1001. }
  1002. printk(" ]\n");
  1003. if (invalid_map)
  1004. dev_printk(KERN_ERR, &pdev->dev,
  1005. "invalid MAP value %u\n", map_value);
  1006. hpriv->map = map;
  1007. hpriv->map_db = map_db;
  1008. }
  1009. /**
  1010. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1011. * @pdev: PCI device to register
  1012. * @ent: Entry in piix_pci_tbl matching with @pdev
  1013. *
  1014. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1015. * and then hand over control to libata, for it to do the rest.
  1016. *
  1017. * LOCKING:
  1018. * Inherited from PCI layer (may sleep).
  1019. *
  1020. * RETURNS:
  1021. * Zero on success, or -ERRNO value.
  1022. */
  1023. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1024. {
  1025. static int printed_version;
  1026. struct ata_port_info port_info[2];
  1027. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  1028. struct piix_host_priv *hpriv;
  1029. unsigned long port_flags;
  1030. if (!printed_version++)
  1031. dev_printk(KERN_DEBUG, &pdev->dev,
  1032. "version " DRV_VERSION "\n");
  1033. /* no hotplugging support (FIXME) */
  1034. if (!in_module_init)
  1035. return -ENODEV;
  1036. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  1037. if (!hpriv)
  1038. return -ENOMEM;
  1039. port_info[0] = piix_port_info[ent->driver_data];
  1040. port_info[1] = piix_port_info[ent->driver_data];
  1041. port_info[0].private_data = hpriv;
  1042. port_info[1].private_data = hpriv;
  1043. port_flags = port_info[0].flags;
  1044. if (port_flags & PIIX_FLAG_AHCI) {
  1045. u8 tmp;
  1046. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1047. if (tmp == PIIX_AHCI_DEVICE) {
  1048. int rc = piix_disable_ahci(pdev);
  1049. if (rc)
  1050. return rc;
  1051. }
  1052. }
  1053. /* Initialize SATA map */
  1054. if (port_flags & ATA_FLAG_SATA) {
  1055. piix_init_sata_map(pdev, port_info,
  1056. piix_map_db_table[ent->driver_data]);
  1057. piix_init_pcs(pdev, port_info,
  1058. piix_map_db_table[ent->driver_data]);
  1059. }
  1060. /* On ICH5, some BIOSen disable the interrupt using the
  1061. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1062. * On ICH6, this bit has the same effect, but only when
  1063. * MSI is disabled (and it is disabled, as we don't use
  1064. * message-signalled interrupts currently).
  1065. */
  1066. if (port_flags & PIIX_FLAG_CHECKINTR)
  1067. pci_intx(pdev, 1);
  1068. if (piix_check_450nx_errata(pdev)) {
  1069. /* This writes into the master table but it does not
  1070. really matter for this errata as we will apply it to
  1071. all the PIIX devices on the board */
  1072. port_info[0].mwdma_mask = 0;
  1073. port_info[0].udma_mask = 0;
  1074. port_info[1].mwdma_mask = 0;
  1075. port_info[1].udma_mask = 0;
  1076. }
  1077. return ata_pci_init_one(pdev, ppinfo, 2);
  1078. }
  1079. static void piix_host_stop(struct ata_host *host)
  1080. {
  1081. struct piix_host_priv *hpriv = host->private_data;
  1082. ata_host_stop(host);
  1083. kfree(hpriv);
  1084. }
  1085. static int __init piix_init(void)
  1086. {
  1087. int rc;
  1088. DPRINTK("pci_register_driver\n");
  1089. rc = pci_register_driver(&piix_pci_driver);
  1090. if (rc)
  1091. return rc;
  1092. in_module_init = 0;
  1093. DPRINTK("done\n");
  1094. return 0;
  1095. }
  1096. static void __exit piix_exit(void)
  1097. {
  1098. pci_unregister_driver(&piix_pci_driver);
  1099. }
  1100. module_init(piix_init);
  1101. module_exit(piix_exit);