beacon.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "core.h"
  17. /*
  18. * This function will modify certain transmit queue properties depending on
  19. * the operating mode of the station (AP or AdHoc). Parameters are AIFS
  20. * settings and channel width min/max
  21. */
  22. static int ath_beaconq_config(struct ath_softc *sc)
  23. {
  24. struct ath_hal *ah = sc->sc_ah;
  25. struct ath9k_tx_queue_info qi;
  26. ath9k_hw_get_txq_props(ah, sc->sc_bhalq, &qi);
  27. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_AP) {
  28. /* Always burst out beacon and CAB traffic. */
  29. qi.tqi_aifs = 1;
  30. qi.tqi_cwmin = 0;
  31. qi.tqi_cwmax = 0;
  32. } else {
  33. /* Adhoc mode; important thing is to use 2x cwmin. */
  34. qi.tqi_aifs = sc->sc_beacon_qi.tqi_aifs;
  35. qi.tqi_cwmin = 2*sc->sc_beacon_qi.tqi_cwmin;
  36. qi.tqi_cwmax = sc->sc_beacon_qi.tqi_cwmax;
  37. }
  38. if (!ath9k_hw_set_txq_props(ah, sc->sc_bhalq, &qi)) {
  39. DPRINTF(sc, ATH_DBG_FATAL,
  40. "unable to update h/w beacon queue parameters\n");
  41. return 0;
  42. } else {
  43. ath9k_hw_resettxqueue(ah, sc->sc_bhalq); /* push to h/w */
  44. return 1;
  45. }
  46. }
  47. static void ath_bstuck_process(struct ath_softc *sc)
  48. {
  49. DPRINTF(sc, ATH_DBG_BEACON,
  50. "stuck beacon; resetting (bmiss count %u)\n",
  51. sc->sc_bmisscount);
  52. ath_reset(sc, false);
  53. }
  54. /*
  55. * Associates the beacon frame buffer with a transmit descriptor. Will set
  56. * up all required antenna switch parameters, rate codes, and channel flags.
  57. * Beacons are always sent out at the lowest rate, and are not retried.
  58. */
  59. static void ath_beacon_setup(struct ath_softc *sc,
  60. struct ath_vap *avp, struct ath_buf *bf)
  61. {
  62. struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
  63. struct ath_hal *ah = sc->sc_ah;
  64. struct ath_desc *ds;
  65. struct ath9k_11n_rate_series series[4];
  66. struct ath_rate_table *rt;
  67. int flags, antenna;
  68. u8 rix, rate;
  69. int ctsrate = 0;
  70. int ctsduration = 0;
  71. DPRINTF(sc, ATH_DBG_BEACON, "m %p len %u\n", skb, skb->len);
  72. /* setup descriptors */
  73. ds = bf->bf_desc;
  74. flags = ATH9K_TXDESC_NOACK;
  75. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_ADHOC &&
  76. (ah->ah_caps.hw_caps & ATH9K_HW_CAP_VEOL)) {
  77. ds->ds_link = bf->bf_daddr; /* self-linked */
  78. flags |= ATH9K_TXDESC_VEOL;
  79. /* Let hardware handle antenna switching. */
  80. antenna = 0;
  81. } else {
  82. ds->ds_link = 0;
  83. /*
  84. * Switch antenna every beacon.
  85. * Should only switch every beacon period, not for every
  86. * SWBA's
  87. * XXX assumes two antenna
  88. */
  89. antenna = ((sc->ast_be_xmit / sc->sc_nbcnvaps) & 1 ? 2 : 1);
  90. }
  91. ds->ds_data = bf->bf_buf_addr;
  92. /*
  93. * Calculate rate code.
  94. * XXX everything at min xmit rate
  95. */
  96. rix = 0;
  97. rt = sc->hw_rate_table[sc->sc_curmode];
  98. rate = rt->info[rix].ratecode;
  99. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  100. rate |= rt->info[rix].short_preamble;
  101. ath9k_hw_set11n_txdesc(ah, ds,
  102. skb->len + FCS_LEN, /* frame length */
  103. ATH9K_PKT_TYPE_BEACON, /* Atheros packet type */
  104. MAX_RATE_POWER, /* FIXME */
  105. ATH9K_TXKEYIX_INVALID, /* no encryption */
  106. ATH9K_KEY_TYPE_CLEAR, /* no encryption */
  107. flags /* no ack,
  108. veol for beacons */
  109. );
  110. /* NB: beacon's BufLen must be a multiple of 4 bytes */
  111. ath9k_hw_filltxdesc(ah, ds,
  112. roundup(skb->len, 4), /* buffer length */
  113. true, /* first segment */
  114. true, /* last segment */
  115. ds /* first descriptor */
  116. );
  117. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  118. series[0].Tries = 1;
  119. series[0].Rate = rate;
  120. series[0].ChSel = sc->sc_tx_chainmask;
  121. series[0].RateFlags = (ctsrate) ? ATH9K_RATESERIES_RTS_CTS : 0;
  122. ath9k_hw_set11n_ratescenario(ah, ds, ds, 0,
  123. ctsrate, ctsduration, series, 4, 0);
  124. }
  125. /* Generate beacon frame and queue cab data for a vap */
  126. static struct ath_buf *ath_beacon_generate(struct ath_softc *sc, int if_id)
  127. {
  128. struct ath_buf *bf;
  129. struct ath_vap *avp;
  130. struct sk_buff *skb;
  131. struct ath_txq *cabq;
  132. struct ieee80211_vif *vif;
  133. struct ieee80211_tx_info *info;
  134. int cabq_depth;
  135. vif = sc->sc_vaps[if_id];
  136. ASSERT(vif);
  137. avp = (void *)vif->drv_priv;
  138. cabq = sc->sc_cabq;
  139. if (avp->av_bcbuf == NULL) {
  140. DPRINTF(sc, ATH_DBG_BEACON, "avp=%p av_bcbuf=%p\n",
  141. avp, avp->av_bcbuf);
  142. return NULL;
  143. }
  144. bf = avp->av_bcbuf;
  145. skb = (struct sk_buff *)bf->bf_mpdu;
  146. if (skb) {
  147. pci_unmap_single(sc->pdev, bf->bf_dmacontext,
  148. skb->len,
  149. PCI_DMA_TODEVICE);
  150. }
  151. skb = ieee80211_beacon_get(sc->hw, vif);
  152. bf->bf_mpdu = skb;
  153. if (skb == NULL)
  154. return NULL;
  155. info = IEEE80211_SKB_CB(skb);
  156. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  157. /*
  158. * TODO: make sure the seq# gets assigned properly (vs. other
  159. * TX frames)
  160. */
  161. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  162. sc->seq_no += 0x10;
  163. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  164. hdr->seq_ctrl |= cpu_to_le16(sc->seq_no);
  165. }
  166. bf->bf_buf_addr = bf->bf_dmacontext =
  167. pci_map_single(sc->pdev, skb->data,
  168. skb->len,
  169. PCI_DMA_TODEVICE);
  170. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->bf_buf_addr))) {
  171. dev_kfree_skb_any(skb);
  172. bf->bf_mpdu = NULL;
  173. DPRINTF(sc, ATH_DBG_CONFIG,
  174. "pci_dma_mapping_error() on beaconing\n");
  175. return NULL;
  176. }
  177. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  178. /*
  179. * if the CABQ traffic from previous DTIM is pending and the current
  180. * beacon is also a DTIM.
  181. * 1) if there is only one vap let the cab traffic continue.
  182. * 2) if there are more than one vap and we are using staggered
  183. * beacons, then drain the cabq by dropping all the frames in
  184. * the cabq so that the current vaps cab traffic can be scheduled.
  185. */
  186. spin_lock_bh(&cabq->axq_lock);
  187. cabq_depth = cabq->axq_depth;
  188. spin_unlock_bh(&cabq->axq_lock);
  189. if (skb && cabq_depth) {
  190. /*
  191. * Unlock the cabq lock as ath_tx_draintxq acquires
  192. * the lock again which is a common function and that
  193. * acquires txq lock inside.
  194. */
  195. if (sc->sc_nvaps > 1) {
  196. ath_tx_draintxq(sc, cabq, false);
  197. DPRINTF(sc, ATH_DBG_BEACON,
  198. "flush previous cabq traffic\n");
  199. }
  200. }
  201. /* Construct tx descriptor. */
  202. ath_beacon_setup(sc, avp, bf);
  203. /*
  204. * Enable the CAB queue before the beacon queue to
  205. * insure cab frames are triggered by this beacon.
  206. */
  207. while (skb) {
  208. ath_tx_cabq(sc, skb);
  209. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  210. }
  211. return bf;
  212. }
  213. /*
  214. * Startup beacon transmission for adhoc mode when they are sent entirely
  215. * by the hardware using the self-linked descriptor + veol trick.
  216. */
  217. static void ath_beacon_start_adhoc(struct ath_softc *sc, int if_id)
  218. {
  219. struct ieee80211_vif *vif;
  220. struct ath_hal *ah = sc->sc_ah;
  221. struct ath_buf *bf;
  222. struct ath_vap *avp;
  223. struct sk_buff *skb;
  224. vif = sc->sc_vaps[if_id];
  225. ASSERT(vif);
  226. avp = (void *)vif->drv_priv;
  227. if (avp->av_bcbuf == NULL) {
  228. DPRINTF(sc, ATH_DBG_BEACON, "avp=%p av_bcbuf=%p\n",
  229. avp, avp != NULL ? avp->av_bcbuf : NULL);
  230. return;
  231. }
  232. bf = avp->av_bcbuf;
  233. skb = (struct sk_buff *) bf->bf_mpdu;
  234. /* Construct tx descriptor. */
  235. ath_beacon_setup(sc, avp, bf);
  236. /* NB: caller is known to have already stopped tx dma */
  237. ath9k_hw_puttxbuf(ah, sc->sc_bhalq, bf->bf_daddr);
  238. ath9k_hw_txstart(ah, sc->sc_bhalq);
  239. DPRINTF(sc, ATH_DBG_BEACON, "TXDP%u = %llx (%p)\n",
  240. sc->sc_bhalq, ito64(bf->bf_daddr), bf->bf_desc);
  241. }
  242. int ath_beaconq_setup(struct ath_hal *ah)
  243. {
  244. struct ath9k_tx_queue_info qi;
  245. memset(&qi, 0, sizeof(qi));
  246. qi.tqi_aifs = 1;
  247. qi.tqi_cwmin = 0;
  248. qi.tqi_cwmax = 0;
  249. /* NB: don't enable any interrupts */
  250. return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
  251. }
  252. int ath_beacon_alloc(struct ath_softc *sc, int if_id)
  253. {
  254. struct ieee80211_vif *vif;
  255. struct ath_vap *avp;
  256. struct ieee80211_hdr *hdr;
  257. struct ath_buf *bf;
  258. struct sk_buff *skb;
  259. __le64 tstamp;
  260. vif = sc->sc_vaps[if_id];
  261. ASSERT(vif);
  262. avp = (void *)vif->drv_priv;
  263. /* Allocate a beacon descriptor if we haven't done so. */
  264. if (!avp->av_bcbuf) {
  265. /* Allocate beacon state for hostap/ibss. We know
  266. * a buffer is available. */
  267. avp->av_bcbuf = list_first_entry(&sc->sc_bbuf,
  268. struct ath_buf, list);
  269. list_del(&avp->av_bcbuf->list);
  270. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_AP ||
  271. !(sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_VEOL)) {
  272. int slot;
  273. /*
  274. * Assign the vap to a beacon xmit slot. As
  275. * above, this cannot fail to find one.
  276. */
  277. avp->av_bslot = 0;
  278. for (slot = 0; slot < ATH_BCBUF; slot++)
  279. if (sc->sc_bslot[slot] == ATH_IF_ID_ANY) {
  280. /*
  281. * XXX hack, space out slots to better
  282. * deal with misses
  283. */
  284. if (slot+1 < ATH_BCBUF &&
  285. sc->sc_bslot[slot+1] ==
  286. ATH_IF_ID_ANY) {
  287. avp->av_bslot = slot+1;
  288. break;
  289. }
  290. avp->av_bslot = slot;
  291. /* NB: keep looking for a double slot */
  292. }
  293. BUG_ON(sc->sc_bslot[avp->av_bslot] != ATH_IF_ID_ANY);
  294. sc->sc_bslot[avp->av_bslot] = if_id;
  295. sc->sc_nbcnvaps++;
  296. }
  297. }
  298. /* release the previous beacon frame , if it already exists. */
  299. bf = avp->av_bcbuf;
  300. if (bf->bf_mpdu != NULL) {
  301. skb = (struct sk_buff *)bf->bf_mpdu;
  302. pci_unmap_single(sc->pdev, bf->bf_dmacontext,
  303. skb->len,
  304. PCI_DMA_TODEVICE);
  305. dev_kfree_skb_any(skb);
  306. bf->bf_mpdu = NULL;
  307. }
  308. /*
  309. * NB: the beacon data buffer must be 32-bit aligned.
  310. * FIXME: Fill avp->av_btxctl.txpower and
  311. * avp->av_btxctl.shortPreamble
  312. */
  313. skb = ieee80211_beacon_get(sc->hw, vif);
  314. if (skb == NULL) {
  315. DPRINTF(sc, ATH_DBG_BEACON, "cannot get skb\n");
  316. return -ENOMEM;
  317. }
  318. tstamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  319. sc->bc_tstamp = le64_to_cpu(tstamp);
  320. /*
  321. * Calculate a TSF adjustment factor required for
  322. * staggered beacons. Note that we assume the format
  323. * of the beacon frame leaves the tstamp field immediately
  324. * following the header.
  325. */
  326. if (avp->av_bslot > 0) {
  327. u64 tsfadjust;
  328. __le64 val;
  329. int intval;
  330. intval = sc->hw->conf.beacon_int ?
  331. sc->hw->conf.beacon_int : ATH_DEFAULT_BINTVAL;
  332. /*
  333. * The beacon interval is in TU's; the TSF in usecs.
  334. * We figure out how many TU's to add to align the
  335. * timestamp then convert to TSF units and handle
  336. * byte swapping before writing it in the frame.
  337. * The hardware will then add this each time a beacon
  338. * frame is sent. Note that we align vap's 1..N
  339. * and leave vap 0 untouched. This means vap 0
  340. * has a timestamp in one beacon interval while the
  341. * others get a timestamp aligned to the next interval.
  342. */
  343. tsfadjust = (intval * (ATH_BCBUF - avp->av_bslot)) / ATH_BCBUF;
  344. val = cpu_to_le64(tsfadjust << 10); /* TU->TSF */
  345. DPRINTF(sc, ATH_DBG_BEACON,
  346. "stagger beacons, bslot %d intval %u tsfadjust %llu\n",
  347. avp->av_bslot, intval, (unsigned long long)tsfadjust);
  348. hdr = (struct ieee80211_hdr *)skb->data;
  349. memcpy(&hdr[1], &val, sizeof(val));
  350. }
  351. bf->bf_mpdu = skb;
  352. bf->bf_buf_addr = bf->bf_dmacontext =
  353. pci_map_single(sc->pdev, skb->data,
  354. skb->len,
  355. PCI_DMA_TODEVICE);
  356. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->bf_buf_addr))) {
  357. dev_kfree_skb_any(skb);
  358. bf->bf_mpdu = NULL;
  359. DPRINTF(sc, ATH_DBG_CONFIG,
  360. "pci_dma_mapping_error() on beacon alloc\n");
  361. return -ENOMEM;
  362. }
  363. return 0;
  364. }
  365. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp)
  366. {
  367. if (avp->av_bcbuf != NULL) {
  368. struct ath_buf *bf;
  369. if (avp->av_bslot != -1) {
  370. sc->sc_bslot[avp->av_bslot] = ATH_IF_ID_ANY;
  371. sc->sc_nbcnvaps--;
  372. }
  373. bf = avp->av_bcbuf;
  374. if (bf->bf_mpdu != NULL) {
  375. struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
  376. pci_unmap_single(sc->pdev, bf->bf_dmacontext,
  377. skb->len,
  378. PCI_DMA_TODEVICE);
  379. dev_kfree_skb_any(skb);
  380. bf->bf_mpdu = NULL;
  381. }
  382. list_add_tail(&bf->list, &sc->sc_bbuf);
  383. avp->av_bcbuf = NULL;
  384. }
  385. }
  386. void ath9k_beacon_tasklet(unsigned long data)
  387. {
  388. struct ath_softc *sc = (struct ath_softc *)data;
  389. struct ath_hal *ah = sc->sc_ah;
  390. struct ath_buf *bf = NULL;
  391. int slot, if_id;
  392. u32 bfaddr;
  393. u32 rx_clear = 0, rx_frame = 0, tx_frame = 0;
  394. u32 show_cycles = 0;
  395. u32 bc = 0; /* beacon count */
  396. u64 tsf;
  397. u32 tsftu;
  398. u16 intval;
  399. if (sc->sc_flags & SC_OP_NO_RESET) {
  400. show_cycles = ath9k_hw_GetMibCycleCountsPct(ah,
  401. &rx_clear, &rx_frame, &tx_frame);
  402. }
  403. /*
  404. * Check if the previous beacon has gone out. If
  405. * not don't try to post another, skip this period
  406. * and wait for the next. Missed beacons indicate
  407. * a problem and should not occur. If we miss too
  408. * many consecutive beacons reset the device.
  409. *
  410. * FIXME: Clean up this mess !!
  411. */
  412. if (ath9k_hw_numtxpending(ah, sc->sc_bhalq) != 0) {
  413. sc->sc_bmisscount++;
  414. /* XXX: doth needs the chanchange IE countdown decremented.
  415. * We should consider adding a mac80211 call to indicate
  416. * a beacon miss so appropriate action could be taken
  417. * (in that layer).
  418. */
  419. if (sc->sc_bmisscount < BSTUCK_THRESH) {
  420. if (sc->sc_flags & SC_OP_NO_RESET) {
  421. DPRINTF(sc, ATH_DBG_BEACON,
  422. "missed %u consecutive beacons\n",
  423. sc->sc_bmisscount);
  424. if (show_cycles) {
  425. /*
  426. * Display cycle counter stats from HW
  427. * to aide in debug of stickiness.
  428. */
  429. DPRINTF(sc, ATH_DBG_BEACON,
  430. "busy times: rx_clear=%d, "
  431. "rx_frame=%d, tx_frame=%d\n",
  432. rx_clear, rx_frame,
  433. tx_frame);
  434. } else {
  435. DPRINTF(sc, ATH_DBG_BEACON,
  436. "unable to obtain "
  437. "busy times\n");
  438. }
  439. } else {
  440. DPRINTF(sc, ATH_DBG_BEACON,
  441. "missed %u consecutive beacons\n",
  442. sc->sc_bmisscount);
  443. }
  444. } else if (sc->sc_bmisscount >= BSTUCK_THRESH) {
  445. if (sc->sc_flags & SC_OP_NO_RESET) {
  446. if (sc->sc_bmisscount == BSTUCK_THRESH) {
  447. DPRINTF(sc, ATH_DBG_BEACON,
  448. "beacon is officially "
  449. "stuck\n");
  450. }
  451. } else {
  452. DPRINTF(sc, ATH_DBG_BEACON,
  453. "beacon is officially stuck\n");
  454. ath_bstuck_process(sc);
  455. }
  456. }
  457. return;
  458. }
  459. if (sc->sc_bmisscount != 0) {
  460. if (sc->sc_flags & SC_OP_NO_RESET) {
  461. DPRINTF(sc, ATH_DBG_BEACON,
  462. "resume beacon xmit after %u misses\n",
  463. sc->sc_bmisscount);
  464. } else {
  465. DPRINTF(sc, ATH_DBG_BEACON,
  466. "resume beacon xmit after %u misses\n",
  467. sc->sc_bmisscount);
  468. }
  469. sc->sc_bmisscount = 0;
  470. }
  471. /*
  472. * Generate beacon frames. we are sending frames
  473. * staggered so calculate the slot for this frame based
  474. * on the tsf to safeguard against missing an swba.
  475. */
  476. intval = sc->hw->conf.beacon_int ?
  477. sc->hw->conf.beacon_int : ATH_DEFAULT_BINTVAL;
  478. tsf = ath9k_hw_gettsf64(ah);
  479. tsftu = TSF_TO_TU(tsf>>32, tsf);
  480. slot = ((tsftu % intval) * ATH_BCBUF) / intval;
  481. if_id = sc->sc_bslot[(slot + 1) % ATH_BCBUF];
  482. DPRINTF(sc, ATH_DBG_BEACON,
  483. "slot %d [tsf %llu tsftu %u intval %u] if_id %d\n",
  484. slot, (unsigned long long)tsf, tsftu,
  485. intval, if_id);
  486. bfaddr = 0;
  487. if (if_id != ATH_IF_ID_ANY) {
  488. bf = ath_beacon_generate(sc, if_id);
  489. if (bf != NULL) {
  490. bfaddr = bf->bf_daddr;
  491. bc = 1;
  492. }
  493. }
  494. /*
  495. * Handle slot time change when a non-ERP station joins/leaves
  496. * an 11g network. The 802.11 layer notifies us via callback,
  497. * we mark updateslot, then wait one beacon before effecting
  498. * the change. This gives associated stations at least one
  499. * beacon interval to note the state change.
  500. *
  501. * NB: The slot time change state machine is clocked according
  502. * to whether we are bursting or staggering beacons. We
  503. * recognize the request to update and record the current
  504. * slot then don't transition until that slot is reached
  505. * again. If we miss a beacon for that slot then we'll be
  506. * slow to transition but we'll be sure at least one beacon
  507. * interval has passed. When bursting slot is always left
  508. * set to ATH_BCBUF so this check is a noop.
  509. */
  510. /* XXX locking */
  511. if (sc->sc_updateslot == UPDATE) {
  512. sc->sc_updateslot = COMMIT; /* commit next beacon */
  513. sc->sc_slotupdate = slot;
  514. } else if (sc->sc_updateslot == COMMIT && sc->sc_slotupdate == slot) {
  515. ath9k_hw_setslottime(sc->sc_ah, sc->sc_slottime);
  516. sc->sc_updateslot = OK;
  517. }
  518. if (bfaddr != 0) {
  519. /*
  520. * Stop any current dma and put the new frame(s) on the queue.
  521. * This should never fail since we check above that no frames
  522. * are still pending on the queue.
  523. */
  524. if (!ath9k_hw_stoptxdma(ah, sc->sc_bhalq)) {
  525. DPRINTF(sc, ATH_DBG_FATAL,
  526. "beacon queue %u did not stop?\n", sc->sc_bhalq);
  527. /* NB: the HAL still stops DMA, so proceed */
  528. }
  529. /* NB: cabq traffic should already be queued and primed */
  530. ath9k_hw_puttxbuf(ah, sc->sc_bhalq, bfaddr);
  531. ath9k_hw_txstart(ah, sc->sc_bhalq);
  532. sc->ast_be_xmit += bc; /* XXX per-vap? */
  533. }
  534. }
  535. /*
  536. * Configure the beacon and sleep timers.
  537. *
  538. * When operating as an AP this resets the TSF and sets
  539. * up the hardware to notify us when we need to issue beacons.
  540. *
  541. * When operating in station mode this sets up the beacon
  542. * timers according to the timestamp of the last received
  543. * beacon and the current TSF, configures PCF and DTIM
  544. * handling, programs the sleep registers so the hardware
  545. * will wakeup in time to receive beacons, and configures
  546. * the beacon miss handling so we'll receive a BMISS
  547. * interrupt when we stop seeing beacons from the AP
  548. * we've associated with.
  549. */
  550. void ath_beacon_config(struct ath_softc *sc, int if_id)
  551. {
  552. struct ieee80211_vif *vif;
  553. struct ath_hal *ah = sc->sc_ah;
  554. struct ath_beacon_config conf;
  555. struct ath_vap *avp;
  556. enum nl80211_iftype opmode;
  557. u32 nexttbtt, intval;
  558. if (if_id != ATH_IF_ID_ANY) {
  559. vif = sc->sc_vaps[if_id];
  560. ASSERT(vif);
  561. avp = (void *)vif->drv_priv;
  562. opmode = avp->av_opmode;
  563. } else {
  564. opmode = sc->sc_ah->ah_opmode;
  565. }
  566. memset(&conf, 0, sizeof(struct ath_beacon_config));
  567. conf.beacon_interval = sc->hw->conf.beacon_int ?
  568. sc->hw->conf.beacon_int : ATH_DEFAULT_BINTVAL;
  569. conf.listen_interval = 1;
  570. conf.dtim_period = conf.beacon_interval;
  571. conf.dtim_count = 1;
  572. conf.bmiss_timeout = ATH_DEFAULT_BMISS_LIMIT * conf.beacon_interval;
  573. /* extract tstamp from last beacon and convert to TU */
  574. nexttbtt = TSF_TO_TU(sc->bc_tstamp >> 32, sc->bc_tstamp);
  575. /* XXX conditionalize multi-bss support? */
  576. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_AP) {
  577. /*
  578. * For multi-bss ap support beacons are either staggered
  579. * evenly over N slots or burst together. For the former
  580. * arrange for the SWBA to be delivered for each slot.
  581. * Slots that are not occupied will generate nothing.
  582. */
  583. /* NB: the beacon interval is kept internally in TU's */
  584. intval = conf.beacon_interval & ATH9K_BEACON_PERIOD;
  585. intval /= ATH_BCBUF; /* for staggered beacons */
  586. } else {
  587. intval = conf.beacon_interval & ATH9K_BEACON_PERIOD;
  588. }
  589. if (nexttbtt == 0) /* e.g. for ap mode */
  590. nexttbtt = intval;
  591. else if (intval) /* NB: can be 0 for monitor mode */
  592. nexttbtt = roundup(nexttbtt, intval);
  593. DPRINTF(sc, ATH_DBG_BEACON, "nexttbtt %u intval %u (%u)\n",
  594. nexttbtt, intval, conf.beacon_interval);
  595. /* Check for NL80211_IFTYPE_AP and sc_nostabeacons for WDS client */
  596. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_STATION) {
  597. struct ath9k_beacon_state bs;
  598. u64 tsf;
  599. u32 tsftu;
  600. int dtimperiod, dtimcount, sleepduration;
  601. int cfpperiod, cfpcount;
  602. /*
  603. * Setup dtim and cfp parameters according to
  604. * last beacon we received (which may be none).
  605. */
  606. dtimperiod = conf.dtim_period;
  607. if (dtimperiod <= 0) /* NB: 0 if not known */
  608. dtimperiod = 1;
  609. dtimcount = conf.dtim_count;
  610. if (dtimcount >= dtimperiod) /* NB: sanity check */
  611. dtimcount = 0;
  612. cfpperiod = 1; /* NB: no PCF support yet */
  613. cfpcount = 0;
  614. sleepduration = conf.listen_interval * intval;
  615. if (sleepduration <= 0)
  616. sleepduration = intval;
  617. #define FUDGE 2
  618. /*
  619. * Pull nexttbtt forward to reflect the current
  620. * TSF and calculate dtim+cfp state for the result.
  621. */
  622. tsf = ath9k_hw_gettsf64(ah);
  623. tsftu = TSF_TO_TU(tsf>>32, tsf) + FUDGE;
  624. do {
  625. nexttbtt += intval;
  626. if (--dtimcount < 0) {
  627. dtimcount = dtimperiod - 1;
  628. if (--cfpcount < 0)
  629. cfpcount = cfpperiod - 1;
  630. }
  631. } while (nexttbtt < tsftu);
  632. #undef FUDGE
  633. memset(&bs, 0, sizeof(bs));
  634. bs.bs_intval = intval;
  635. bs.bs_nexttbtt = nexttbtt;
  636. bs.bs_dtimperiod = dtimperiod*intval;
  637. bs.bs_nextdtim = bs.bs_nexttbtt + dtimcount*intval;
  638. bs.bs_cfpperiod = cfpperiod*bs.bs_dtimperiod;
  639. bs.bs_cfpnext = bs.bs_nextdtim + cfpcount*bs.bs_dtimperiod;
  640. bs.bs_cfpmaxduration = 0;
  641. /*
  642. * Calculate the number of consecutive beacons to miss
  643. * before taking a BMISS interrupt. The configuration
  644. * is specified in TU so we only need calculate based
  645. * on the beacon interval. Note that we clamp the
  646. * result to at most 15 beacons.
  647. */
  648. if (sleepduration > intval) {
  649. bs.bs_bmissthreshold = conf.listen_interval *
  650. ATH_DEFAULT_BMISS_LIMIT / 2;
  651. } else {
  652. bs.bs_bmissthreshold =
  653. DIV_ROUND_UP(conf.bmiss_timeout, intval);
  654. if (bs.bs_bmissthreshold > 15)
  655. bs.bs_bmissthreshold = 15;
  656. else if (bs.bs_bmissthreshold <= 0)
  657. bs.bs_bmissthreshold = 1;
  658. }
  659. /*
  660. * Calculate sleep duration. The configuration is
  661. * given in ms. We insure a multiple of the beacon
  662. * period is used. Also, if the sleep duration is
  663. * greater than the DTIM period then it makes senses
  664. * to make it a multiple of that.
  665. *
  666. * XXX fixed at 100ms
  667. */
  668. bs.bs_sleepduration = roundup(IEEE80211_MS_TO_TU(100),
  669. sleepduration);
  670. if (bs.bs_sleepduration > bs.bs_dtimperiod)
  671. bs.bs_sleepduration = bs.bs_dtimperiod;
  672. DPRINTF(sc, ATH_DBG_BEACON,
  673. "tsf %llu "
  674. "tsf:tu %u "
  675. "intval %u "
  676. "nexttbtt %u "
  677. "dtim %u "
  678. "nextdtim %u "
  679. "bmiss %u "
  680. "sleep %u "
  681. "cfp:period %u "
  682. "maxdur %u "
  683. "next %u "
  684. "timoffset %u\n",
  685. (unsigned long long)tsf, tsftu,
  686. bs.bs_intval,
  687. bs.bs_nexttbtt,
  688. bs.bs_dtimperiod,
  689. bs.bs_nextdtim,
  690. bs.bs_bmissthreshold,
  691. bs.bs_sleepduration,
  692. bs.bs_cfpperiod,
  693. bs.bs_cfpmaxduration,
  694. bs.bs_cfpnext,
  695. bs.bs_timoffset
  696. );
  697. ath9k_hw_set_interrupts(ah, 0);
  698. ath9k_hw_set_sta_beacon_timers(ah, &bs);
  699. sc->sc_imask |= ATH9K_INT_BMISS;
  700. ath9k_hw_set_interrupts(ah, sc->sc_imask);
  701. } else {
  702. u64 tsf;
  703. u32 tsftu;
  704. ath9k_hw_set_interrupts(ah, 0);
  705. if (nexttbtt == intval)
  706. intval |= ATH9K_BEACON_RESET_TSF;
  707. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_ADHOC) {
  708. /*
  709. * Pull nexttbtt forward to reflect the current
  710. * TSF
  711. */
  712. #define FUDGE 2
  713. if (!(intval & ATH9K_BEACON_RESET_TSF)) {
  714. tsf = ath9k_hw_gettsf64(ah);
  715. tsftu = TSF_TO_TU((u32)(tsf>>32),
  716. (u32)tsf) + FUDGE;
  717. do {
  718. nexttbtt += intval;
  719. } while (nexttbtt < tsftu);
  720. }
  721. #undef FUDGE
  722. DPRINTF(sc, ATH_DBG_BEACON,
  723. "IBSS nexttbtt %u intval %u (%u)\n",
  724. nexttbtt,
  725. intval & ~ATH9K_BEACON_RESET_TSF,
  726. conf.beacon_interval);
  727. /*
  728. * In IBSS mode enable the beacon timers but only
  729. * enable SWBA interrupts if we need to manually
  730. * prepare beacon frames. Otherwise we use a
  731. * self-linked tx descriptor and let the hardware
  732. * deal with things.
  733. */
  734. intval |= ATH9K_BEACON_ENA;
  735. if (!(ah->ah_caps.hw_caps & ATH9K_HW_CAP_VEOL))
  736. sc->sc_imask |= ATH9K_INT_SWBA;
  737. ath_beaconq_config(sc);
  738. } else if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_AP) {
  739. /*
  740. * In AP mode we enable the beacon timers and
  741. * SWBA interrupts to prepare beacon frames.
  742. */
  743. intval |= ATH9K_BEACON_ENA;
  744. sc->sc_imask |= ATH9K_INT_SWBA; /* beacon prepare */
  745. ath_beaconq_config(sc);
  746. }
  747. ath9k_hw_beaconinit(ah, nexttbtt, intval);
  748. sc->sc_bmisscount = 0;
  749. ath9k_hw_set_interrupts(ah, sc->sc_imask);
  750. /*
  751. * When using a self-linked beacon descriptor in
  752. * ibss mode load it once here.
  753. */
  754. if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_ADHOC &&
  755. (ah->ah_caps.hw_caps & ATH9K_HW_CAP_VEOL))
  756. ath_beacon_start_adhoc(sc, 0);
  757. }
  758. }
  759. void ath_beacon_sync(struct ath_softc *sc, int if_id)
  760. {
  761. /*
  762. * Resync beacon timers using the tsf of the
  763. * beacon frame we just received.
  764. */
  765. ath_beacon_config(sc, if_id);
  766. sc->sc_flags |= SC_OP_BEACONS;
  767. }