atombios_crtc.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. };
  362. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  363. int enable,
  364. int pll_id,
  365. struct radeon_atom_ss *ss)
  366. {
  367. struct drm_device *dev = crtc->dev;
  368. struct radeon_device *rdev = dev->dev_private;
  369. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  370. union atom_enable_ss args;
  371. memset(&args, 0, sizeof(args));
  372. if (ASIC_IS_DCE4(rdev)) {
  373. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  374. args.v2.ucSpreadSpectrumType = ss->type;
  375. switch (pll_id) {
  376. case ATOM_PPLL1:
  377. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  378. args.v2.usSpreadSpectrumAmount = ss->amount;
  379. args.v2.usSpreadSpectrumStep = ss->step;
  380. break;
  381. case ATOM_PPLL2:
  382. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  383. args.v2.usSpreadSpectrumAmount = ss->amount;
  384. args.v2.usSpreadSpectrumStep = ss->step;
  385. break;
  386. case ATOM_DCPLL:
  387. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  388. args.v2.usSpreadSpectrumAmount = 0;
  389. args.v2.usSpreadSpectrumStep = 0;
  390. break;
  391. case ATOM_PPLL_INVALID:
  392. return;
  393. }
  394. args.v2.ucEnable = enable;
  395. } else if (ASIC_IS_DCE3(rdev)) {
  396. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  397. args.v1.ucSpreadSpectrumType = ss->type;
  398. args.v1.ucSpreadSpectrumStep = ss->step;
  399. args.v1.ucSpreadSpectrumDelay = ss->delay;
  400. args.v1.ucSpreadSpectrumRange = ss->range;
  401. args.v1.ucPpll = pll_id;
  402. args.v1.ucEnable = enable;
  403. } else if (ASIC_IS_AVIVO(rdev)) {
  404. if (enable == ATOM_DISABLE) {
  405. atombios_disable_ss(crtc);
  406. return;
  407. }
  408. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  409. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  410. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  411. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  412. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  413. args.lvds_ss_2.ucEnable = enable;
  414. } else {
  415. if (enable == ATOM_DISABLE) {
  416. atombios_disable_ss(crtc);
  417. return;
  418. }
  419. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  420. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  421. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  422. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  423. args.lvds_ss.ucEnable = enable;
  424. }
  425. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  426. }
  427. union adjust_pixel_clock {
  428. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  429. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  430. };
  431. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  432. struct drm_display_mode *mode,
  433. struct radeon_pll *pll,
  434. bool ss_enabled,
  435. struct radeon_atom_ss *ss)
  436. {
  437. struct drm_device *dev = crtc->dev;
  438. struct radeon_device *rdev = dev->dev_private;
  439. struct drm_encoder *encoder = NULL;
  440. struct radeon_encoder *radeon_encoder = NULL;
  441. u32 adjusted_clock = mode->clock;
  442. int encoder_mode = 0;
  443. u32 dp_clock = mode->clock;
  444. int bpc = 8;
  445. /* reset the pll flags */
  446. pll->flags = 0;
  447. if (ASIC_IS_AVIVO(rdev)) {
  448. if ((rdev->family == CHIP_RS600) ||
  449. (rdev->family == CHIP_RS690) ||
  450. (rdev->family == CHIP_RS740))
  451. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  452. RADEON_PLL_PREFER_CLOSEST_LOWER);
  453. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  454. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  455. else
  456. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  457. } else {
  458. pll->flags |= RADEON_PLL_LEGACY;
  459. if (mode->clock > 200000) /* range limits??? */
  460. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  461. else
  462. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  463. }
  464. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  465. if (encoder->crtc == crtc) {
  466. radeon_encoder = to_radeon_encoder(encoder);
  467. encoder_mode = atombios_get_encoder_mode(encoder);
  468. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  469. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  470. if (connector) {
  471. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  472. struct radeon_connector_atom_dig *dig_connector =
  473. radeon_connector->con_priv;
  474. dp_clock = dig_connector->dp_clock;
  475. }
  476. }
  477. #if 0 /* doesn't work properly on some laptops */
  478. /* use recommended ref_div for ss */
  479. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  480. if (ss_enabled) {
  481. if (ss->refdiv) {
  482. pll->flags |= RADEON_PLL_USE_REF_DIV;
  483. pll->reference_div = ss->refdiv;
  484. }
  485. }
  486. }
  487. #endif
  488. if (ASIC_IS_AVIVO(rdev)) {
  489. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  490. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  491. adjusted_clock = mode->clock * 2;
  492. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  493. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  494. } else {
  495. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  496. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  497. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  498. pll->flags |= RADEON_PLL_USE_REF_DIV;
  499. }
  500. break;
  501. }
  502. }
  503. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  504. * accordingly based on the encoder/transmitter to work around
  505. * special hw requirements.
  506. */
  507. if (ASIC_IS_DCE3(rdev)) {
  508. union adjust_pixel_clock args;
  509. u8 frev, crev;
  510. int index;
  511. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  512. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  513. &crev))
  514. return adjusted_clock;
  515. memset(&args, 0, sizeof(args));
  516. switch (frev) {
  517. case 1:
  518. switch (crev) {
  519. case 1:
  520. case 2:
  521. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  522. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  523. args.v1.ucEncodeMode = encoder_mode;
  524. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  525. if (ss_enabled)
  526. args.v1.ucConfig |=
  527. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  528. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  529. args.v1.ucConfig |=
  530. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  531. }
  532. atom_execute_table(rdev->mode_info.atom_context,
  533. index, (uint32_t *)&args);
  534. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  535. break;
  536. case 3:
  537. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  538. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  539. args.v3.sInput.ucEncodeMode = encoder_mode;
  540. args.v3.sInput.ucDispPllConfig = 0;
  541. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  542. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  543. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  544. if (ss_enabled)
  545. args.v3.sInput.ucDispPllConfig |=
  546. DISPPLL_CONFIG_SS_ENABLE;
  547. args.v3.sInput.ucDispPllConfig |=
  548. DISPPLL_CONFIG_COHERENT_MODE;
  549. /* 16200 or 27000 */
  550. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  551. } else {
  552. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  553. /* deep color support */
  554. args.v3.sInput.usPixelClock =
  555. cpu_to_le16((mode->clock * bpc / 8) / 10);
  556. }
  557. if (dig->coherent_mode)
  558. args.v3.sInput.ucDispPllConfig |=
  559. DISPPLL_CONFIG_COHERENT_MODE;
  560. if (mode->clock > 165000)
  561. args.v3.sInput.ucDispPllConfig |=
  562. DISPPLL_CONFIG_DUAL_LINK;
  563. }
  564. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  565. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  566. if (ss_enabled)
  567. args.v3.sInput.ucDispPllConfig |=
  568. DISPPLL_CONFIG_SS_ENABLE;
  569. args.v3.sInput.ucDispPllConfig |=
  570. DISPPLL_CONFIG_COHERENT_MODE;
  571. /* 16200 or 27000 */
  572. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  573. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  574. if (ss_enabled)
  575. args.v3.sInput.ucDispPllConfig |=
  576. DISPPLL_CONFIG_SS_ENABLE;
  577. } else {
  578. if (mode->clock > 165000)
  579. args.v3.sInput.ucDispPllConfig |=
  580. DISPPLL_CONFIG_DUAL_LINK;
  581. }
  582. }
  583. atom_execute_table(rdev->mode_info.atom_context,
  584. index, (uint32_t *)&args);
  585. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  586. if (args.v3.sOutput.ucRefDiv) {
  587. pll->flags |= RADEON_PLL_USE_REF_DIV;
  588. pll->reference_div = args.v3.sOutput.ucRefDiv;
  589. }
  590. if (args.v3.sOutput.ucPostDiv) {
  591. pll->flags |= RADEON_PLL_USE_POST_DIV;
  592. pll->post_div = args.v3.sOutput.ucPostDiv;
  593. }
  594. break;
  595. default:
  596. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  597. return adjusted_clock;
  598. }
  599. break;
  600. default:
  601. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  602. return adjusted_clock;
  603. }
  604. }
  605. return adjusted_clock;
  606. }
  607. union set_pixel_clock {
  608. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  609. PIXEL_CLOCK_PARAMETERS v1;
  610. PIXEL_CLOCK_PARAMETERS_V2 v2;
  611. PIXEL_CLOCK_PARAMETERS_V3 v3;
  612. PIXEL_CLOCK_PARAMETERS_V5 v5;
  613. PIXEL_CLOCK_PARAMETERS_V6 v6;
  614. };
  615. /* on DCE5, make sure the voltage is high enough to support the
  616. * required disp clk.
  617. */
  618. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  619. u32 dispclk)
  620. {
  621. struct drm_device *dev = crtc->dev;
  622. struct radeon_device *rdev = dev->dev_private;
  623. u8 frev, crev;
  624. int index;
  625. union set_pixel_clock args;
  626. memset(&args, 0, sizeof(args));
  627. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  628. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  629. &crev))
  630. return;
  631. switch (frev) {
  632. case 1:
  633. switch (crev) {
  634. case 5:
  635. /* if the default dcpll clock is specified,
  636. * SetPixelClock provides the dividers
  637. */
  638. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  639. args.v5.usPixelClock = dispclk;
  640. args.v5.ucPpll = ATOM_DCPLL;
  641. break;
  642. case 6:
  643. /* if the default dcpll clock is specified,
  644. * SetPixelClock provides the dividers
  645. */
  646. args.v6.ulDispEngClkFreq = dispclk;
  647. args.v6.ucPpll = ATOM_DCPLL;
  648. break;
  649. default:
  650. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  651. return;
  652. }
  653. break;
  654. default:
  655. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  656. return;
  657. }
  658. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  659. }
  660. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  661. int crtc_id,
  662. int pll_id,
  663. u32 encoder_mode,
  664. u32 encoder_id,
  665. u32 clock,
  666. u32 ref_div,
  667. u32 fb_div,
  668. u32 frac_fb_div,
  669. u32 post_div)
  670. {
  671. struct drm_device *dev = crtc->dev;
  672. struct radeon_device *rdev = dev->dev_private;
  673. u8 frev, crev;
  674. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  675. union set_pixel_clock args;
  676. memset(&args, 0, sizeof(args));
  677. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  678. &crev))
  679. return;
  680. switch (frev) {
  681. case 1:
  682. switch (crev) {
  683. case 1:
  684. if (clock == ATOM_DISABLE)
  685. return;
  686. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  687. args.v1.usRefDiv = cpu_to_le16(ref_div);
  688. args.v1.usFbDiv = cpu_to_le16(fb_div);
  689. args.v1.ucFracFbDiv = frac_fb_div;
  690. args.v1.ucPostDiv = post_div;
  691. args.v1.ucPpll = pll_id;
  692. args.v1.ucCRTC = crtc_id;
  693. args.v1.ucRefDivSrc = 1;
  694. break;
  695. case 2:
  696. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  697. args.v2.usRefDiv = cpu_to_le16(ref_div);
  698. args.v2.usFbDiv = cpu_to_le16(fb_div);
  699. args.v2.ucFracFbDiv = frac_fb_div;
  700. args.v2.ucPostDiv = post_div;
  701. args.v2.ucPpll = pll_id;
  702. args.v2.ucCRTC = crtc_id;
  703. args.v2.ucRefDivSrc = 1;
  704. break;
  705. case 3:
  706. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  707. args.v3.usRefDiv = cpu_to_le16(ref_div);
  708. args.v3.usFbDiv = cpu_to_le16(fb_div);
  709. args.v3.ucFracFbDiv = frac_fb_div;
  710. args.v3.ucPostDiv = post_div;
  711. args.v3.ucPpll = pll_id;
  712. args.v3.ucMiscInfo = (pll_id << 2);
  713. args.v3.ucTransmitterId = encoder_id;
  714. args.v3.ucEncoderMode = encoder_mode;
  715. break;
  716. case 5:
  717. args.v5.ucCRTC = crtc_id;
  718. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  719. args.v5.ucRefDiv = ref_div;
  720. args.v5.usFbDiv = cpu_to_le16(fb_div);
  721. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  722. args.v5.ucPostDiv = post_div;
  723. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  724. args.v5.ucTransmitterID = encoder_id;
  725. args.v5.ucEncoderMode = encoder_mode;
  726. args.v5.ucPpll = pll_id;
  727. break;
  728. case 6:
  729. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  730. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  731. args.v6.ucRefDiv = ref_div;
  732. args.v6.usFbDiv = cpu_to_le16(fb_div);
  733. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  734. args.v6.ucPostDiv = post_div;
  735. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  736. args.v6.ucTransmitterID = encoder_id;
  737. args.v6.ucEncoderMode = encoder_mode;
  738. args.v6.ucPpll = pll_id;
  739. break;
  740. default:
  741. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  742. return;
  743. }
  744. break;
  745. default:
  746. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  747. return;
  748. }
  749. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  750. }
  751. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  752. {
  753. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  754. struct drm_device *dev = crtc->dev;
  755. struct radeon_device *rdev = dev->dev_private;
  756. struct drm_encoder *encoder = NULL;
  757. struct radeon_encoder *radeon_encoder = NULL;
  758. u32 pll_clock = mode->clock;
  759. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  760. struct radeon_pll *pll;
  761. u32 adjusted_clock;
  762. int encoder_mode = 0;
  763. struct radeon_atom_ss ss;
  764. bool ss_enabled = false;
  765. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  766. if (encoder->crtc == crtc) {
  767. radeon_encoder = to_radeon_encoder(encoder);
  768. encoder_mode = atombios_get_encoder_mode(encoder);
  769. break;
  770. }
  771. }
  772. if (!radeon_encoder)
  773. return;
  774. switch (radeon_crtc->pll_id) {
  775. case ATOM_PPLL1:
  776. pll = &rdev->clock.p1pll;
  777. break;
  778. case ATOM_PPLL2:
  779. pll = &rdev->clock.p2pll;
  780. break;
  781. case ATOM_DCPLL:
  782. case ATOM_PPLL_INVALID:
  783. default:
  784. pll = &rdev->clock.dcpll;
  785. break;
  786. }
  787. if (radeon_encoder->active_device &
  788. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  789. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  790. struct drm_connector *connector =
  791. radeon_get_connector_for_encoder(encoder);
  792. struct radeon_connector *radeon_connector =
  793. to_radeon_connector(connector);
  794. struct radeon_connector_atom_dig *dig_connector =
  795. radeon_connector->con_priv;
  796. int dp_clock;
  797. switch (encoder_mode) {
  798. case ATOM_ENCODER_MODE_DP:
  799. /* DP/eDP */
  800. dp_clock = dig_connector->dp_clock / 10;
  801. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  802. if (ASIC_IS_DCE4(rdev))
  803. ss_enabled =
  804. radeon_atombios_get_asic_ss_info(rdev, &ss,
  805. dig->lcd_ss_id,
  806. dp_clock);
  807. else
  808. ss_enabled =
  809. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  810. dig->lcd_ss_id);
  811. } else {
  812. if (ASIC_IS_DCE4(rdev))
  813. ss_enabled =
  814. radeon_atombios_get_asic_ss_info(rdev, &ss,
  815. ASIC_INTERNAL_SS_ON_DP,
  816. dp_clock);
  817. else {
  818. if (dp_clock == 16200) {
  819. ss_enabled =
  820. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  821. ATOM_DP_SS_ID2);
  822. if (!ss_enabled)
  823. ss_enabled =
  824. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  825. ATOM_DP_SS_ID1);
  826. } else
  827. ss_enabled =
  828. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  829. ATOM_DP_SS_ID1);
  830. }
  831. }
  832. break;
  833. case ATOM_ENCODER_MODE_LVDS:
  834. if (ASIC_IS_DCE4(rdev))
  835. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  836. dig->lcd_ss_id,
  837. mode->clock / 10);
  838. else
  839. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  840. dig->lcd_ss_id);
  841. break;
  842. case ATOM_ENCODER_MODE_DVI:
  843. if (ASIC_IS_DCE4(rdev))
  844. ss_enabled =
  845. radeon_atombios_get_asic_ss_info(rdev, &ss,
  846. ASIC_INTERNAL_SS_ON_TMDS,
  847. mode->clock / 10);
  848. break;
  849. case ATOM_ENCODER_MODE_HDMI:
  850. if (ASIC_IS_DCE4(rdev))
  851. ss_enabled =
  852. radeon_atombios_get_asic_ss_info(rdev, &ss,
  853. ASIC_INTERNAL_SS_ON_HDMI,
  854. mode->clock / 10);
  855. break;
  856. default:
  857. break;
  858. }
  859. }
  860. /* adjust pixel clock as needed */
  861. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  862. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  863. &ref_div, &post_div);
  864. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  865. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  866. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  867. ref_div, fb_div, frac_fb_div, post_div);
  868. if (ss_enabled) {
  869. /* calculate ss amount and step size */
  870. if (ASIC_IS_DCE4(rdev)) {
  871. u32 step_size;
  872. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  873. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  874. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  875. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  876. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  877. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  878. (125 * 25 * pll->reference_freq / 100);
  879. else
  880. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  881. (125 * 25 * pll->reference_freq / 100);
  882. ss.step = step_size;
  883. }
  884. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  885. }
  886. }
  887. static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
  888. struct drm_framebuffer *fb,
  889. int x, int y, int atomic)
  890. {
  891. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  892. struct drm_device *dev = crtc->dev;
  893. struct radeon_device *rdev = dev->dev_private;
  894. struct radeon_framebuffer *radeon_fb;
  895. struct drm_framebuffer *target_fb;
  896. struct drm_gem_object *obj;
  897. struct radeon_bo *rbo;
  898. uint64_t fb_location;
  899. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  900. int r;
  901. /* no fb bound */
  902. if (!atomic && !crtc->fb) {
  903. DRM_DEBUG_KMS("No FB bound\n");
  904. return 0;
  905. }
  906. if (atomic) {
  907. radeon_fb = to_radeon_framebuffer(fb);
  908. target_fb = fb;
  909. }
  910. else {
  911. radeon_fb = to_radeon_framebuffer(crtc->fb);
  912. target_fb = crtc->fb;
  913. }
  914. /* If atomic, assume fb object is pinned & idle & fenced and
  915. * just update base pointers
  916. */
  917. obj = radeon_fb->obj;
  918. rbo = obj->driver_private;
  919. r = radeon_bo_reserve(rbo, false);
  920. if (unlikely(r != 0))
  921. return r;
  922. if (atomic)
  923. fb_location = radeon_bo_gpu_offset(rbo);
  924. else {
  925. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  926. if (unlikely(r != 0)) {
  927. radeon_bo_unreserve(rbo);
  928. return -EINVAL;
  929. }
  930. }
  931. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  932. radeon_bo_unreserve(rbo);
  933. switch (target_fb->bits_per_pixel) {
  934. case 8:
  935. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  936. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  937. break;
  938. case 15:
  939. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  940. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  941. break;
  942. case 16:
  943. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  944. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  945. break;
  946. case 24:
  947. case 32:
  948. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  949. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  950. break;
  951. default:
  952. DRM_ERROR("Unsupported screen depth %d\n",
  953. target_fb->bits_per_pixel);
  954. return -EINVAL;
  955. }
  956. if (tiling_flags & RADEON_TILING_MACRO)
  957. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  958. else if (tiling_flags & RADEON_TILING_MICRO)
  959. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  960. switch (radeon_crtc->crtc_id) {
  961. case 0:
  962. WREG32(AVIVO_D1VGA_CONTROL, 0);
  963. break;
  964. case 1:
  965. WREG32(AVIVO_D2VGA_CONTROL, 0);
  966. break;
  967. case 2:
  968. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  969. break;
  970. case 3:
  971. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  972. break;
  973. case 4:
  974. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  975. break;
  976. case 5:
  977. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  978. break;
  979. default:
  980. break;
  981. }
  982. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  983. upper_32_bits(fb_location));
  984. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  985. upper_32_bits(fb_location));
  986. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  987. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  988. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  989. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  990. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  991. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  992. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  993. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  994. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  995. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  996. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  997. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  998. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  999. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1000. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1001. crtc->mode.vdisplay);
  1002. x &= ~3;
  1003. y &= ~1;
  1004. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1005. (x << 16) | y);
  1006. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1007. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1008. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1009. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1010. EVERGREEN_INTERLEAVE_EN);
  1011. else
  1012. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1013. if (!atomic && fb && fb != crtc->fb) {
  1014. radeon_fb = to_radeon_framebuffer(fb);
  1015. rbo = radeon_fb->obj->driver_private;
  1016. r = radeon_bo_reserve(rbo, false);
  1017. if (unlikely(r != 0))
  1018. return r;
  1019. radeon_bo_unpin(rbo);
  1020. radeon_bo_unreserve(rbo);
  1021. }
  1022. /* Bytes per pixel may have changed */
  1023. radeon_bandwidth_update(rdev);
  1024. return 0;
  1025. }
  1026. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1027. struct drm_framebuffer *fb,
  1028. int x, int y, int atomic)
  1029. {
  1030. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1031. struct drm_device *dev = crtc->dev;
  1032. struct radeon_device *rdev = dev->dev_private;
  1033. struct radeon_framebuffer *radeon_fb;
  1034. struct drm_gem_object *obj;
  1035. struct radeon_bo *rbo;
  1036. struct drm_framebuffer *target_fb;
  1037. uint64_t fb_location;
  1038. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1039. int r;
  1040. /* no fb bound */
  1041. if (!atomic && !crtc->fb) {
  1042. DRM_DEBUG_KMS("No FB bound\n");
  1043. return 0;
  1044. }
  1045. if (atomic) {
  1046. radeon_fb = to_radeon_framebuffer(fb);
  1047. target_fb = fb;
  1048. }
  1049. else {
  1050. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1051. target_fb = crtc->fb;
  1052. }
  1053. obj = radeon_fb->obj;
  1054. rbo = obj->driver_private;
  1055. r = radeon_bo_reserve(rbo, false);
  1056. if (unlikely(r != 0))
  1057. return r;
  1058. /* If atomic, assume fb object is pinned & idle & fenced and
  1059. * just update base pointers
  1060. */
  1061. if (atomic)
  1062. fb_location = radeon_bo_gpu_offset(rbo);
  1063. else {
  1064. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1065. if (unlikely(r != 0)) {
  1066. radeon_bo_unreserve(rbo);
  1067. return -EINVAL;
  1068. }
  1069. }
  1070. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1071. radeon_bo_unreserve(rbo);
  1072. switch (target_fb->bits_per_pixel) {
  1073. case 8:
  1074. fb_format =
  1075. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1076. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1077. break;
  1078. case 15:
  1079. fb_format =
  1080. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1081. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1082. break;
  1083. case 16:
  1084. fb_format =
  1085. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1086. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1087. break;
  1088. case 24:
  1089. case 32:
  1090. fb_format =
  1091. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1092. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1093. break;
  1094. default:
  1095. DRM_ERROR("Unsupported screen depth %d\n",
  1096. target_fb->bits_per_pixel);
  1097. return -EINVAL;
  1098. }
  1099. if (rdev->family >= CHIP_R600) {
  1100. if (tiling_flags & RADEON_TILING_MACRO)
  1101. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1102. else if (tiling_flags & RADEON_TILING_MICRO)
  1103. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1104. } else {
  1105. if (tiling_flags & RADEON_TILING_MACRO)
  1106. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1107. if (tiling_flags & RADEON_TILING_MICRO)
  1108. fb_format |= AVIVO_D1GRPH_TILED;
  1109. }
  1110. if (radeon_crtc->crtc_id == 0)
  1111. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1112. else
  1113. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1114. if (rdev->family >= CHIP_RV770) {
  1115. if (radeon_crtc->crtc_id) {
  1116. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1117. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1118. } else {
  1119. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1120. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1121. }
  1122. }
  1123. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1124. (u32) fb_location);
  1125. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1126. radeon_crtc->crtc_offset, (u32) fb_location);
  1127. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1128. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1129. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1130. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1131. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1132. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1133. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1134. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1135. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1136. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1137. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1138. crtc->mode.vdisplay);
  1139. x &= ~3;
  1140. y &= ~1;
  1141. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1142. (x << 16) | y);
  1143. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1144. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1145. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1146. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1147. AVIVO_D1MODE_INTERLEAVE_EN);
  1148. else
  1149. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1150. if (!atomic && fb && fb != crtc->fb) {
  1151. radeon_fb = to_radeon_framebuffer(fb);
  1152. rbo = radeon_fb->obj->driver_private;
  1153. r = radeon_bo_reserve(rbo, false);
  1154. if (unlikely(r != 0))
  1155. return r;
  1156. radeon_bo_unpin(rbo);
  1157. radeon_bo_unreserve(rbo);
  1158. }
  1159. /* Bytes per pixel may have changed */
  1160. radeon_bandwidth_update(rdev);
  1161. return 0;
  1162. }
  1163. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1164. struct drm_framebuffer *old_fb)
  1165. {
  1166. struct drm_device *dev = crtc->dev;
  1167. struct radeon_device *rdev = dev->dev_private;
  1168. if (ASIC_IS_DCE4(rdev))
  1169. return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1170. else if (ASIC_IS_AVIVO(rdev))
  1171. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1172. else
  1173. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1174. }
  1175. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1176. struct drm_framebuffer *fb,
  1177. int x, int y, enum mode_set_atomic state)
  1178. {
  1179. struct drm_device *dev = crtc->dev;
  1180. struct radeon_device *rdev = dev->dev_private;
  1181. if (ASIC_IS_DCE4(rdev))
  1182. return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
  1183. else if (ASIC_IS_AVIVO(rdev))
  1184. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1185. else
  1186. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1187. }
  1188. /* properly set additional regs when using atombios */
  1189. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1190. {
  1191. struct drm_device *dev = crtc->dev;
  1192. struct radeon_device *rdev = dev->dev_private;
  1193. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1194. u32 disp_merge_cntl;
  1195. switch (radeon_crtc->crtc_id) {
  1196. case 0:
  1197. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1198. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1199. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1200. break;
  1201. case 1:
  1202. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1203. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1204. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1205. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1206. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1207. break;
  1208. }
  1209. }
  1210. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1211. {
  1212. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1213. struct drm_device *dev = crtc->dev;
  1214. struct radeon_device *rdev = dev->dev_private;
  1215. struct drm_encoder *test_encoder;
  1216. struct drm_crtc *test_crtc;
  1217. uint32_t pll_in_use = 0;
  1218. if (ASIC_IS_DCE4(rdev)) {
  1219. /* if crtc is driving DP and we have an ext clock, use that */
  1220. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1221. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1222. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1223. if (rdev->clock.dp_extclk)
  1224. return ATOM_PPLL_INVALID;
  1225. }
  1226. }
  1227. }
  1228. /* otherwise, pick one of the plls */
  1229. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1230. struct radeon_crtc *radeon_test_crtc;
  1231. if (crtc == test_crtc)
  1232. continue;
  1233. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1234. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1235. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1236. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1237. }
  1238. if (!(pll_in_use & 1))
  1239. return ATOM_PPLL1;
  1240. return ATOM_PPLL2;
  1241. } else
  1242. return radeon_crtc->crtc_id;
  1243. }
  1244. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1245. struct drm_display_mode *mode,
  1246. struct drm_display_mode *adjusted_mode,
  1247. int x, int y, struct drm_framebuffer *old_fb)
  1248. {
  1249. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1250. struct drm_device *dev = crtc->dev;
  1251. struct radeon_device *rdev = dev->dev_private;
  1252. struct drm_encoder *encoder;
  1253. bool is_tvcv = false;
  1254. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1255. /* find tv std */
  1256. if (encoder->crtc == crtc) {
  1257. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1258. if (radeon_encoder->active_device &
  1259. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1260. is_tvcv = true;
  1261. }
  1262. }
  1263. /* always set DCPLL */
  1264. if (ASIC_IS_DCE4(rdev)) {
  1265. struct radeon_atom_ss ss;
  1266. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1267. ASIC_INTERNAL_SS_ON_DCPLL,
  1268. rdev->clock.default_dispclk);
  1269. if (ss_enabled)
  1270. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1271. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1272. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1273. if (ss_enabled)
  1274. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1275. }
  1276. atombios_crtc_set_pll(crtc, adjusted_mode);
  1277. if (ASIC_IS_DCE4(rdev))
  1278. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1279. else if (ASIC_IS_AVIVO(rdev)) {
  1280. if (is_tvcv)
  1281. atombios_crtc_set_timing(crtc, adjusted_mode);
  1282. else
  1283. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1284. } else {
  1285. atombios_crtc_set_timing(crtc, adjusted_mode);
  1286. if (radeon_crtc->crtc_id == 0)
  1287. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1288. radeon_legacy_atom_fixup(crtc);
  1289. }
  1290. atombios_crtc_set_base(crtc, x, y, old_fb);
  1291. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1292. atombios_scaler_setup(crtc);
  1293. return 0;
  1294. }
  1295. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1296. struct drm_display_mode *mode,
  1297. struct drm_display_mode *adjusted_mode)
  1298. {
  1299. struct drm_device *dev = crtc->dev;
  1300. struct radeon_device *rdev = dev->dev_private;
  1301. /* adjust pm to upcoming mode change */
  1302. radeon_pm_compute_clocks(rdev);
  1303. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1304. return false;
  1305. return true;
  1306. }
  1307. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1308. {
  1309. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1310. /* pick pll */
  1311. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1312. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1313. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1314. }
  1315. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1316. {
  1317. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1318. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1319. }
  1320. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1321. {
  1322. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1323. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1324. switch (radeon_crtc->pll_id) {
  1325. case ATOM_PPLL1:
  1326. case ATOM_PPLL2:
  1327. /* disable the ppll */
  1328. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1329. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1330. break;
  1331. default:
  1332. break;
  1333. }
  1334. radeon_crtc->pll_id = -1;
  1335. }
  1336. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1337. .dpms = atombios_crtc_dpms,
  1338. .mode_fixup = atombios_crtc_mode_fixup,
  1339. .mode_set = atombios_crtc_mode_set,
  1340. .mode_set_base = atombios_crtc_set_base,
  1341. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1342. .prepare = atombios_crtc_prepare,
  1343. .commit = atombios_crtc_commit,
  1344. .load_lut = radeon_crtc_load_lut,
  1345. .disable = atombios_crtc_disable,
  1346. };
  1347. void radeon_atombios_init_crtc(struct drm_device *dev,
  1348. struct radeon_crtc *radeon_crtc)
  1349. {
  1350. struct radeon_device *rdev = dev->dev_private;
  1351. if (ASIC_IS_DCE4(rdev)) {
  1352. switch (radeon_crtc->crtc_id) {
  1353. case 0:
  1354. default:
  1355. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1356. break;
  1357. case 1:
  1358. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1359. break;
  1360. case 2:
  1361. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1362. break;
  1363. case 3:
  1364. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1365. break;
  1366. case 4:
  1367. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1368. break;
  1369. case 5:
  1370. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1371. break;
  1372. }
  1373. } else {
  1374. if (radeon_crtc->crtc_id == 1)
  1375. radeon_crtc->crtc_offset =
  1376. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1377. else
  1378. radeon_crtc->crtc_offset = 0;
  1379. }
  1380. radeon_crtc->pll_id = -1;
  1381. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1382. }