phy_n.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. struct nphy_txgains {
  24. u16 txgm[2];
  25. u16 pga[2];
  26. u16 pad[2];
  27. u16 ipa[2];
  28. };
  29. struct nphy_iqcal_params {
  30. u16 txgm;
  31. u16 pga;
  32. u16 pad;
  33. u16 ipa;
  34. u16 cal_gain;
  35. u16 ncorr[5];
  36. };
  37. struct nphy_iq_est {
  38. s32 iq0_prod;
  39. u32 i0_pwr;
  40. u32 q0_pwr;
  41. s32 iq1_prod;
  42. u32 i1_pwr;
  43. u32 q1_pwr;
  44. };
  45. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  46. {//TODO
  47. }
  48. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  49. {//TODO
  50. }
  51. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  52. bool ignore_tssi)
  53. {//TODO
  54. return B43_TXPWR_RES_DONE;
  55. }
  56. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  57. const struct b43_nphy_channeltab_entry *e)
  58. {
  59. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  60. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  62. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  63. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  64. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  65. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  66. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  67. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  68. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  69. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  71. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  73. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  74. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  75. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  76. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  78. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  79. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  80. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  81. }
  82. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  83. const struct b43_nphy_channeltab_entry *e)
  84. {
  85. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  86. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  87. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  88. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  89. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  90. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  91. }
  92. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  93. {
  94. //TODO
  95. }
  96. /* Tune the hardware to a new channel. */
  97. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  98. {
  99. const struct b43_nphy_channeltab_entry *tabent;
  100. tabent = b43_nphy_get_chantabent(dev, channel);
  101. if (!tabent)
  102. return -ESRCH;
  103. //FIXME enable/disable band select upper20 in RXCTL
  104. if (0 /*FIXME 5Ghz*/)
  105. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  106. else
  107. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  108. b43_chantab_radio_upload(dev, tabent);
  109. udelay(50);
  110. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  113. udelay(300);
  114. if (0 /*FIXME 5Ghz*/)
  115. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  116. else
  117. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  118. b43_chantab_phy_upload(dev, tabent);
  119. b43_nphy_tx_power_fix(dev);
  120. return 0;
  121. }
  122. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  123. {
  124. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  125. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  126. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  127. B43_NPHY_RFCTL_CMD_CHIP0PU |
  128. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  129. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  130. B43_NPHY_RFCTL_CMD_PORFORCE);
  131. }
  132. static void b43_radio_init2055_post(struct b43_wldev *dev)
  133. {
  134. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  135. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  136. int i;
  137. u16 val;
  138. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  139. msleep(1);
  140. if ((sprom->revision != 4) ||
  141. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  142. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  143. (binfo->type != 0x46D) ||
  144. (binfo->rev < 0x41)) {
  145. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. msleep(1);
  148. }
  149. }
  150. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  151. msleep(1);
  152. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  153. msleep(1);
  154. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  155. msleep(1);
  156. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  157. msleep(1);
  158. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  159. msleep(1);
  160. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  161. msleep(1);
  162. for (i = 0; i < 100; i++) {
  163. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  164. if (val & 0x80)
  165. break;
  166. udelay(10);
  167. }
  168. msleep(1);
  169. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  170. msleep(1);
  171. nphy_channel_switch(dev, dev->phy.channel);
  172. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  173. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  175. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  176. }
  177. /* Initialize a Broadcom 2055 N-radio */
  178. static void b43_radio_init2055(struct b43_wldev *dev)
  179. {
  180. b43_radio_init2055_pre(dev);
  181. if (b43_status(dev) < B43_STAT_INITIALIZED)
  182. b2055_upload_inittab(dev, 0, 1);
  183. else
  184. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  185. b43_radio_init2055_post(dev);
  186. }
  187. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  188. {
  189. b43_radio_init2055(dev);
  190. }
  191. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  192. {
  193. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  194. ~B43_NPHY_RFCTL_CMD_EN);
  195. }
  196. #define ntab_upload(dev, offset, data) do { \
  197. unsigned int i; \
  198. for (i = 0; i < (offset##_SIZE); i++) \
  199. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  200. } while (0)
  201. /*
  202. * Upload the N-PHY tables.
  203. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  204. */
  205. static void b43_nphy_tables_init(struct b43_wldev *dev)
  206. {
  207. if (dev->phy.rev < 3)
  208. b43_nphy_rev0_1_2_tables_init(dev);
  209. else
  210. b43_nphy_rev3plus_tables_init(dev);
  211. }
  212. static void b43_nphy_workarounds(struct b43_wldev *dev)
  213. {
  214. struct b43_phy *phy = &dev->phy;
  215. unsigned int i;
  216. b43_phy_set(dev, B43_NPHY_IQFLIP,
  217. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  218. if (1 /* FIXME band is 2.4GHz */) {
  219. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  220. B43_NPHY_CLASSCTL_CCKEN);
  221. } else {
  222. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  223. ~B43_NPHY_CLASSCTL_CCKEN);
  224. }
  225. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  226. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  227. /* Fixup some tables */
  228. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  238. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  239. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  240. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  241. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  242. //TODO set RF sequence
  243. /* Set narrowband clip threshold */
  244. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  245. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  246. /* Set wideband clip 2 threshold */
  247. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  248. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  249. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  250. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  251. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  252. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  253. /* Set Clip 2 detect */
  254. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  255. B43_NPHY_C1_CGAINI_CL2DETECT);
  256. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  257. B43_NPHY_C2_CGAINI_CL2DETECT);
  258. if (0 /*FIXME*/) {
  259. /* Set dwell lengths */
  260. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  261. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  262. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  263. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  264. /* Set gain backoff */
  265. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  266. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  267. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  268. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  269. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  270. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  271. /* Set HPVGA2 index */
  272. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  273. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  274. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  275. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  276. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  277. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  278. //FIXME verify that the specs really mean to use autoinc here.
  279. for (i = 0; i < 3; i++)
  280. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  281. }
  282. /* Set minimum gain value */
  283. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  284. ~B43_NPHY_C1_MINGAIN,
  285. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  286. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  287. ~B43_NPHY_C2_MINGAIN,
  288. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  289. if (phy->rev < 2) {
  290. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  291. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  292. }
  293. /* Set phase track alpha and beta */
  294. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  295. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  296. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  297. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  298. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  299. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  300. }
  301. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  302. {
  303. u16 bbcfg;
  304. ssb_write32(dev->dev, SSB_TMSLOW,
  305. ssb_read32(dev->dev, SSB_TMSLOW) | SSB_TMSLOW_FGC);
  306. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  307. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTCCA);
  308. b43_phy_write(dev, B43_NPHY_BBCFG,
  309. bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  310. ssb_write32(dev->dev, SSB_TMSLOW,
  311. ssb_read32(dev->dev, SSB_TMSLOW) & ~SSB_TMSLOW_FGC);
  312. }
  313. enum b43_nphy_rf_sequence {
  314. B43_RFSEQ_RX2TX,
  315. B43_RFSEQ_TX2RX,
  316. B43_RFSEQ_RESET2RX,
  317. B43_RFSEQ_UPDATE_GAINH,
  318. B43_RFSEQ_UPDATE_GAINL,
  319. B43_RFSEQ_UPDATE_GAINU,
  320. };
  321. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  322. enum b43_nphy_rf_sequence seq)
  323. {
  324. static const u16 trigger[] = {
  325. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  326. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  327. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  328. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  329. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  330. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  331. };
  332. int i;
  333. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  334. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  335. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  336. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  337. for (i = 0; i < 200; i++) {
  338. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  339. goto ok;
  340. msleep(1);
  341. }
  342. b43err(dev->wl, "RF sequence status timeout\n");
  343. ok:
  344. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  345. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  346. }
  347. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  348. {
  349. unsigned int i;
  350. u16 val;
  351. val = 0x1E1F;
  352. for (i = 0; i < 14; i++) {
  353. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  354. val -= 0x202;
  355. }
  356. val = 0x3E3F;
  357. for (i = 0; i < 16; i++) {
  358. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  359. val -= 0x202;
  360. }
  361. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  362. }
  363. /* RSSI Calibration */
  364. static void b43_nphy_rssi_cal(struct b43_wldev *dev, u8 type)
  365. {
  366. //TODO
  367. }
  368. int b43_phy_initn(struct b43_wldev *dev)
  369. {
  370. struct b43_phy *phy = &dev->phy;
  371. u16 tmp;
  372. //TODO: Spectral management
  373. b43_nphy_tables_init(dev);
  374. /* Clear all overrides */
  375. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  376. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  377. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  378. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  379. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  380. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  381. ~(B43_NPHY_RFSEQMODE_CAOVER |
  382. B43_NPHY_RFSEQMODE_TROVER));
  383. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  384. tmp = (phy->rev < 2) ? 64 : 59;
  385. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  386. ~B43_NPHY_BPHY_CTL3_SCALE,
  387. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  388. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  389. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  390. b43_phy_write(dev, B43_NPHY_TXREALFD, 184);
  391. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 200);
  392. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 80);
  393. b43_phy_write(dev, B43_NPHY_C2_BCLIPBKOFF, 511);
  394. //TODO MIMO-Config
  395. //TODO Update TX/RX chain
  396. if (phy->rev < 2) {
  397. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  398. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  399. }
  400. b43_nphy_workarounds(dev);
  401. b43_nphy_reset_cca(dev);
  402. ssb_write32(dev->dev, SSB_TMSLOW,
  403. ssb_read32(dev->dev, SSB_TMSLOW) | B43_TMSLOW_MACPHYCLKEN);
  404. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  405. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  406. b43_phy_read(dev, B43_NPHY_CLASSCTL); /* dummy read */
  407. //TODO read core1/2 clip1 thres regs
  408. if (1 /* FIXME Band is 2.4GHz */)
  409. b43_nphy_bphy_init(dev);
  410. //TODO disable TX power control
  411. //TODO Fix the TX power settings
  412. //TODO Init periodic calibration with reason 3
  413. b43_nphy_rssi_cal(dev, 2);
  414. b43_nphy_rssi_cal(dev, 0);
  415. b43_nphy_rssi_cal(dev, 1);
  416. //TODO get TX gain
  417. //TODO init superswitch
  418. //TODO calibrate LO
  419. //TODO idle TSSI TX pctl
  420. //TODO TX power control power setup
  421. //TODO table writes
  422. //TODO TX power control coefficients
  423. //TODO enable TX power control
  424. //TODO control antenna selection
  425. //TODO init radar detection
  426. //TODO reset channel if changed
  427. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  428. return 0;
  429. }
  430. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  431. {
  432. struct b43_phy_n *nphy;
  433. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  434. if (!nphy)
  435. return -ENOMEM;
  436. dev->phy.n = nphy;
  437. return 0;
  438. }
  439. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  440. {
  441. struct b43_phy *phy = &dev->phy;
  442. struct b43_phy_n *nphy = phy->n;
  443. memset(nphy, 0, sizeof(*nphy));
  444. //TODO init struct b43_phy_n
  445. }
  446. static void b43_nphy_op_free(struct b43_wldev *dev)
  447. {
  448. struct b43_phy *phy = &dev->phy;
  449. struct b43_phy_n *nphy = phy->n;
  450. kfree(nphy);
  451. phy->n = NULL;
  452. }
  453. static int b43_nphy_op_init(struct b43_wldev *dev)
  454. {
  455. return b43_phy_initn(dev);
  456. }
  457. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  458. {
  459. #if B43_DEBUG
  460. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  461. /* OFDM registers are onnly available on A/G-PHYs */
  462. b43err(dev->wl, "Invalid OFDM PHY access at "
  463. "0x%04X on N-PHY\n", offset);
  464. dump_stack();
  465. }
  466. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  467. /* Ext-G registers are only available on G-PHYs */
  468. b43err(dev->wl, "Invalid EXT-G PHY access at "
  469. "0x%04X on N-PHY\n", offset);
  470. dump_stack();
  471. }
  472. #endif /* B43_DEBUG */
  473. }
  474. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  475. {
  476. check_phyreg(dev, reg);
  477. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  478. return b43_read16(dev, B43_MMIO_PHY_DATA);
  479. }
  480. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  481. {
  482. check_phyreg(dev, reg);
  483. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  484. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  485. }
  486. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  487. {
  488. /* Register 1 is a 32-bit register. */
  489. B43_WARN_ON(reg == 1);
  490. /* N-PHY needs 0x100 for read access */
  491. reg |= 0x100;
  492. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  493. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  494. }
  495. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  496. {
  497. /* Register 1 is a 32-bit register. */
  498. B43_WARN_ON(reg == 1);
  499. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  500. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  501. }
  502. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  503. bool blocked)
  504. {//TODO
  505. }
  506. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  507. {
  508. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  509. on ? 0 : 0x7FFF);
  510. }
  511. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  512. unsigned int new_channel)
  513. {
  514. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  515. if ((new_channel < 1) || (new_channel > 14))
  516. return -EINVAL;
  517. } else {
  518. if (new_channel > 200)
  519. return -EINVAL;
  520. }
  521. return nphy_channel_switch(dev, new_channel);
  522. }
  523. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  524. {
  525. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  526. return 1;
  527. return 36;
  528. }
  529. const struct b43_phy_operations b43_phyops_n = {
  530. .allocate = b43_nphy_op_allocate,
  531. .free = b43_nphy_op_free,
  532. .prepare_structs = b43_nphy_op_prepare_structs,
  533. .init = b43_nphy_op_init,
  534. .phy_read = b43_nphy_op_read,
  535. .phy_write = b43_nphy_op_write,
  536. .radio_read = b43_nphy_op_radio_read,
  537. .radio_write = b43_nphy_op_radio_write,
  538. .software_rfkill = b43_nphy_op_software_rfkill,
  539. .switch_analog = b43_nphy_op_switch_analog,
  540. .switch_channel = b43_nphy_op_switch_channel,
  541. .get_default_chan = b43_nphy_op_get_default_chan,
  542. .recalc_txpower = b43_nphy_op_recalc_txpower,
  543. .adjust_txpower = b43_nphy_op_adjust_txpower,
  544. };