gpio-lpc32xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * arch/arm/mach-lpc32xx/gpiolib.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/errno.h>
  22. #include <linux/gpio.h>
  23. #include <mach/hardware.h>
  24. #include <mach/platform.h>
  25. #define LPC32XX_GPIO_P3_INP_STATE _GPREG(0x000)
  26. #define LPC32XX_GPIO_P3_OUTP_SET _GPREG(0x004)
  27. #define LPC32XX_GPIO_P3_OUTP_CLR _GPREG(0x008)
  28. #define LPC32XX_GPIO_P3_OUTP_STATE _GPREG(0x00C)
  29. #define LPC32XX_GPIO_P2_DIR_SET _GPREG(0x010)
  30. #define LPC32XX_GPIO_P2_DIR_CLR _GPREG(0x014)
  31. #define LPC32XX_GPIO_P2_DIR_STATE _GPREG(0x018)
  32. #define LPC32XX_GPIO_P2_INP_STATE _GPREG(0x01C)
  33. #define LPC32XX_GPIO_P2_OUTP_SET _GPREG(0x020)
  34. #define LPC32XX_GPIO_P2_OUTP_CLR _GPREG(0x024)
  35. #define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
  36. #define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
  37. #define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
  38. #define LPC32XX_GPIO_P0_INP_STATE _GPREG(0x040)
  39. #define LPC32XX_GPIO_P0_OUTP_SET _GPREG(0x044)
  40. #define LPC32XX_GPIO_P0_OUTP_CLR _GPREG(0x048)
  41. #define LPC32XX_GPIO_P0_OUTP_STATE _GPREG(0x04C)
  42. #define LPC32XX_GPIO_P0_DIR_SET _GPREG(0x050)
  43. #define LPC32XX_GPIO_P0_DIR_CLR _GPREG(0x054)
  44. #define LPC32XX_GPIO_P0_DIR_STATE _GPREG(0x058)
  45. #define LPC32XX_GPIO_P1_INP_STATE _GPREG(0x060)
  46. #define LPC32XX_GPIO_P1_OUTP_SET _GPREG(0x064)
  47. #define LPC32XX_GPIO_P1_OUTP_CLR _GPREG(0x068)
  48. #define LPC32XX_GPIO_P1_OUTP_STATE _GPREG(0x06C)
  49. #define LPC32XX_GPIO_P1_DIR_SET _GPREG(0x070)
  50. #define LPC32XX_GPIO_P1_DIR_CLR _GPREG(0x074)
  51. #define LPC32XX_GPIO_P1_DIR_STATE _GPREG(0x078)
  52. #define GPIO012_PIN_TO_BIT(x) (1 << (x))
  53. #define GPIO3_PIN_TO_BIT(x) (1 << ((x) + 25))
  54. #define GPO3_PIN_TO_BIT(x) (1 << (x))
  55. #define GPIO012_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  56. #define GPIO3_PIN_IN_SHIFT(x) ((x) == 5 ? 24 : 10 + (x))
  57. #define GPIO3_PIN_IN_SEL(x, y) ((x) >> GPIO3_PIN_IN_SHIFT(y))
  58. #define GPIO3_PIN5_IN_SEL(x) (((x) >> 24) & 1)
  59. #define GPI3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  60. struct gpio_regs {
  61. void __iomem *inp_state;
  62. void __iomem *outp_set;
  63. void __iomem *outp_clr;
  64. void __iomem *dir_set;
  65. void __iomem *dir_clr;
  66. };
  67. /*
  68. * GPIO names
  69. */
  70. static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
  71. "p0.0", "p0.1", "p0.2", "p0.3",
  72. "p0.4", "p0.5", "p0.6", "p0.7"
  73. };
  74. static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
  75. "p1.0", "p1.1", "p1.2", "p1.3",
  76. "p1.4", "p1.5", "p1.6", "p1.7",
  77. "p1.8", "p1.9", "p1.10", "p1.11",
  78. "p1.12", "p1.13", "p1.14", "p1.15",
  79. "p1.16", "p1.17", "p1.18", "p1.19",
  80. "p1.20", "p1.21", "p1.22", "p1.23",
  81. };
  82. static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
  83. "p2.0", "p2.1", "p2.2", "p2.3",
  84. "p2.4", "p2.5", "p2.6", "p2.7",
  85. "p2.8", "p2.9", "p2.10", "p2.11",
  86. "p2.12"
  87. };
  88. static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
  89. "gpi000", "gpio01", "gpio02", "gpio03",
  90. "gpio04", "gpio05"
  91. };
  92. static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
  93. "gpi00", "gpi01", "gpi02", "gpi03",
  94. "gpi04", "gpi05", "gpi06", "gpi07",
  95. "gpi08", "gpi09", NULL, NULL,
  96. NULL, NULL, NULL, "gpi15",
  97. "gpi16", "gpi17", "gpi18", "gpi19",
  98. "gpi20", "gpi21", "gpi22", "gpi23",
  99. "gpi24", "gpi25", "gpi26", "gpi27"
  100. };
  101. static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
  102. "gpo00", "gpo01", "gpo02", "gpo03",
  103. "gpo04", "gpo05", "gpo06", "gpo07",
  104. "gpo08", "gpo09", "gpo10", "gpo11",
  105. "gpo12", "gpo13", "gpo14", "gpo15",
  106. "gpo16", "gpo17", "gpo18", "gpo19",
  107. "gpo20", "gpo21", "gpo22", "gpo23"
  108. };
  109. static struct gpio_regs gpio_grp_regs_p0 = {
  110. .inp_state = LPC32XX_GPIO_P0_INP_STATE,
  111. .outp_set = LPC32XX_GPIO_P0_OUTP_SET,
  112. .outp_clr = LPC32XX_GPIO_P0_OUTP_CLR,
  113. .dir_set = LPC32XX_GPIO_P0_DIR_SET,
  114. .dir_clr = LPC32XX_GPIO_P0_DIR_CLR,
  115. };
  116. static struct gpio_regs gpio_grp_regs_p1 = {
  117. .inp_state = LPC32XX_GPIO_P1_INP_STATE,
  118. .outp_set = LPC32XX_GPIO_P1_OUTP_SET,
  119. .outp_clr = LPC32XX_GPIO_P1_OUTP_CLR,
  120. .dir_set = LPC32XX_GPIO_P1_DIR_SET,
  121. .dir_clr = LPC32XX_GPIO_P1_DIR_CLR,
  122. };
  123. static struct gpio_regs gpio_grp_regs_p2 = {
  124. .inp_state = LPC32XX_GPIO_P2_INP_STATE,
  125. .outp_set = LPC32XX_GPIO_P2_OUTP_SET,
  126. .outp_clr = LPC32XX_GPIO_P2_OUTP_CLR,
  127. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  128. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  129. };
  130. static struct gpio_regs gpio_grp_regs_p3 = {
  131. .inp_state = LPC32XX_GPIO_P3_INP_STATE,
  132. .outp_set = LPC32XX_GPIO_P3_OUTP_SET,
  133. .outp_clr = LPC32XX_GPIO_P3_OUTP_CLR,
  134. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  135. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  136. };
  137. struct lpc32xx_gpio_chip {
  138. struct gpio_chip chip;
  139. struct gpio_regs *gpio_grp;
  140. };
  141. static inline struct lpc32xx_gpio_chip *to_lpc32xx_gpio(
  142. struct gpio_chip *gpc)
  143. {
  144. return container_of(gpc, struct lpc32xx_gpio_chip, chip);
  145. }
  146. static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
  147. unsigned pin, int input)
  148. {
  149. if (input)
  150. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  151. group->gpio_grp->dir_clr);
  152. else
  153. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  154. group->gpio_grp->dir_set);
  155. }
  156. static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
  157. unsigned pin, int input)
  158. {
  159. u32 u = GPIO3_PIN_TO_BIT(pin);
  160. if (input)
  161. __raw_writel(u, group->gpio_grp->dir_clr);
  162. else
  163. __raw_writel(u, group->gpio_grp->dir_set);
  164. }
  165. static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
  166. unsigned pin, int high)
  167. {
  168. if (high)
  169. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  170. group->gpio_grp->outp_set);
  171. else
  172. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  173. group->gpio_grp->outp_clr);
  174. }
  175. static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
  176. unsigned pin, int high)
  177. {
  178. u32 u = GPIO3_PIN_TO_BIT(pin);
  179. if (high)
  180. __raw_writel(u, group->gpio_grp->outp_set);
  181. else
  182. __raw_writel(u, group->gpio_grp->outp_clr);
  183. }
  184. static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
  185. unsigned pin, int high)
  186. {
  187. if (high)
  188. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
  189. else
  190. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
  191. }
  192. static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
  193. unsigned pin)
  194. {
  195. return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
  196. pin);
  197. }
  198. static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
  199. unsigned pin)
  200. {
  201. int state = __raw_readl(group->gpio_grp->inp_state);
  202. /*
  203. * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
  204. * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
  205. */
  206. return GPIO3_PIN_IN_SEL(state, pin);
  207. }
  208. static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
  209. unsigned pin)
  210. {
  211. return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
  212. }
  213. /*
  214. * GENERIC_GPIO primitives.
  215. */
  216. static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
  217. unsigned pin)
  218. {
  219. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  220. __set_gpio_dir_p012(group, pin, 1);
  221. return 0;
  222. }
  223. static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
  224. unsigned pin)
  225. {
  226. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  227. __set_gpio_dir_p3(group, pin, 1);
  228. return 0;
  229. }
  230. static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
  231. unsigned pin)
  232. {
  233. return 0;
  234. }
  235. static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
  236. {
  237. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  238. return __get_gpio_state_p012(group, pin);
  239. }
  240. static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
  241. {
  242. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  243. return __get_gpio_state_p3(group, pin);
  244. }
  245. static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
  246. {
  247. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  248. return __get_gpi_state_p3(group, pin);
  249. }
  250. static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
  251. int value)
  252. {
  253. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  254. __set_gpio_dir_p012(group, pin, 0);
  255. return 0;
  256. }
  257. static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
  258. int value)
  259. {
  260. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  261. __set_gpio_dir_p3(group, pin, 0);
  262. return 0;
  263. }
  264. static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
  265. int value)
  266. {
  267. return 0;
  268. }
  269. static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
  270. int value)
  271. {
  272. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  273. __set_gpio_level_p012(group, pin, value);
  274. }
  275. static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
  276. int value)
  277. {
  278. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  279. __set_gpio_level_p3(group, pin, value);
  280. }
  281. static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
  282. int value)
  283. {
  284. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  285. __set_gpo_level_p3(group, pin, value);
  286. }
  287. static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
  288. {
  289. if (pin < chip->ngpio)
  290. return 0;
  291. return -EINVAL;
  292. }
  293. static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
  294. {
  295. .chip = {
  296. .label = "gpio_p0",
  297. .direction_input = lpc32xx_gpio_dir_input_p012,
  298. .get = lpc32xx_gpio_get_value_p012,
  299. .direction_output = lpc32xx_gpio_dir_output_p012,
  300. .set = lpc32xx_gpio_set_value_p012,
  301. .request = lpc32xx_gpio_request,
  302. .base = LPC32XX_GPIO_P0_GRP,
  303. .ngpio = LPC32XX_GPIO_P0_MAX,
  304. .names = gpio_p0_names,
  305. .can_sleep = 0,
  306. },
  307. .gpio_grp = &gpio_grp_regs_p0,
  308. },
  309. {
  310. .chip = {
  311. .label = "gpio_p1",
  312. .direction_input = lpc32xx_gpio_dir_input_p012,
  313. .get = lpc32xx_gpio_get_value_p012,
  314. .direction_output = lpc32xx_gpio_dir_output_p012,
  315. .set = lpc32xx_gpio_set_value_p012,
  316. .request = lpc32xx_gpio_request,
  317. .base = LPC32XX_GPIO_P1_GRP,
  318. .ngpio = LPC32XX_GPIO_P1_MAX,
  319. .names = gpio_p1_names,
  320. .can_sleep = 0,
  321. },
  322. .gpio_grp = &gpio_grp_regs_p1,
  323. },
  324. {
  325. .chip = {
  326. .label = "gpio_p2",
  327. .direction_input = lpc32xx_gpio_dir_input_p012,
  328. .get = lpc32xx_gpio_get_value_p012,
  329. .direction_output = lpc32xx_gpio_dir_output_p012,
  330. .set = lpc32xx_gpio_set_value_p012,
  331. .request = lpc32xx_gpio_request,
  332. .base = LPC32XX_GPIO_P2_GRP,
  333. .ngpio = LPC32XX_GPIO_P2_MAX,
  334. .names = gpio_p2_names,
  335. .can_sleep = 0,
  336. },
  337. .gpio_grp = &gpio_grp_regs_p2,
  338. },
  339. {
  340. .chip = {
  341. .label = "gpio_p3",
  342. .direction_input = lpc32xx_gpio_dir_input_p3,
  343. .get = lpc32xx_gpio_get_value_p3,
  344. .direction_output = lpc32xx_gpio_dir_output_p3,
  345. .set = lpc32xx_gpio_set_value_p3,
  346. .request = lpc32xx_gpio_request,
  347. .base = LPC32XX_GPIO_P3_GRP,
  348. .ngpio = LPC32XX_GPIO_P3_MAX,
  349. .names = gpio_p3_names,
  350. .can_sleep = 0,
  351. },
  352. .gpio_grp = &gpio_grp_regs_p3,
  353. },
  354. {
  355. .chip = {
  356. .label = "gpi_p3",
  357. .direction_input = lpc32xx_gpio_dir_in_always,
  358. .get = lpc32xx_gpi_get_value,
  359. .request = lpc32xx_gpio_request,
  360. .base = LPC32XX_GPI_P3_GRP,
  361. .ngpio = LPC32XX_GPI_P3_MAX,
  362. .names = gpi_p3_names,
  363. .can_sleep = 0,
  364. },
  365. .gpio_grp = &gpio_grp_regs_p3,
  366. },
  367. {
  368. .chip = {
  369. .label = "gpo_p3",
  370. .direction_output = lpc32xx_gpio_dir_out_always,
  371. .set = lpc32xx_gpo_set_value,
  372. .request = lpc32xx_gpio_request,
  373. .base = LPC32XX_GPO_P3_GRP,
  374. .ngpio = LPC32XX_GPO_P3_MAX,
  375. .names = gpo_p3_names,
  376. .can_sleep = 0,
  377. },
  378. .gpio_grp = &gpio_grp_regs_p3,
  379. },
  380. };
  381. void __init lpc32xx_gpio_init(void)
  382. {
  383. int i;
  384. for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++)
  385. gpiochip_add(&lpc32xx_gpiochip[i].chip);
  386. }