perf_event_intel_ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. #ifdef CONFIG_CPU_SUP_INTEL
  2. /* The maximal number of PEBS events: */
  3. #define MAX_PEBS_EVENTS 4
  4. /* The size of a BTS record in bytes: */
  5. #define BTS_RECORD_SIZE 24
  6. #define BTS_BUFFER_SIZE (PAGE_SIZE << 4)
  7. #define PEBS_BUFFER_SIZE PAGE_SIZE
  8. /*
  9. * pebs_record_32 for p4 and core not supported
  10. struct pebs_record_32 {
  11. u32 flags, ip;
  12. u32 ax, bc, cx, dx;
  13. u32 si, di, bp, sp;
  14. };
  15. */
  16. struct pebs_record_core {
  17. u64 flags, ip;
  18. u64 ax, bx, cx, dx;
  19. u64 si, di, bp, sp;
  20. u64 r8, r9, r10, r11;
  21. u64 r12, r13, r14, r15;
  22. };
  23. struct pebs_record_nhm {
  24. u64 flags, ip;
  25. u64 ax, bx, cx, dx;
  26. u64 si, di, bp, sp;
  27. u64 r8, r9, r10, r11;
  28. u64 r12, r13, r14, r15;
  29. u64 status, dla, dse, lat;
  30. };
  31. /*
  32. * A debug store configuration.
  33. *
  34. * We only support architectures that use 64bit fields.
  35. */
  36. struct debug_store {
  37. u64 bts_buffer_base;
  38. u64 bts_index;
  39. u64 bts_absolute_maximum;
  40. u64 bts_interrupt_threshold;
  41. u64 pebs_buffer_base;
  42. u64 pebs_index;
  43. u64 pebs_absolute_maximum;
  44. u64 pebs_interrupt_threshold;
  45. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  46. };
  47. static void init_debug_store_on_cpu(int cpu)
  48. {
  49. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  50. if (!ds)
  51. return;
  52. wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
  53. (u32)((u64)(unsigned long)ds),
  54. (u32)((u64)(unsigned long)ds >> 32));
  55. }
  56. static void fini_debug_store_on_cpu(int cpu)
  57. {
  58. if (!per_cpu(cpu_hw_events, cpu).ds)
  59. return;
  60. wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
  61. }
  62. static int alloc_pebs_buffer(int cpu)
  63. {
  64. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  65. int max, thresh = 1; /* always use a single PEBS record */
  66. void *buffer;
  67. if (!x86_pmu.pebs)
  68. return 0;
  69. buffer = kzalloc(PEBS_BUFFER_SIZE, GFP_KERNEL);
  70. if (unlikely(!buffer))
  71. return -ENOMEM;
  72. max = PEBS_BUFFER_SIZE / x86_pmu.pebs_record_size;
  73. ds->pebs_buffer_base = (u64)(unsigned long)buffer;
  74. ds->pebs_index = ds->pebs_buffer_base;
  75. ds->pebs_absolute_maximum = ds->pebs_buffer_base +
  76. max * x86_pmu.pebs_record_size;
  77. ds->pebs_interrupt_threshold = ds->pebs_buffer_base +
  78. thresh * x86_pmu.pebs_record_size;
  79. return 0;
  80. }
  81. static void release_pebs_buffer(int cpu)
  82. {
  83. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  84. if (!ds || !x86_pmu.pebs)
  85. return;
  86. kfree((void *)(unsigned long)ds->pebs_buffer_base);
  87. ds->pebs_buffer_base = 0;
  88. }
  89. static int alloc_bts_buffer(int cpu)
  90. {
  91. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  92. int max, thresh;
  93. void *buffer;
  94. if (!x86_pmu.bts)
  95. return 0;
  96. buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
  97. if (unlikely(!buffer))
  98. return -ENOMEM;
  99. max = BTS_BUFFER_SIZE / BTS_RECORD_SIZE;
  100. thresh = max / 16;
  101. ds->bts_buffer_base = (u64)(unsigned long)buffer;
  102. ds->bts_index = ds->bts_buffer_base;
  103. ds->bts_absolute_maximum = ds->bts_buffer_base +
  104. max * BTS_RECORD_SIZE;
  105. ds->bts_interrupt_threshold = ds->bts_absolute_maximum -
  106. thresh * BTS_RECORD_SIZE;
  107. return 0;
  108. }
  109. static void release_bts_buffer(int cpu)
  110. {
  111. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  112. if (!ds || !x86_pmu.bts)
  113. return;
  114. kfree((void *)(unsigned long)ds->bts_buffer_base);
  115. ds->bts_buffer_base = 0;
  116. }
  117. static int alloc_ds_buffer(int cpu)
  118. {
  119. struct debug_store *ds;
  120. ds = kzalloc(sizeof(*ds), GFP_KERNEL);
  121. if (unlikely(!ds))
  122. return -ENOMEM;
  123. per_cpu(cpu_hw_events, cpu).ds = ds;
  124. return 0;
  125. }
  126. static void release_ds_buffer(int cpu)
  127. {
  128. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  129. if (!ds)
  130. return;
  131. per_cpu(cpu_hw_events, cpu).ds = NULL;
  132. kfree(ds);
  133. }
  134. static void release_ds_buffers(void)
  135. {
  136. int cpu;
  137. if (!x86_pmu.bts && !x86_pmu.pebs)
  138. return;
  139. get_online_cpus();
  140. for_each_online_cpu(cpu)
  141. fini_debug_store_on_cpu(cpu);
  142. for_each_possible_cpu(cpu) {
  143. release_pebs_buffer(cpu);
  144. release_bts_buffer(cpu);
  145. release_ds_buffer(cpu);
  146. }
  147. put_online_cpus();
  148. }
  149. static void reserve_ds_buffers(void)
  150. {
  151. int bts_err = 0, pebs_err = 0;
  152. int cpu;
  153. x86_pmu.bts_active = 0;
  154. x86_pmu.pebs_active = 0;
  155. if (!x86_pmu.bts && !x86_pmu.pebs)
  156. return;
  157. if (!x86_pmu.bts)
  158. bts_err = 1;
  159. if (!x86_pmu.pebs)
  160. pebs_err = 1;
  161. get_online_cpus();
  162. for_each_possible_cpu(cpu) {
  163. if (alloc_ds_buffer(cpu)) {
  164. bts_err = 1;
  165. pebs_err = 1;
  166. }
  167. if (!bts_err && alloc_bts_buffer(cpu))
  168. bts_err = 1;
  169. if (!pebs_err && alloc_pebs_buffer(cpu))
  170. pebs_err = 1;
  171. if (bts_err && pebs_err)
  172. break;
  173. }
  174. if (bts_err) {
  175. for_each_possible_cpu(cpu)
  176. release_bts_buffer(cpu);
  177. }
  178. if (pebs_err) {
  179. for_each_possible_cpu(cpu)
  180. release_pebs_buffer(cpu);
  181. }
  182. if (bts_err && pebs_err) {
  183. for_each_possible_cpu(cpu)
  184. release_ds_buffer(cpu);
  185. } else {
  186. if (x86_pmu.bts && !bts_err)
  187. x86_pmu.bts_active = 1;
  188. if (x86_pmu.pebs && !pebs_err)
  189. x86_pmu.pebs_active = 1;
  190. for_each_online_cpu(cpu)
  191. init_debug_store_on_cpu(cpu);
  192. }
  193. put_online_cpus();
  194. }
  195. /*
  196. * BTS
  197. */
  198. static struct event_constraint bts_constraint =
  199. EVENT_CONSTRAINT(0, 1ULL << X86_PMC_IDX_FIXED_BTS, 0);
  200. static void intel_pmu_enable_bts(u64 config)
  201. {
  202. unsigned long debugctlmsr;
  203. debugctlmsr = get_debugctlmsr();
  204. debugctlmsr |= DEBUGCTLMSR_TR;
  205. debugctlmsr |= DEBUGCTLMSR_BTS;
  206. debugctlmsr |= DEBUGCTLMSR_BTINT;
  207. if (!(config & ARCH_PERFMON_EVENTSEL_OS))
  208. debugctlmsr |= DEBUGCTLMSR_BTS_OFF_OS;
  209. if (!(config & ARCH_PERFMON_EVENTSEL_USR))
  210. debugctlmsr |= DEBUGCTLMSR_BTS_OFF_USR;
  211. update_debugctlmsr(debugctlmsr);
  212. }
  213. static void intel_pmu_disable_bts(void)
  214. {
  215. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  216. unsigned long debugctlmsr;
  217. if (!cpuc->ds)
  218. return;
  219. debugctlmsr = get_debugctlmsr();
  220. debugctlmsr &=
  221. ~(DEBUGCTLMSR_TR | DEBUGCTLMSR_BTS | DEBUGCTLMSR_BTINT |
  222. DEBUGCTLMSR_BTS_OFF_OS | DEBUGCTLMSR_BTS_OFF_USR);
  223. update_debugctlmsr(debugctlmsr);
  224. }
  225. static int intel_pmu_drain_bts_buffer(void)
  226. {
  227. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  228. struct debug_store *ds = cpuc->ds;
  229. struct bts_record {
  230. u64 from;
  231. u64 to;
  232. u64 flags;
  233. };
  234. struct perf_event *event = cpuc->events[X86_PMC_IDX_FIXED_BTS];
  235. struct bts_record *at, *top;
  236. struct perf_output_handle handle;
  237. struct perf_event_header header;
  238. struct perf_sample_data data;
  239. struct pt_regs regs;
  240. if (!event)
  241. return 0;
  242. if (!x86_pmu.bts_active)
  243. return 0;
  244. at = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
  245. top = (struct bts_record *)(unsigned long)ds->bts_index;
  246. if (top <= at)
  247. return 0;
  248. ds->bts_index = ds->bts_buffer_base;
  249. perf_sample_data_init(&data, 0);
  250. data.period = event->hw.last_period;
  251. regs.ip = 0;
  252. /*
  253. * Prepare a generic sample, i.e. fill in the invariant fields.
  254. * We will overwrite the from and to address before we output
  255. * the sample.
  256. */
  257. perf_prepare_sample(&header, &data, event, &regs);
  258. if (perf_output_begin(&handle, event, header.size * (top - at), 1, 1))
  259. return 1;
  260. for (; at < top; at++) {
  261. data.ip = at->from;
  262. data.addr = at->to;
  263. perf_output_sample(&handle, &header, &data, event);
  264. }
  265. perf_output_end(&handle);
  266. /* There's new data available. */
  267. event->hw.interrupts++;
  268. event->pending_kill = POLL_IN;
  269. return 1;
  270. }
  271. /*
  272. * PEBS
  273. */
  274. static struct event_constraint intel_core_pebs_events[] = {
  275. PEBS_EVENT_CONSTRAINT(0x00c0, 0x1), /* INSTR_RETIRED.ANY */
  276. PEBS_EVENT_CONSTRAINT(0xfec1, 0x1), /* X87_OPS_RETIRED.ANY */
  277. PEBS_EVENT_CONSTRAINT(0x00c5, 0x1), /* BR_INST_RETIRED.MISPRED */
  278. PEBS_EVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */
  279. PEBS_EVENT_CONSTRAINT(0x01cb, 0x1), /* MEM_LOAD_RETIRED.L1D_MISS */
  280. PEBS_EVENT_CONSTRAINT(0x02cb, 0x1), /* MEM_LOAD_RETIRED.L1D_LINE_MISS */
  281. PEBS_EVENT_CONSTRAINT(0x04cb, 0x1), /* MEM_LOAD_RETIRED.L2_MISS */
  282. PEBS_EVENT_CONSTRAINT(0x08cb, 0x1), /* MEM_LOAD_RETIRED.L2_LINE_MISS */
  283. PEBS_EVENT_CONSTRAINT(0x10cb, 0x1), /* MEM_LOAD_RETIRED.DTLB_MISS */
  284. EVENT_CONSTRAINT_END
  285. };
  286. static struct event_constraint intel_nehalem_pebs_events[] = {
  287. PEBS_EVENT_CONSTRAINT(0x00c0, 0xf), /* INSTR_RETIRED.ANY */
  288. PEBS_EVENT_CONSTRAINT(0xfec1, 0xf), /* X87_OPS_RETIRED.ANY */
  289. PEBS_EVENT_CONSTRAINT(0x00c5, 0xf), /* BR_INST_RETIRED.MISPRED */
  290. PEBS_EVENT_CONSTRAINT(0x1fc7, 0xf), /* SIMD_INST_RETURED.ANY */
  291. PEBS_EVENT_CONSTRAINT(0x01cb, 0xf), /* MEM_LOAD_RETIRED.L1D_MISS */
  292. PEBS_EVENT_CONSTRAINT(0x02cb, 0xf), /* MEM_LOAD_RETIRED.L1D_LINE_MISS */
  293. PEBS_EVENT_CONSTRAINT(0x04cb, 0xf), /* MEM_LOAD_RETIRED.L2_MISS */
  294. PEBS_EVENT_CONSTRAINT(0x08cb, 0xf), /* MEM_LOAD_RETIRED.L2_LINE_MISS */
  295. PEBS_EVENT_CONSTRAINT(0x10cb, 0xf), /* MEM_LOAD_RETIRED.DTLB_MISS */
  296. EVENT_CONSTRAINT_END
  297. };
  298. static struct event_constraint *
  299. intel_pebs_constraints(struct perf_event *event)
  300. {
  301. struct event_constraint *c;
  302. if (!event->attr.precise_ip)
  303. return NULL;
  304. if (x86_pmu.pebs_constraints) {
  305. for_each_event_constraint(c, x86_pmu.pebs_constraints) {
  306. if ((event->hw.config & c->cmask) == c->code)
  307. return c;
  308. }
  309. }
  310. return &emptyconstraint;
  311. }
  312. static void intel_pmu_pebs_enable(struct perf_event *event)
  313. {
  314. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  315. struct hw_perf_event *hwc = &event->hw;
  316. hwc->config &= ~ARCH_PERFMON_EVENTSEL_INT;
  317. cpuc->pebs_enabled |= 1ULL << hwc->idx;
  318. WARN_ON_ONCE(cpuc->enabled);
  319. if (x86_pmu.intel_cap.pebs_trap && event->attr.precise_ip > 1)
  320. intel_pmu_lbr_enable(event);
  321. }
  322. static void intel_pmu_pebs_disable(struct perf_event *event)
  323. {
  324. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  325. struct hw_perf_event *hwc = &event->hw;
  326. cpuc->pebs_enabled &= ~(1ULL << hwc->idx);
  327. if (cpuc->enabled)
  328. wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
  329. hwc->config |= ARCH_PERFMON_EVENTSEL_INT;
  330. if (x86_pmu.intel_cap.pebs_trap && event->attr.precise_ip > 1)
  331. intel_pmu_lbr_disable(event);
  332. }
  333. static void intel_pmu_pebs_enable_all(void)
  334. {
  335. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  336. if (cpuc->pebs_enabled)
  337. wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
  338. }
  339. static void intel_pmu_pebs_disable_all(void)
  340. {
  341. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  342. if (cpuc->pebs_enabled)
  343. wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
  344. }
  345. #include <asm/insn.h>
  346. static inline bool kernel_ip(unsigned long ip)
  347. {
  348. #ifdef CONFIG_X86_32
  349. return ip > PAGE_OFFSET;
  350. #else
  351. return (long)ip < 0;
  352. #endif
  353. }
  354. static int intel_pmu_pebs_fixup_ip(struct pt_regs *regs)
  355. {
  356. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  357. unsigned long from = cpuc->lbr_entries[0].from;
  358. unsigned long old_to, to = cpuc->lbr_entries[0].to;
  359. unsigned long ip = regs->ip;
  360. /*
  361. * We don't need to fixup if the PEBS assist is fault like
  362. */
  363. if (!x86_pmu.intel_cap.pebs_trap)
  364. return 1;
  365. /*
  366. * No LBR entry, no basic block, no rewinding
  367. */
  368. if (!cpuc->lbr_stack.nr || !from || !to)
  369. return 0;
  370. /*
  371. * Basic blocks should never cross user/kernel boundaries
  372. */
  373. if (kernel_ip(ip) != kernel_ip(to))
  374. return 0;
  375. /*
  376. * unsigned math, either ip is before the start (impossible) or
  377. * the basic block is larger than 1 page (sanity)
  378. */
  379. if ((ip - to) > PAGE_SIZE)
  380. return 0;
  381. /*
  382. * We sampled a branch insn, rewind using the LBR stack
  383. */
  384. if (ip == to) {
  385. regs->ip = from;
  386. return 1;
  387. }
  388. do {
  389. struct insn insn;
  390. u8 buf[MAX_INSN_SIZE];
  391. void *kaddr;
  392. old_to = to;
  393. if (!kernel_ip(ip)) {
  394. int bytes, size = MAX_INSN_SIZE;
  395. bytes = copy_from_user_nmi(buf, (void __user *)to, size);
  396. if (bytes != size)
  397. return 0;
  398. kaddr = buf;
  399. } else
  400. kaddr = (void *)to;
  401. kernel_insn_init(&insn, kaddr);
  402. insn_get_length(&insn);
  403. to += insn.length;
  404. } while (to < ip);
  405. if (to == ip) {
  406. regs->ip = old_to;
  407. return 1;
  408. }
  409. /*
  410. * Even though we decoded the basic block, the instruction stream
  411. * never matched the given IP, either the TO or the IP got corrupted.
  412. */
  413. return 0;
  414. }
  415. static int intel_pmu_save_and_restart(struct perf_event *event);
  416. static void __intel_pmu_pebs_event(struct perf_event *event,
  417. struct pt_regs *iregs, void *__pebs)
  418. {
  419. /*
  420. * We cast to pebs_record_core since that is a subset of
  421. * both formats and we don't use the other fields in this
  422. * routine.
  423. */
  424. struct pebs_record_core *pebs = __pebs;
  425. struct perf_sample_data data;
  426. struct pt_regs regs;
  427. if (!intel_pmu_save_and_restart(event))
  428. return;
  429. perf_sample_data_init(&data, 0);
  430. data.period = event->hw.last_period;
  431. /*
  432. * We use the interrupt regs as a base because the PEBS record
  433. * does not contain a full regs set, specifically it seems to
  434. * lack segment descriptors, which get used by things like
  435. * user_mode().
  436. *
  437. * In the simple case fix up only the IP and BP,SP regs, for
  438. * PERF_SAMPLE_IP and PERF_SAMPLE_CALLCHAIN to function properly.
  439. * A possible PERF_SAMPLE_REGS will have to transfer all regs.
  440. */
  441. regs = *iregs;
  442. regs.ip = pebs->ip;
  443. regs.bp = pebs->bp;
  444. regs.sp = pebs->sp;
  445. if (event->attr.precise_ip > 1 && intel_pmu_pebs_fixup_ip(&regs))
  446. regs.flags |= PERF_EFLAGS_EXACT;
  447. else
  448. regs.flags &= ~PERF_EFLAGS_EXACT;
  449. if (perf_event_overflow(event, 1, &data, &regs))
  450. x86_pmu_stop(event, 0);
  451. }
  452. static void intel_pmu_drain_pebs_core(struct pt_regs *iregs)
  453. {
  454. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  455. struct debug_store *ds = cpuc->ds;
  456. struct perf_event *event = cpuc->events[0]; /* PMC0 only */
  457. struct pebs_record_core *at, *top;
  458. int n;
  459. if (!x86_pmu.pebs_active)
  460. return;
  461. at = (struct pebs_record_core *)(unsigned long)ds->pebs_buffer_base;
  462. top = (struct pebs_record_core *)(unsigned long)ds->pebs_index;
  463. /*
  464. * Whatever else happens, drain the thing
  465. */
  466. ds->pebs_index = ds->pebs_buffer_base;
  467. if (!test_bit(0, cpuc->active_mask))
  468. return;
  469. WARN_ON_ONCE(!event);
  470. if (!event->attr.precise_ip)
  471. return;
  472. n = top - at;
  473. if (n <= 0)
  474. return;
  475. /*
  476. * Should not happen, we program the threshold at 1 and do not
  477. * set a reset value.
  478. */
  479. WARN_ON_ONCE(n > 1);
  480. at += n - 1;
  481. __intel_pmu_pebs_event(event, iregs, at);
  482. }
  483. static void intel_pmu_drain_pebs_nhm(struct pt_regs *iregs)
  484. {
  485. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  486. struct debug_store *ds = cpuc->ds;
  487. struct pebs_record_nhm *at, *top;
  488. struct perf_event *event = NULL;
  489. u64 status = 0;
  490. int bit, n;
  491. if (!x86_pmu.pebs_active)
  492. return;
  493. at = (struct pebs_record_nhm *)(unsigned long)ds->pebs_buffer_base;
  494. top = (struct pebs_record_nhm *)(unsigned long)ds->pebs_index;
  495. ds->pebs_index = ds->pebs_buffer_base;
  496. n = top - at;
  497. if (n <= 0)
  498. return;
  499. /*
  500. * Should not happen, we program the threshold at 1 and do not
  501. * set a reset value.
  502. */
  503. WARN_ON_ONCE(n > MAX_PEBS_EVENTS);
  504. for ( ; at < top; at++) {
  505. for_each_set_bit(bit, (unsigned long *)&at->status, MAX_PEBS_EVENTS) {
  506. event = cpuc->events[bit];
  507. if (!test_bit(bit, cpuc->active_mask))
  508. continue;
  509. WARN_ON_ONCE(!event);
  510. if (!event->attr.precise_ip)
  511. continue;
  512. if (__test_and_set_bit(bit, (unsigned long *)&status))
  513. continue;
  514. break;
  515. }
  516. if (!event || bit >= MAX_PEBS_EVENTS)
  517. continue;
  518. __intel_pmu_pebs_event(event, iregs, at);
  519. }
  520. }
  521. /*
  522. * BTS, PEBS probe and setup
  523. */
  524. static void intel_ds_init(void)
  525. {
  526. /*
  527. * No support for 32bit formats
  528. */
  529. if (!boot_cpu_has(X86_FEATURE_DTES64))
  530. return;
  531. x86_pmu.bts = boot_cpu_has(X86_FEATURE_BTS);
  532. x86_pmu.pebs = boot_cpu_has(X86_FEATURE_PEBS);
  533. if (x86_pmu.pebs) {
  534. char pebs_type = x86_pmu.intel_cap.pebs_trap ? '+' : '-';
  535. int format = x86_pmu.intel_cap.pebs_format;
  536. switch (format) {
  537. case 0:
  538. printk(KERN_CONT "PEBS fmt0%c, ", pebs_type);
  539. x86_pmu.pebs_record_size = sizeof(struct pebs_record_core);
  540. x86_pmu.drain_pebs = intel_pmu_drain_pebs_core;
  541. x86_pmu.pebs_constraints = intel_core_pebs_events;
  542. break;
  543. case 1:
  544. printk(KERN_CONT "PEBS fmt1%c, ", pebs_type);
  545. x86_pmu.pebs_record_size = sizeof(struct pebs_record_nhm);
  546. x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
  547. x86_pmu.pebs_constraints = intel_nehalem_pebs_events;
  548. break;
  549. default:
  550. printk(KERN_CONT "no PEBS fmt%d%c, ", format, pebs_type);
  551. x86_pmu.pebs = 0;
  552. break;
  553. }
  554. }
  555. }
  556. #else /* CONFIG_CPU_SUP_INTEL */
  557. static void reserve_ds_buffers(void)
  558. {
  559. }
  560. static void release_ds_buffers(void)
  561. {
  562. }
  563. #endif /* CONFIG_CPU_SUP_INTEL */