cputable.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/config.h>
  13. #include <linux/string.h>
  14. #include <linux/sched.h>
  15. #include <linux/threads.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. struct cpu_spec* cur_cpu_spec = NULL;
  21. #ifdef CONFIG_PPC64
  22. EXPORT_SYMBOL(cur_cpu_spec);
  23. #endif
  24. /* NOTE:
  25. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  26. * the responsibility of the appropriate CPU save/restore functions to
  27. * eventually copy these settings over. Those save/restore aren't yet
  28. * part of the cputable though. That has to be fixed for both ppc32
  29. * and ppc64
  30. */
  31. #ifdef CONFIG_PPC64
  32. extern void __setup_cpu_power3(unsigned long offset, struct cpu_spec* spec);
  33. extern void __setup_cpu_power4(unsigned long offset, struct cpu_spec* spec);
  34. extern void __setup_cpu_be(unsigned long offset, struct cpu_spec* spec);
  35. #else
  36. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  44. #endif /* CONFIG_PPC32 */
  45. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  46. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  47. * ones as well...
  48. */
  49. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  50. PPC_FEATURE_HAS_MMU)
  51. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  52. /* We only set the spe features if the kernel was compiled with
  53. * spe support
  54. */
  55. #ifdef CONFIG_SPE
  56. #define PPC_FEATURE_SPE_COMP PPC_FEATURE_HAS_SPE
  57. #else
  58. #define PPC_FEATURE_SPE_COMP 0
  59. #endif
  60. struct cpu_spec cpu_specs[] = {
  61. #ifdef CONFIG_PPC64
  62. { /* Power3 */
  63. .pvr_mask = 0xffff0000,
  64. .pvr_value = 0x00400000,
  65. .cpu_name = "POWER3 (630)",
  66. .cpu_features = CPU_FTRS_POWER3,
  67. .cpu_user_features = COMMON_USER_PPC64,
  68. .icache_bsize = 128,
  69. .dcache_bsize = 128,
  70. .num_pmcs = 8,
  71. .cpu_setup = __setup_cpu_power3,
  72. #ifdef CONFIG_OPROFILE
  73. .oprofile_cpu_type = "ppc64/power3",
  74. .oprofile_model = &op_model_rs64,
  75. #endif
  76. },
  77. { /* Power3+ */
  78. .pvr_mask = 0xffff0000,
  79. .pvr_value = 0x00410000,
  80. .cpu_name = "POWER3 (630+)",
  81. .cpu_features = CPU_FTRS_POWER3,
  82. .cpu_user_features = COMMON_USER_PPC64,
  83. .icache_bsize = 128,
  84. .dcache_bsize = 128,
  85. .num_pmcs = 8,
  86. .cpu_setup = __setup_cpu_power3,
  87. #ifdef CONFIG_OPROFILE
  88. .oprofile_cpu_type = "ppc64/power3",
  89. .oprofile_model = &op_model_rs64,
  90. #endif
  91. },
  92. { /* Northstar */
  93. .pvr_mask = 0xffff0000,
  94. .pvr_value = 0x00330000,
  95. .cpu_name = "RS64-II (northstar)",
  96. .cpu_features = CPU_FTRS_RS64,
  97. .cpu_user_features = COMMON_USER_PPC64,
  98. .icache_bsize = 128,
  99. .dcache_bsize = 128,
  100. .num_pmcs = 8,
  101. .cpu_setup = __setup_cpu_power3,
  102. #ifdef CONFIG_OPROFILE
  103. .oprofile_cpu_type = "ppc64/rs64",
  104. .oprofile_model = &op_model_rs64,
  105. #endif
  106. },
  107. { /* Pulsar */
  108. .pvr_mask = 0xffff0000,
  109. .pvr_value = 0x00340000,
  110. .cpu_name = "RS64-III (pulsar)",
  111. .cpu_features = CPU_FTRS_RS64,
  112. .cpu_user_features = COMMON_USER_PPC64,
  113. .icache_bsize = 128,
  114. .dcache_bsize = 128,
  115. .num_pmcs = 8,
  116. .cpu_setup = __setup_cpu_power3,
  117. #ifdef CONFIG_OPROFILE
  118. .oprofile_cpu_type = "ppc64/rs64",
  119. .oprofile_model = &op_model_rs64,
  120. #endif
  121. },
  122. { /* I-star */
  123. .pvr_mask = 0xffff0000,
  124. .pvr_value = 0x00360000,
  125. .cpu_name = "RS64-III (icestar)",
  126. .cpu_features = CPU_FTRS_RS64,
  127. .cpu_user_features = COMMON_USER_PPC64,
  128. .icache_bsize = 128,
  129. .dcache_bsize = 128,
  130. .num_pmcs = 8,
  131. .cpu_setup = __setup_cpu_power3,
  132. #ifdef CONFIG_OPROFILE
  133. .oprofile_cpu_type = "ppc64/rs64",
  134. .oprofile_model = &op_model_rs64,
  135. #endif
  136. },
  137. { /* S-star */
  138. .pvr_mask = 0xffff0000,
  139. .pvr_value = 0x00370000,
  140. .cpu_name = "RS64-IV (sstar)",
  141. .cpu_features = CPU_FTRS_RS64,
  142. .cpu_user_features = COMMON_USER_PPC64,
  143. .icache_bsize = 128,
  144. .dcache_bsize = 128,
  145. .num_pmcs = 8,
  146. .cpu_setup = __setup_cpu_power3,
  147. #ifdef CONFIG_OPROFILE
  148. .oprofile_cpu_type = "ppc64/rs64",
  149. .oprofile_model = &op_model_rs64,
  150. #endif
  151. },
  152. { /* Power4 */
  153. .pvr_mask = 0xffff0000,
  154. .pvr_value = 0x00350000,
  155. .cpu_name = "POWER4 (gp)",
  156. .cpu_features = CPU_FTRS_POWER4,
  157. .cpu_user_features = COMMON_USER_PPC64,
  158. .icache_bsize = 128,
  159. .dcache_bsize = 128,
  160. .num_pmcs = 8,
  161. .cpu_setup = __setup_cpu_power4,
  162. #ifdef CONFIG_OPROFILE
  163. .oprofile_cpu_type = "ppc64/power4",
  164. .oprofile_model = &op_model_rs64,
  165. #endif
  166. },
  167. { /* Power4+ */
  168. .pvr_mask = 0xffff0000,
  169. .pvr_value = 0x00380000,
  170. .cpu_name = "POWER4+ (gq)",
  171. .cpu_features = CPU_FTRS_POWER4,
  172. .cpu_user_features = COMMON_USER_PPC64,
  173. .icache_bsize = 128,
  174. .dcache_bsize = 128,
  175. .num_pmcs = 8,
  176. .cpu_setup = __setup_cpu_power4,
  177. #ifdef CONFIG_OPROFILE
  178. .oprofile_cpu_type = "ppc64/power4",
  179. .oprofile_model = &op_model_power4,
  180. #endif
  181. },
  182. { /* PPC970 */
  183. .pvr_mask = 0xffff0000,
  184. .pvr_value = 0x00390000,
  185. .cpu_name = "PPC970",
  186. .cpu_features = CPU_FTRS_PPC970,
  187. .cpu_user_features = COMMON_USER_PPC64 |
  188. PPC_FEATURE_HAS_ALTIVEC_COMP,
  189. .icache_bsize = 128,
  190. .dcache_bsize = 128,
  191. .num_pmcs = 8,
  192. .cpu_setup = __setup_cpu_ppc970,
  193. #ifdef CONFIG_OPROFILE
  194. .oprofile_cpu_type = "ppc64/970",
  195. .oprofile_model = &op_model_power4,
  196. #endif
  197. },
  198. #endif /* CONFIG_PPC64 */
  199. #if defined(CONFIG_PPC64) || defined(CONFIG_POWER4)
  200. { /* PPC970FX */
  201. .pvr_mask = 0xffff0000,
  202. .pvr_value = 0x003c0000,
  203. .cpu_name = "PPC970FX",
  204. #ifdef CONFIG_PPC32
  205. .cpu_features = CPU_FTRS_970_32,
  206. #else
  207. .cpu_features = CPU_FTRS_PPC970,
  208. #endif
  209. .cpu_user_features = COMMON_USER_PPC64 |
  210. PPC_FEATURE_HAS_ALTIVEC_COMP,
  211. .icache_bsize = 128,
  212. .dcache_bsize = 128,
  213. .num_pmcs = 8,
  214. .cpu_setup = __setup_cpu_ppc970,
  215. #ifdef CONFIG_OPROFILE
  216. .oprofile_cpu_type = "ppc64/970",
  217. .oprofile_model = &op_model_power4,
  218. #endif
  219. },
  220. #endif /* defined(CONFIG_PPC64) || defined(CONFIG_POWER4) */
  221. #ifdef CONFIG_PPC64
  222. { /* PPC970MP */
  223. .pvr_mask = 0xffff0000,
  224. .pvr_value = 0x00440000,
  225. .cpu_name = "PPC970MP",
  226. .cpu_features = CPU_FTRS_PPC970,
  227. .cpu_user_features = COMMON_USER_PPC64 |
  228. PPC_FEATURE_HAS_ALTIVEC_COMP,
  229. .icache_bsize = 128,
  230. .dcache_bsize = 128,
  231. .cpu_setup = __setup_cpu_ppc970,
  232. #ifdef CONFIG_OPROFILE
  233. .oprofile_cpu_type = "ppc64/970",
  234. .oprofile_model = &op_model_power4,
  235. #endif
  236. },
  237. { /* Power5 */
  238. .pvr_mask = 0xffff0000,
  239. .pvr_value = 0x003a0000,
  240. .cpu_name = "POWER5 (gr)",
  241. .cpu_features = CPU_FTRS_POWER5,
  242. .cpu_user_features = COMMON_USER_PPC64,
  243. .icache_bsize = 128,
  244. .dcache_bsize = 128,
  245. .num_pmcs = 6,
  246. .cpu_setup = __setup_cpu_power4,
  247. #ifdef CONFIG_OPROFILE
  248. .oprofile_cpu_type = "ppc64/power5",
  249. .oprofile_model = &op_model_power4,
  250. #endif
  251. },
  252. { /* Power5 */
  253. .pvr_mask = 0xffff0000,
  254. .pvr_value = 0x003b0000,
  255. .cpu_name = "POWER5 (gs)",
  256. .cpu_features = CPU_FTRS_POWER5,
  257. .cpu_user_features = COMMON_USER_PPC64,
  258. .icache_bsize = 128,
  259. .dcache_bsize = 128,
  260. .num_pmcs = 6,
  261. .cpu_setup = __setup_cpu_power4,
  262. #ifdef CONFIG_OPROFILE
  263. .oprofile_cpu_type = "ppc64/power5",
  264. .oprofile_model = &op_model_power4,
  265. #endif
  266. },
  267. { /* BE DD1.x */
  268. .pvr_mask = 0xffff0000,
  269. .pvr_value = 0x00700000,
  270. .cpu_name = "Cell Broadband Engine",
  271. .cpu_features = CPU_FTRS_CELL,
  272. .cpu_user_features = COMMON_USER_PPC64 |
  273. PPC_FEATURE_HAS_ALTIVEC_COMP,
  274. .icache_bsize = 128,
  275. .dcache_bsize = 128,
  276. .cpu_setup = __setup_cpu_be,
  277. },
  278. { /* default match */
  279. .pvr_mask = 0x00000000,
  280. .pvr_value = 0x00000000,
  281. .cpu_name = "POWER4 (compatible)",
  282. .cpu_features = CPU_FTRS_COMPATIBLE,
  283. .cpu_user_features = COMMON_USER_PPC64,
  284. .icache_bsize = 128,
  285. .dcache_bsize = 128,
  286. .num_pmcs = 6,
  287. .cpu_setup = __setup_cpu_power4,
  288. }
  289. #endif /* CONFIG_PPC64 */
  290. #ifdef CONFIG_PPC32
  291. #if CLASSIC_PPC
  292. { /* 601 */
  293. .pvr_mask = 0xffff0000,
  294. .pvr_value = 0x00010000,
  295. .cpu_name = "601",
  296. .cpu_features = CPU_FTRS_PPC601,
  297. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  298. PPC_FEATURE_UNIFIED_CACHE,
  299. .icache_bsize = 32,
  300. .dcache_bsize = 32,
  301. },
  302. { /* 603 */
  303. .pvr_mask = 0xffff0000,
  304. .pvr_value = 0x00030000,
  305. .cpu_name = "603",
  306. .cpu_features = CPU_FTRS_603,
  307. .cpu_user_features = COMMON_USER,
  308. .icache_bsize = 32,
  309. .dcache_bsize = 32,
  310. .cpu_setup = __setup_cpu_603
  311. },
  312. { /* 603e */
  313. .pvr_mask = 0xffff0000,
  314. .pvr_value = 0x00060000,
  315. .cpu_name = "603e",
  316. .cpu_features = CPU_FTRS_603,
  317. .cpu_user_features = COMMON_USER,
  318. .icache_bsize = 32,
  319. .dcache_bsize = 32,
  320. .cpu_setup = __setup_cpu_603
  321. },
  322. { /* 603ev */
  323. .pvr_mask = 0xffff0000,
  324. .pvr_value = 0x00070000,
  325. .cpu_name = "603ev",
  326. .cpu_features = CPU_FTRS_603,
  327. .cpu_user_features = COMMON_USER,
  328. .icache_bsize = 32,
  329. .dcache_bsize = 32,
  330. .cpu_setup = __setup_cpu_603
  331. },
  332. { /* 604 */
  333. .pvr_mask = 0xffff0000,
  334. .pvr_value = 0x00040000,
  335. .cpu_name = "604",
  336. .cpu_features = CPU_FTRS_604,
  337. .cpu_user_features = COMMON_USER,
  338. .icache_bsize = 32,
  339. .dcache_bsize = 32,
  340. .num_pmcs = 2,
  341. .cpu_setup = __setup_cpu_604
  342. },
  343. { /* 604e */
  344. .pvr_mask = 0xfffff000,
  345. .pvr_value = 0x00090000,
  346. .cpu_name = "604e",
  347. .cpu_features = CPU_FTRS_604,
  348. .cpu_user_features = COMMON_USER,
  349. .icache_bsize = 32,
  350. .dcache_bsize = 32,
  351. .num_pmcs = 4,
  352. .cpu_setup = __setup_cpu_604
  353. },
  354. { /* 604r */
  355. .pvr_mask = 0xffff0000,
  356. .pvr_value = 0x00090000,
  357. .cpu_name = "604r",
  358. .cpu_features = CPU_FTRS_604,
  359. .cpu_user_features = COMMON_USER,
  360. .icache_bsize = 32,
  361. .dcache_bsize = 32,
  362. .num_pmcs = 4,
  363. .cpu_setup = __setup_cpu_604
  364. },
  365. { /* 604ev */
  366. .pvr_mask = 0xffff0000,
  367. .pvr_value = 0x000a0000,
  368. .cpu_name = "604ev",
  369. .cpu_features = CPU_FTRS_604,
  370. .cpu_user_features = COMMON_USER,
  371. .icache_bsize = 32,
  372. .dcache_bsize = 32,
  373. .num_pmcs = 4,
  374. .cpu_setup = __setup_cpu_604
  375. },
  376. { /* 740/750 (0x4202, don't support TAU ?) */
  377. .pvr_mask = 0xffffffff,
  378. .pvr_value = 0x00084202,
  379. .cpu_name = "740/750",
  380. .cpu_features = CPU_FTRS_740_NOTAU,
  381. .cpu_user_features = COMMON_USER,
  382. .icache_bsize = 32,
  383. .dcache_bsize = 32,
  384. .num_pmcs = 4,
  385. .cpu_setup = __setup_cpu_750
  386. },
  387. { /* 750CX (80100 and 8010x?) */
  388. .pvr_mask = 0xfffffff0,
  389. .pvr_value = 0x00080100,
  390. .cpu_name = "750CX",
  391. .cpu_features = CPU_FTRS_750,
  392. .cpu_user_features = COMMON_USER,
  393. .icache_bsize = 32,
  394. .dcache_bsize = 32,
  395. .num_pmcs = 4,
  396. .cpu_setup = __setup_cpu_750cx
  397. },
  398. { /* 750CX (82201 and 82202) */
  399. .pvr_mask = 0xfffffff0,
  400. .pvr_value = 0x00082200,
  401. .cpu_name = "750CX",
  402. .cpu_features = CPU_FTRS_750,
  403. .cpu_user_features = COMMON_USER,
  404. .icache_bsize = 32,
  405. .dcache_bsize = 32,
  406. .num_pmcs = 4,
  407. .cpu_setup = __setup_cpu_750cx
  408. },
  409. { /* 750CXe (82214) */
  410. .pvr_mask = 0xfffffff0,
  411. .pvr_value = 0x00082210,
  412. .cpu_name = "750CXe",
  413. .cpu_features = CPU_FTRS_750,
  414. .cpu_user_features = COMMON_USER,
  415. .icache_bsize = 32,
  416. .dcache_bsize = 32,
  417. .num_pmcs = 4,
  418. .cpu_setup = __setup_cpu_750cx
  419. },
  420. { /* 750CXe "Gekko" (83214) */
  421. .pvr_mask = 0xffffffff,
  422. .pvr_value = 0x00083214,
  423. .cpu_name = "750CXe",
  424. .cpu_features = CPU_FTRS_750,
  425. .cpu_user_features = COMMON_USER,
  426. .icache_bsize = 32,
  427. .dcache_bsize = 32,
  428. .num_pmcs = 4,
  429. .cpu_setup = __setup_cpu_750cx
  430. },
  431. { /* 745/755 */
  432. .pvr_mask = 0xfffff000,
  433. .pvr_value = 0x00083000,
  434. .cpu_name = "745/755",
  435. .cpu_features = CPU_FTRS_750,
  436. .cpu_user_features = COMMON_USER,
  437. .icache_bsize = 32,
  438. .dcache_bsize = 32,
  439. .num_pmcs = 4,
  440. .cpu_setup = __setup_cpu_750
  441. },
  442. { /* 750FX rev 1.x */
  443. .pvr_mask = 0xffffff00,
  444. .pvr_value = 0x70000100,
  445. .cpu_name = "750FX",
  446. .cpu_features = CPU_FTRS_750FX1,
  447. .cpu_user_features = COMMON_USER,
  448. .icache_bsize = 32,
  449. .dcache_bsize = 32,
  450. .num_pmcs = 4,
  451. .cpu_setup = __setup_cpu_750
  452. },
  453. { /* 750FX rev 2.0 must disable HID0[DPM] */
  454. .pvr_mask = 0xffffffff,
  455. .pvr_value = 0x70000200,
  456. .cpu_name = "750FX",
  457. .cpu_features = CPU_FTRS_750FX2,
  458. .cpu_user_features = COMMON_USER,
  459. .icache_bsize = 32,
  460. .dcache_bsize = 32,
  461. .num_pmcs = 4,
  462. .cpu_setup = __setup_cpu_750
  463. },
  464. { /* 750FX (All revs except 2.0) */
  465. .pvr_mask = 0xffff0000,
  466. .pvr_value = 0x70000000,
  467. .cpu_name = "750FX",
  468. .cpu_features = CPU_FTRS_750FX,
  469. .cpu_user_features = COMMON_USER,
  470. .icache_bsize = 32,
  471. .dcache_bsize = 32,
  472. .num_pmcs = 4,
  473. .cpu_setup = __setup_cpu_750fx
  474. },
  475. { /* 750GX */
  476. .pvr_mask = 0xffff0000,
  477. .pvr_value = 0x70020000,
  478. .cpu_name = "750GX",
  479. .cpu_features = CPU_FTRS_750GX,
  480. .cpu_user_features = COMMON_USER,
  481. .icache_bsize = 32,
  482. .dcache_bsize = 32,
  483. .num_pmcs = 4,
  484. .cpu_setup = __setup_cpu_750fx
  485. },
  486. { /* 740/750 (L2CR bit need fixup for 740) */
  487. .pvr_mask = 0xffff0000,
  488. .pvr_value = 0x00080000,
  489. .cpu_name = "740/750",
  490. .cpu_features = CPU_FTRS_740,
  491. .cpu_user_features = COMMON_USER,
  492. .icache_bsize = 32,
  493. .dcache_bsize = 32,
  494. .num_pmcs = 4,
  495. .cpu_setup = __setup_cpu_750
  496. },
  497. { /* 7400 rev 1.1 ? (no TAU) */
  498. .pvr_mask = 0xffffffff,
  499. .pvr_value = 0x000c1101,
  500. .cpu_name = "7400 (1.1)",
  501. .cpu_features = CPU_FTRS_7400_NOTAU,
  502. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  503. .icache_bsize = 32,
  504. .dcache_bsize = 32,
  505. .num_pmcs = 4,
  506. .cpu_setup = __setup_cpu_7400
  507. },
  508. { /* 7400 */
  509. .pvr_mask = 0xffff0000,
  510. .pvr_value = 0x000c0000,
  511. .cpu_name = "7400",
  512. .cpu_features = CPU_FTRS_7400,
  513. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  514. .icache_bsize = 32,
  515. .dcache_bsize = 32,
  516. .num_pmcs = 4,
  517. .cpu_setup = __setup_cpu_7400
  518. },
  519. { /* 7410 */
  520. .pvr_mask = 0xffff0000,
  521. .pvr_value = 0x800c0000,
  522. .cpu_name = "7410",
  523. .cpu_features = CPU_FTRS_7400,
  524. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  525. .icache_bsize = 32,
  526. .dcache_bsize = 32,
  527. .num_pmcs = 4,
  528. .cpu_setup = __setup_cpu_7410
  529. },
  530. { /* 7450 2.0 - no doze/nap */
  531. .pvr_mask = 0xffffffff,
  532. .pvr_value = 0x80000200,
  533. .cpu_name = "7450",
  534. .cpu_features = CPU_FTRS_7450_20,
  535. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  536. .icache_bsize = 32,
  537. .dcache_bsize = 32,
  538. .num_pmcs = 6,
  539. .cpu_setup = __setup_cpu_745x
  540. },
  541. { /* 7450 2.1 */
  542. .pvr_mask = 0xffffffff,
  543. .pvr_value = 0x80000201,
  544. .cpu_name = "7450",
  545. .cpu_features = CPU_FTRS_7450_21,
  546. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  547. .icache_bsize = 32,
  548. .dcache_bsize = 32,
  549. .num_pmcs = 6,
  550. .cpu_setup = __setup_cpu_745x
  551. },
  552. { /* 7450 2.3 and newer */
  553. .pvr_mask = 0xffff0000,
  554. .pvr_value = 0x80000000,
  555. .cpu_name = "7450",
  556. .cpu_features = CPU_FTRS_7450_23,
  557. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  558. .icache_bsize = 32,
  559. .dcache_bsize = 32,
  560. .num_pmcs = 6,
  561. .cpu_setup = __setup_cpu_745x
  562. },
  563. { /* 7455 rev 1.x */
  564. .pvr_mask = 0xffffff00,
  565. .pvr_value = 0x80010100,
  566. .cpu_name = "7455",
  567. .cpu_features = CPU_FTRS_7455_1,
  568. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  569. .icache_bsize = 32,
  570. .dcache_bsize = 32,
  571. .num_pmcs = 6,
  572. .cpu_setup = __setup_cpu_745x
  573. },
  574. { /* 7455 rev 2.0 */
  575. .pvr_mask = 0xffffffff,
  576. .pvr_value = 0x80010200,
  577. .cpu_name = "7455",
  578. .cpu_features = CPU_FTRS_7455_20,
  579. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  580. .icache_bsize = 32,
  581. .dcache_bsize = 32,
  582. .num_pmcs = 6,
  583. .cpu_setup = __setup_cpu_745x
  584. },
  585. { /* 7455 others */
  586. .pvr_mask = 0xffff0000,
  587. .pvr_value = 0x80010000,
  588. .cpu_name = "7455",
  589. .cpu_features = CPU_FTRS_7455,
  590. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  591. .icache_bsize = 32,
  592. .dcache_bsize = 32,
  593. .num_pmcs = 6,
  594. .cpu_setup = __setup_cpu_745x
  595. },
  596. { /* 7447/7457 Rev 1.0 */
  597. .pvr_mask = 0xffffffff,
  598. .pvr_value = 0x80020100,
  599. .cpu_name = "7447/7457",
  600. .cpu_features = CPU_FTRS_7447_10,
  601. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  602. .icache_bsize = 32,
  603. .dcache_bsize = 32,
  604. .num_pmcs = 6,
  605. .cpu_setup = __setup_cpu_745x
  606. },
  607. { /* 7447/7457 Rev 1.1 */
  608. .pvr_mask = 0xffffffff,
  609. .pvr_value = 0x80020101,
  610. .cpu_name = "7447/7457",
  611. .cpu_features = CPU_FTRS_7447_10,
  612. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  613. .icache_bsize = 32,
  614. .dcache_bsize = 32,
  615. .num_pmcs = 6,
  616. .cpu_setup = __setup_cpu_745x
  617. },
  618. { /* 7447/7457 Rev 1.2 and later */
  619. .pvr_mask = 0xffff0000,
  620. .pvr_value = 0x80020000,
  621. .cpu_name = "7447/7457",
  622. .cpu_features = CPU_FTRS_7447,
  623. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  624. .icache_bsize = 32,
  625. .dcache_bsize = 32,
  626. .num_pmcs = 6,
  627. .cpu_setup = __setup_cpu_745x
  628. },
  629. { /* 7447A */
  630. .pvr_mask = 0xffff0000,
  631. .pvr_value = 0x80030000,
  632. .cpu_name = "7447A",
  633. .cpu_features = CPU_FTRS_7447A,
  634. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  635. .icache_bsize = 32,
  636. .dcache_bsize = 32,
  637. .num_pmcs = 6,
  638. .cpu_setup = __setup_cpu_745x
  639. },
  640. { /* 7448 */
  641. .pvr_mask = 0xffff0000,
  642. .pvr_value = 0x80040000,
  643. .cpu_name = "7448",
  644. .cpu_features = CPU_FTRS_7447A,
  645. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  646. .icache_bsize = 32,
  647. .dcache_bsize = 32,
  648. .num_pmcs = 6,
  649. .cpu_setup = __setup_cpu_745x
  650. },
  651. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  652. .pvr_mask = 0x7fff0000,
  653. .pvr_value = 0x00810000,
  654. .cpu_name = "82xx",
  655. .cpu_features = CPU_FTRS_82XX,
  656. .cpu_user_features = COMMON_USER,
  657. .icache_bsize = 32,
  658. .dcache_bsize = 32,
  659. .cpu_setup = __setup_cpu_603
  660. },
  661. { /* All G2_LE (603e core, plus some) have the same pvr */
  662. .pvr_mask = 0x7fff0000,
  663. .pvr_value = 0x00820000,
  664. .cpu_name = "G2_LE",
  665. .cpu_features = CPU_FTRS_G2_LE,
  666. .cpu_user_features = COMMON_USER,
  667. .icache_bsize = 32,
  668. .dcache_bsize = 32,
  669. .cpu_setup = __setup_cpu_603
  670. },
  671. { /* e300 (a 603e core, plus some) on 83xx */
  672. .pvr_mask = 0x7fff0000,
  673. .pvr_value = 0x00830000,
  674. .cpu_name = "e300",
  675. .cpu_features = CPU_FTRS_E300,
  676. .cpu_user_features = COMMON_USER,
  677. .icache_bsize = 32,
  678. .dcache_bsize = 32,
  679. .cpu_setup = __setup_cpu_603
  680. },
  681. { /* default match, we assume split I/D cache & TB (non-601)... */
  682. .pvr_mask = 0x00000000,
  683. .pvr_value = 0x00000000,
  684. .cpu_name = "(generic PPC)",
  685. .cpu_features = CPU_FTRS_CLASSIC32,
  686. .cpu_user_features = COMMON_USER,
  687. .icache_bsize = 32,
  688. .dcache_bsize = 32,
  689. },
  690. #endif /* CLASSIC_PPC */
  691. #ifdef CONFIG_8xx
  692. { /* 8xx */
  693. .pvr_mask = 0xffff0000,
  694. .pvr_value = 0x00500000,
  695. .cpu_name = "8xx",
  696. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  697. * if the 8xx code is there.... */
  698. .cpu_features = CPU_FTRS_8XX,
  699. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  700. .icache_bsize = 16,
  701. .dcache_bsize = 16,
  702. },
  703. #endif /* CONFIG_8xx */
  704. #ifdef CONFIG_40x
  705. { /* 403GC */
  706. .pvr_mask = 0xffffff00,
  707. .pvr_value = 0x00200200,
  708. .cpu_name = "403GC",
  709. .cpu_features = CPU_FTRS_40X,
  710. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  711. .icache_bsize = 16,
  712. .dcache_bsize = 16,
  713. },
  714. { /* 403GCX */
  715. .pvr_mask = 0xffffff00,
  716. .pvr_value = 0x00201400,
  717. .cpu_name = "403GCX",
  718. .cpu_features = CPU_FTRS_40X,
  719. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  720. .icache_bsize = 16,
  721. .dcache_bsize = 16,
  722. },
  723. { /* 403G ?? */
  724. .pvr_mask = 0xffff0000,
  725. .pvr_value = 0x00200000,
  726. .cpu_name = "403G ??",
  727. .cpu_features = CPU_FTRS_40X,
  728. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  729. .icache_bsize = 16,
  730. .dcache_bsize = 16,
  731. },
  732. { /* 405GP */
  733. .pvr_mask = 0xffff0000,
  734. .pvr_value = 0x40110000,
  735. .cpu_name = "405GP",
  736. .cpu_features = CPU_FTRS_40X,
  737. .cpu_user_features = PPC_FEATURE_32 |
  738. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  739. .icache_bsize = 32,
  740. .dcache_bsize = 32,
  741. },
  742. { /* STB 03xxx */
  743. .pvr_mask = 0xffff0000,
  744. .pvr_value = 0x40130000,
  745. .cpu_name = "STB03xxx",
  746. .cpu_features = CPU_FTRS_40X,
  747. .cpu_user_features = PPC_FEATURE_32 |
  748. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  749. .icache_bsize = 32,
  750. .dcache_bsize = 32,
  751. },
  752. { /* STB 04xxx */
  753. .pvr_mask = 0xffff0000,
  754. .pvr_value = 0x41810000,
  755. .cpu_name = "STB04xxx",
  756. .cpu_features = CPU_FTRS_40X,
  757. .cpu_user_features = PPC_FEATURE_32 |
  758. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  759. .icache_bsize = 32,
  760. .dcache_bsize = 32,
  761. },
  762. { /* NP405L */
  763. .pvr_mask = 0xffff0000,
  764. .pvr_value = 0x41610000,
  765. .cpu_name = "NP405L",
  766. .cpu_features = CPU_FTRS_40X,
  767. .cpu_user_features = PPC_FEATURE_32 |
  768. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  769. .icache_bsize = 32,
  770. .dcache_bsize = 32,
  771. },
  772. { /* NP4GS3 */
  773. .pvr_mask = 0xffff0000,
  774. .pvr_value = 0x40B10000,
  775. .cpu_name = "NP4GS3",
  776. .cpu_features = CPU_FTRS_40X,
  777. .cpu_user_features = PPC_FEATURE_32 |
  778. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  779. .icache_bsize = 32,
  780. .dcache_bsize = 32,
  781. },
  782. { /* NP405H */
  783. .pvr_mask = 0xffff0000,
  784. .pvr_value = 0x41410000,
  785. .cpu_name = "NP405H",
  786. .cpu_features = CPU_FTRS_40X,
  787. .cpu_user_features = PPC_FEATURE_32 |
  788. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  789. .icache_bsize = 32,
  790. .dcache_bsize = 32,
  791. },
  792. { /* 405GPr */
  793. .pvr_mask = 0xffff0000,
  794. .pvr_value = 0x50910000,
  795. .cpu_name = "405GPr",
  796. .cpu_features = CPU_FTRS_40X,
  797. .cpu_user_features = PPC_FEATURE_32 |
  798. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  799. .icache_bsize = 32,
  800. .dcache_bsize = 32,
  801. },
  802. { /* STBx25xx */
  803. .pvr_mask = 0xffff0000,
  804. .pvr_value = 0x51510000,
  805. .cpu_name = "STBx25xx",
  806. .cpu_features = CPU_FTRS_40X,
  807. .cpu_user_features = PPC_FEATURE_32 |
  808. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  809. .icache_bsize = 32,
  810. .dcache_bsize = 32,
  811. },
  812. { /* 405LP */
  813. .pvr_mask = 0xffff0000,
  814. .pvr_value = 0x41F10000,
  815. .cpu_name = "405LP",
  816. .cpu_features = CPU_FTRS_40X,
  817. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  818. .icache_bsize = 32,
  819. .dcache_bsize = 32,
  820. },
  821. { /* Xilinx Virtex-II Pro */
  822. .pvr_mask = 0xffff0000,
  823. .pvr_value = 0x20010000,
  824. .cpu_name = "Virtex-II Pro",
  825. .cpu_features = CPU_FTRS_40X,
  826. .cpu_user_features = PPC_FEATURE_32 |
  827. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  828. .icache_bsize = 32,
  829. .dcache_bsize = 32,
  830. },
  831. { /* 405EP */
  832. .pvr_mask = 0xffff0000,
  833. .pvr_value = 0x51210000,
  834. .cpu_name = "405EP",
  835. .cpu_features = CPU_FTRS_40X,
  836. .cpu_user_features = PPC_FEATURE_32 |
  837. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  838. .icache_bsize = 32,
  839. .dcache_bsize = 32,
  840. },
  841. #endif /* CONFIG_40x */
  842. #ifdef CONFIG_44x
  843. {
  844. .pvr_mask = 0xf0000fff,
  845. .pvr_value = 0x40000850,
  846. .cpu_name = "440EP Rev. A",
  847. .cpu_features = CPU_FTRS_44X,
  848. .cpu_user_features = COMMON_USER, /* 440EP has an FPU */
  849. .icache_bsize = 32,
  850. .dcache_bsize = 32,
  851. },
  852. {
  853. .pvr_mask = 0xf0000fff,
  854. .pvr_value = 0x400008d3,
  855. .cpu_name = "440EP Rev. B",
  856. .cpu_features = CPU_FTRS_44X,
  857. .cpu_user_features = COMMON_USER, /* 440EP has an FPU */
  858. .icache_bsize = 32,
  859. .dcache_bsize = 32,
  860. },
  861. { /* 440GP Rev. B */
  862. .pvr_mask = 0xf0000fff,
  863. .pvr_value = 0x40000440,
  864. .cpu_name = "440GP Rev. B",
  865. .cpu_features = CPU_FTRS_44X,
  866. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  867. .icache_bsize = 32,
  868. .dcache_bsize = 32,
  869. },
  870. { /* 440GP Rev. C */
  871. .pvr_mask = 0xf0000fff,
  872. .pvr_value = 0x40000481,
  873. .cpu_name = "440GP Rev. C",
  874. .cpu_features = CPU_FTRS_44X,
  875. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  876. .icache_bsize = 32,
  877. .dcache_bsize = 32,
  878. },
  879. { /* 440GX Rev. A */
  880. .pvr_mask = 0xf0000fff,
  881. .pvr_value = 0x50000850,
  882. .cpu_name = "440GX Rev. A",
  883. .cpu_features = CPU_FTRS_44X,
  884. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  885. .icache_bsize = 32,
  886. .dcache_bsize = 32,
  887. },
  888. { /* 440GX Rev. B */
  889. .pvr_mask = 0xf0000fff,
  890. .pvr_value = 0x50000851,
  891. .cpu_name = "440GX Rev. B",
  892. .cpu_features = CPU_FTRS_44X,
  893. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  894. .icache_bsize = 32,
  895. .dcache_bsize = 32,
  896. },
  897. { /* 440GX Rev. C */
  898. .pvr_mask = 0xf0000fff,
  899. .pvr_value = 0x50000892,
  900. .cpu_name = "440GX Rev. C",
  901. .cpu_features = CPU_FTRS_44X,
  902. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  903. .icache_bsize = 32,
  904. .dcache_bsize = 32,
  905. },
  906. { /* 440GX Rev. F */
  907. .pvr_mask = 0xf0000fff,
  908. .pvr_value = 0x50000894,
  909. .cpu_name = "440GX Rev. F",
  910. .cpu_features = CPU_FTRS_44X,
  911. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  912. .icache_bsize = 32,
  913. .dcache_bsize = 32,
  914. },
  915. { /* 440SP Rev. A */
  916. .pvr_mask = 0xff000fff,
  917. .pvr_value = 0x53000891,
  918. .cpu_name = "440SP Rev. A",
  919. .cpu_features = CPU_FTRS_44X,
  920. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  921. .icache_bsize = 32,
  922. .dcache_bsize = 32,
  923. },
  924. #endif /* CONFIG_44x */
  925. #ifdef CONFIG_FSL_BOOKE
  926. { /* e200z5 */
  927. .pvr_mask = 0xfff00000,
  928. .pvr_value = 0x81000000,
  929. .cpu_name = "e200z5",
  930. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  931. .cpu_features = CPU_FTRS_E200,
  932. .cpu_user_features = PPC_FEATURE_32 |
  933. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_EFP_SINGLE |
  934. PPC_FEATURE_UNIFIED_CACHE,
  935. .dcache_bsize = 32,
  936. },
  937. { /* e200z6 */
  938. .pvr_mask = 0xfff00000,
  939. .pvr_value = 0x81100000,
  940. .cpu_name = "e200z6",
  941. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  942. .cpu_features = CPU_FTRS_E200,
  943. .cpu_user_features = PPC_FEATURE_32 |
  944. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  945. PPC_FEATURE_HAS_EFP_SINGLE |
  946. PPC_FEATURE_UNIFIED_CACHE,
  947. .dcache_bsize = 32,
  948. },
  949. { /* e500 */
  950. .pvr_mask = 0xffff0000,
  951. .pvr_value = 0x80200000,
  952. .cpu_name = "e500",
  953. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  954. .cpu_features = CPU_FTRS_E500,
  955. .cpu_user_features = PPC_FEATURE_32 |
  956. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  957. PPC_FEATURE_HAS_EFP_SINGLE,
  958. .icache_bsize = 32,
  959. .dcache_bsize = 32,
  960. .num_pmcs = 4,
  961. },
  962. { /* e500v2 */
  963. .pvr_mask = 0xffff0000,
  964. .pvr_value = 0x80210000,
  965. .cpu_name = "e500v2",
  966. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  967. .cpu_features = CPU_FTRS_E500_2,
  968. .cpu_user_features = PPC_FEATURE_32 |
  969. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  970. PPC_FEATURE_HAS_EFP_SINGLE | PPC_FEATURE_HAS_EFP_DOUBLE,
  971. .icache_bsize = 32,
  972. .dcache_bsize = 32,
  973. .num_pmcs = 4,
  974. },
  975. #endif
  976. #if !CLASSIC_PPC
  977. { /* default match */
  978. .pvr_mask = 0x00000000,
  979. .pvr_value = 0x00000000,
  980. .cpu_name = "(generic PPC)",
  981. .cpu_features = CPU_FTRS_GENERIC_32,
  982. .cpu_user_features = PPC_FEATURE_32,
  983. .icache_bsize = 32,
  984. .dcache_bsize = 32,
  985. }
  986. #endif /* !CLASSIC_PPC */
  987. #endif /* CONFIG_PPC32 */
  988. };