iop13xx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. #ifndef _IOP13XX_HW_H_
  2. #define _IOP13XX_HW_H_
  3. #ifndef __ASSEMBLY__
  4. /* The ATU offsets can change based on the strapping */
  5. extern u32 iop13xx_atux_pmmr_offset;
  6. extern u32 iop13xx_atue_pmmr_offset;
  7. void iop13xx_init_irq(void);
  8. void iop13xx_map_io(void);
  9. void iop13xx_platform_init(void);
  10. void iop13xx_add_tpmi_devices(void);
  11. void iop13xx_init_irq(void);
  12. /* CPUID CP6 R0 Page 0 */
  13. static inline int iop13xx_cpu_id(void)
  14. {
  15. int id;
  16. asm volatile("mrc p6, 0, %0, c0, c0, 0":"=r" (id));
  17. return id;
  18. }
  19. #endif
  20. /*
  21. * IOP13XX I/O and Mem space regions for PCI autoconfiguration
  22. */
  23. #define IOP13XX_MAX_RAM_SIZE 0x80000000UL /* 2GB */
  24. #define IOP13XX_PCI_OFFSET IOP13XX_MAX_RAM_SIZE
  25. /* PCI MAP
  26. * bus range cpu phys cpu virt note
  27. * 0x0000.0000 + 2GB (n/a) (n/a) inbound, 1:1 mapping with Physical RAM
  28. * 0x8000.0000 + 928M 0x1.8000.0000 (ioremap) PCIX outbound memory window
  29. * 0x8000.0000 + 928M 0x2.8000.0000 (ioremap) PCIE outbound memory window
  30. *
  31. * IO MAP
  32. * 0x1000 + 64K 0x0.fffb.1000 0xfec6.1000 PCIX outbound i/o window
  33. * 0x1000 + 64K 0x0.fffd.1000 0xfed7.1000 PCIE outbound i/o window
  34. */
  35. #define IOP13XX_PCIX_IO_WINDOW_SIZE 0x10000UL
  36. #define IOP13XX_PCIX_LOWER_IO_PA 0xfffb0000UL
  37. #define IOP13XX_PCIX_LOWER_IO_VA 0xfec60000UL
  38. #define IOP13XX_PCIX_LOWER_IO_BA 0x0UL /* OIOTVR */
  39. #define IOP13XX_PCIX_IO_BUS_OFFSET 0x1000UL
  40. #define IOP13XX_PCIX_UPPER_IO_PA (IOP13XX_PCIX_LOWER_IO_PA +\
  41. IOP13XX_PCIX_IO_WINDOW_SIZE - 1)
  42. #define IOP13XX_PCIX_UPPER_IO_VA (IOP13XX_PCIX_LOWER_IO_VA +\
  43. IOP13XX_PCIX_IO_WINDOW_SIZE - 1)
  44. #define IOP13XX_PCIX_IO_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\
  45. (IOP13XX_PCIX_LOWER_IO_PA\
  46. - IOP13XX_PCIX_LOWER_IO_VA))
  47. #define IOP13XX_PCIX_MEM_PHYS_OFFSET 0x100000000ULL
  48. #define IOP13XX_PCIX_MEM_WINDOW_SIZE 0x3a000000UL
  49. #define IOP13XX_PCIX_LOWER_MEM_BA (PHYS_OFFSET + IOP13XX_PCI_OFFSET)
  50. #define IOP13XX_PCIX_LOWER_MEM_PA (IOP13XX_PCIX_MEM_PHYS_OFFSET +\
  51. IOP13XX_PCIX_LOWER_MEM_BA)
  52. #define IOP13XX_PCIX_UPPER_MEM_PA (IOP13XX_PCIX_LOWER_MEM_PA +\
  53. IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)
  54. #define IOP13XX_PCIX_UPPER_MEM_BA (IOP13XX_PCIX_LOWER_MEM_BA +\
  55. IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)
  56. #define IOP13XX_PCIX_MEM_COOKIE 0x80000000UL
  57. #define IOP13XX_PCIX_LOWER_MEM_RA IOP13XX_PCIX_MEM_COOKIE
  58. #define IOP13XX_PCIX_UPPER_MEM_RA (IOP13XX_PCIX_LOWER_MEM_RA +\
  59. IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)
  60. #define IOP13XX_PCIX_MEM_OFFSET (IOP13XX_PCIX_MEM_COOKIE -\
  61. IOP13XX_PCIX_LOWER_MEM_BA)
  62. /* PCI-E ranges */
  63. #define IOP13XX_PCIE_IO_WINDOW_SIZE 0x10000UL
  64. #define IOP13XX_PCIE_LOWER_IO_PA 0xfffd0000UL
  65. #define IOP13XX_PCIE_LOWER_IO_VA 0xfed70000UL
  66. #define IOP13XX_PCIE_LOWER_IO_BA 0x0UL /* OIOTVR */
  67. #define IOP13XX_PCIE_IO_BUS_OFFSET 0x1000UL
  68. #define IOP13XX_PCIE_UPPER_IO_PA (IOP13XX_PCIE_LOWER_IO_PA +\
  69. IOP13XX_PCIE_IO_WINDOW_SIZE - 1)
  70. #define IOP13XX_PCIE_UPPER_IO_VA (IOP13XX_PCIE_LOWER_IO_VA +\
  71. IOP13XX_PCIE_IO_WINDOW_SIZE - 1)
  72. #define IOP13XX_PCIE_UPPER_IO_BA (IOP13XX_PCIE_LOWER_IO_BA +\
  73. IOP13XX_PCIE_IO_WINDOW_SIZE - 1)
  74. #define IOP13XX_PCIE_IO_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\
  75. (IOP13XX_PCIE_LOWER_IO_PA\
  76. - IOP13XX_PCIE_LOWER_IO_VA))
  77. #define IOP13XX_PCIE_MEM_PHYS_OFFSET 0x200000000ULL
  78. #define IOP13XX_PCIE_MEM_WINDOW_SIZE 0x3a000000UL
  79. #define IOP13XX_PCIE_LOWER_MEM_BA (PHYS_OFFSET + IOP13XX_PCI_OFFSET)
  80. #define IOP13XX_PCIE_LOWER_MEM_PA (IOP13XX_PCIE_MEM_PHYS_OFFSET +\
  81. IOP13XX_PCIE_LOWER_MEM_BA)
  82. #define IOP13XX_PCIE_UPPER_MEM_PA (IOP13XX_PCIE_LOWER_MEM_PA +\
  83. IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)
  84. #define IOP13XX_PCIE_UPPER_MEM_BA (IOP13XX_PCIE_LOWER_MEM_BA +\
  85. IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)
  86. /* All 0xc000.0000 - 0xfdff.ffff addresses belong to PCIe */
  87. #define IOP13XX_PCIE_MEM_COOKIE 0xc0000000UL
  88. #define IOP13XX_PCIE_LOWER_MEM_RA IOP13XX_PCIE_MEM_COOKIE
  89. #define IOP13XX_PCIE_UPPER_MEM_RA (IOP13XX_PCIE_LOWER_MEM_RA +\
  90. IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)
  91. #define IOP13XX_PCIE_MEM_OFFSET (IOP13XX_PCIE_MEM_COOKIE -\
  92. IOP13XX_PCIE_LOWER_MEM_BA)
  93. /* PBI Ranges */
  94. #define IOP13XX_PBI_LOWER_MEM_PA 0xf0000000UL
  95. #define IOP13XX_PBI_MEM_WINDOW_SIZE 0x04000000UL
  96. #define IOP13XX_PBI_MEM_COOKIE 0xfa000000UL
  97. #define IOP13XX_PBI_LOWER_MEM_RA IOP13XX_PBI_MEM_COOKIE
  98. #define IOP13XX_PBI_UPPER_MEM_RA (IOP13XX_PBI_LOWER_MEM_RA +\
  99. IOP13XX_PBI_MEM_WINDOW_SIZE - 1)
  100. /*
  101. * IOP13XX chipset registers
  102. */
  103. #define IOP13XX_PMMR_PHYS_MEM_BASE 0xffd80000UL /* PMMR phys. address */
  104. #define IOP13XX_PMMR_VIRT_MEM_BASE 0xfee80000UL /* PMMR phys. address */
  105. #define IOP13XX_PMMR_MEM_WINDOW_SIZE 0x80000
  106. #define IOP13XX_PMMR_UPPER_MEM_VA (IOP13XX_PMMR_VIRT_MEM_BASE +\
  107. IOP13XX_PMMR_MEM_WINDOW_SIZE - 1)
  108. #define IOP13XX_PMMR_UPPER_MEM_PA (IOP13XX_PMMR_PHYS_MEM_BASE +\
  109. IOP13XX_PMMR_MEM_WINDOW_SIZE - 1)
  110. #define IOP13XX_PMMR_VIRT_TO_PHYS(addr) (u32) ((u32) addr +\
  111. (IOP13XX_PMMR_PHYS_MEM_BASE\
  112. - IOP13XX_PMMR_VIRT_MEM_BASE))
  113. #define IOP13XX_PMMR_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\
  114. (IOP13XX_PMMR_PHYS_MEM_BASE\
  115. - IOP13XX_PMMR_VIRT_MEM_BASE))
  116. #define IOP13XX_REG_ADDR32(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))
  117. #define IOP13XX_REG_ADDR16(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))
  118. #define IOP13XX_REG_ADDR8(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))
  119. #define IOP13XX_REG_ADDR32_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))
  120. #define IOP13XX_REG_ADDR16_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))
  121. #define IOP13XX_REG_ADDR8_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))
  122. #define IOP13XX_PMMR_SIZE 0x00080000
  123. /*=================== Defines for Platform Devices =====================*/
  124. #define IOP13XX_UART0_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002300)
  125. #define IOP13XX_UART1_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002340)
  126. #define IOP13XX_UART0_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002300)
  127. #define IOP13XX_UART1_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002340)
  128. #define IOP13XX_I2C0_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002500)
  129. #define IOP13XX_I2C1_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002520)
  130. #define IOP13XX_I2C2_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002540)
  131. #define IOP13XX_I2C0_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002500)
  132. #define IOP13XX_I2C1_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002520)
  133. #define IOP13XX_I2C2_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002540)
  134. /* ATU selection flags */
  135. /* IOP13XX_INIT_ATU_DEFAULT = Rely on CONFIG_IOP13XX_ATU* */
  136. #define IOP13XX_INIT_ATU_DEFAULT (0)
  137. #define IOP13XX_INIT_ATU_ATUX (1 << 0)
  138. #define IOP13XX_INIT_ATU_ATUE (1 << 1)
  139. #define IOP13XX_INIT_ATU_NONE (1 << 2)
  140. /* UART selection flags */
  141. /* IOP13XX_INIT_UART_DEFAULT = Rely on CONFIG_IOP13XX_UART* */
  142. #define IOP13XX_INIT_UART_DEFAULT (0)
  143. #define IOP13XX_INIT_UART_0 (1 << 0)
  144. #define IOP13XX_INIT_UART_1 (1 << 1)
  145. /* I2C selection flags */
  146. /* IOP13XX_INIT_I2C_DEFAULT = Rely on CONFIG_IOP13XX_I2C* */
  147. #define IOP13XX_INIT_I2C_DEFAULT (0)
  148. #define IOP13XX_INIT_I2C_0 (1 << 0)
  149. #define IOP13XX_INIT_I2C_1 (1 << 1)
  150. #define IOP13XX_INIT_I2C_2 (1 << 2)
  151. #define IQ81340_NUM_UART 2
  152. #define IQ81340_NUM_I2C 3
  153. #define IQ81340_NUM_PHYS_MAP_FLASH 1
  154. #define IQ81340_MAX_PLAT_DEVICES (IQ81340_NUM_UART +\
  155. IQ81340_NUM_I2C +\
  156. IQ81340_NUM_PHYS_MAP_FLASH)
  157. /*========================== PMMR offsets for key registers ============*/
  158. #define IOP13XX_ATU0_PMMR_OFFSET 0x00048000
  159. #define IOP13XX_ATU1_PMMR_OFFSET 0x0004c000
  160. #define IOP13XX_ATU2_PMMR_OFFSET 0x0004d000
  161. #define IOP13XX_ADMA0_PMMR_OFFSET 0x00000000
  162. #define IOP13XX_ADMA1_PMMR_OFFSET 0x00000200
  163. #define IOP13XX_ADMA2_PMMR_OFFSET 0x00000400
  164. #define IOP13XX_PBI_PMMR_OFFSET 0x00001580
  165. #define IOP13XX_MU_PMMR_OFFSET 0x00004000
  166. #define IOP13XX_ESSR0_PMMR_OFFSET 0x00002188
  167. #define IOP13XX_ESSR0 IOP13XX_REG_ADDR32(0x00002188)
  168. #define IOP13XX_ESSR0_IFACE_MASK 0x00004000 /* Interface PCI-X / PCI-E */
  169. #define IOP13XX_CONTROLLER_ONLY (1 << 14)
  170. #define IOP13XX_INTERFACE_SEL_PCIX (1 << 15)
  171. #define IOP13XX_PMON_PMMR_OFFSET 0x0001A000
  172. #define IOP13XX_PMON_BASE (IOP13XX_PMMR_VIRT_MEM_BASE +\
  173. IOP13XX_PMON_PMMR_OFFSET)
  174. #define IOP13XX_PMON_PHYSBASE (IOP13XX_PMMR_PHYS_MEM_BASE +\
  175. IOP13XX_PMON_PMMR_OFFSET)
  176. #define IOP13XX_PMON_CMD0 (IOP13XX_PMON_BASE + 0x0)
  177. #define IOP13XX_PMON_EVR0 (IOP13XX_PMON_BASE + 0x4)
  178. #define IOP13XX_PMON_STS0 (IOP13XX_PMON_BASE + 0x8)
  179. #define IOP13XX_PMON_DATA0 (IOP13XX_PMON_BASE + 0xC)
  180. #define IOP13XX_PMON_CMD3 (IOP13XX_PMON_BASE + 0x30)
  181. #define IOP13XX_PMON_EVR3 (IOP13XX_PMON_BASE + 0x34)
  182. #define IOP13XX_PMON_STS3 (IOP13XX_PMON_BASE + 0x38)
  183. #define IOP13XX_PMON_DATA3 (IOP13XX_PMON_BASE + 0x3C)
  184. #define IOP13XX_PMON_CMD7 (IOP13XX_PMON_BASE + 0x70)
  185. #define IOP13XX_PMON_EVR7 (IOP13XX_PMON_BASE + 0x74)
  186. #define IOP13XX_PMON_STS7 (IOP13XX_PMON_BASE + 0x78)
  187. #define IOP13XX_PMON_DATA7 (IOP13XX_PMON_BASE + 0x7C)
  188. #define IOP13XX_PMONEN (IOP13XX_PMMR_VIRT_MEM_BASE + 0x4E040)
  189. #define IOP13XX_PMONSTAT (IOP13XX_PMMR_VIRT_MEM_BASE + 0x4E044)
  190. /*================================ATU===================================*/
  191. #define IOP13XX_ATUX_OFFSET(ofs) IOP13XX_REG_ADDR32(\
  192. iop13xx_atux_pmmr_offset + (ofs))
  193. #define IOP13XX_ATUX_DID IOP13XX_REG_ADDR16(\
  194. iop13xx_atux_pmmr_offset + 0x2)
  195. #define IOP13XX_ATUX_ATUCMD IOP13XX_REG_ADDR16(\
  196. iop13xx_atux_pmmr_offset + 0x4)
  197. #define IOP13XX_ATUX_ATUSR IOP13XX_REG_ADDR16(\
  198. iop13xx_atux_pmmr_offset + 0x6)
  199. #define IOP13XX_ATUX_IABAR0 IOP13XX_ATUX_OFFSET(0x10)
  200. #define IOP13XX_ATUX_IAUBAR0 IOP13XX_ATUX_OFFSET(0x14)
  201. #define IOP13XX_ATUX_IABAR1 IOP13XX_ATUX_OFFSET(0x18)
  202. #define IOP13XX_ATUX_IAUBAR1 IOP13XX_ATUX_OFFSET(0x1c)
  203. #define IOP13XX_ATUX_IABAR2 IOP13XX_ATUX_OFFSET(0x20)
  204. #define IOP13XX_ATUX_IAUBAR2 IOP13XX_ATUX_OFFSET(0x24)
  205. #define IOP13XX_ATUX_IALR0 IOP13XX_ATUX_OFFSET(0x40)
  206. #define IOP13XX_ATUX_IATVR0 IOP13XX_ATUX_OFFSET(0x44)
  207. #define IOP13XX_ATUX_IAUTVR0 IOP13XX_ATUX_OFFSET(0x48)
  208. #define IOP13XX_ATUX_IALR1 IOP13XX_ATUX_OFFSET(0x4c)
  209. #define IOP13XX_ATUX_IATVR1 IOP13XX_ATUX_OFFSET(0x50)
  210. #define IOP13XX_ATUX_IAUTVR1 IOP13XX_ATUX_OFFSET(0x54)
  211. #define IOP13XX_ATUX_IALR2 IOP13XX_ATUX_OFFSET(0x58)
  212. #define IOP13XX_ATUX_IATVR2 IOP13XX_ATUX_OFFSET(0x5c)
  213. #define IOP13XX_ATUX_IAUTVR2 IOP13XX_ATUX_OFFSET(0x60)
  214. #define IOP13XX_ATUX_ATUCR IOP13XX_ATUX_OFFSET(0x70)
  215. #define IOP13XX_ATUX_PCSR IOP13XX_ATUX_OFFSET(0x74)
  216. #define IOP13XX_ATUX_ATUISR IOP13XX_ATUX_OFFSET(0x78)
  217. #define IOP13XX_ATUX_PCIXSR IOP13XX_ATUX_OFFSET(0xD4)
  218. #define IOP13XX_ATUX_IABAR3 IOP13XX_ATUX_OFFSET(0x200)
  219. #define IOP13XX_ATUX_IAUBAR3 IOP13XX_ATUX_OFFSET(0x204)
  220. #define IOP13XX_ATUX_IALR3 IOP13XX_ATUX_OFFSET(0x208)
  221. #define IOP13XX_ATUX_IATVR3 IOP13XX_ATUX_OFFSET(0x20c)
  222. #define IOP13XX_ATUX_IAUTVR3 IOP13XX_ATUX_OFFSET(0x210)
  223. #define IOP13XX_ATUX_OIOBAR IOP13XX_ATUX_OFFSET(0x300)
  224. #define IOP13XX_ATUX_OIOWTVR IOP13XX_ATUX_OFFSET(0x304)
  225. #define IOP13XX_ATUX_OUMBAR0 IOP13XX_ATUX_OFFSET(0x308)
  226. #define IOP13XX_ATUX_OUMWTVR0 IOP13XX_ATUX_OFFSET(0x30c)
  227. #define IOP13XX_ATUX_OUMBAR1 IOP13XX_ATUX_OFFSET(0x310)
  228. #define IOP13XX_ATUX_OUMWTVR1 IOP13XX_ATUX_OFFSET(0x314)
  229. #define IOP13XX_ATUX_OUMBAR2 IOP13XX_ATUX_OFFSET(0x318)
  230. #define IOP13XX_ATUX_OUMWTVR2 IOP13XX_ATUX_OFFSET(0x31c)
  231. #define IOP13XX_ATUX_OUMBAR3 IOP13XX_ATUX_OFFSET(0x320)
  232. #define IOP13XX_ATUX_OUMWTVR3 IOP13XX_ATUX_OFFSET(0x324)
  233. #define IOP13XX_ATUX_OUDMABAR IOP13XX_ATUX_OFFSET(0x328)
  234. #define IOP13XX_ATUX_OUMSIBAR IOP13XX_ATUX_OFFSET(0x32c)
  235. #define IOP13XX_ATUX_OCCAR IOP13XX_ATUX_OFFSET(0x330)
  236. #define IOP13XX_ATUX_OCCDR IOP13XX_ATUX_OFFSET(0x334)
  237. #define IOP13XX_ATUX_ATUCR_OUT_EN (1 << 1)
  238. #define IOP13XX_ATUX_PCSR_CENTRAL_RES (1 << 25)
  239. #define IOP13XX_ATUX_PCSR_P_RSTOUT (1 << 21)
  240. #define IOP13XX_ATUX_PCSR_OUT_Q_BUSY (1 << 15)
  241. #define IOP13XX_ATUX_PCSR_IN_Q_BUSY (1 << 14)
  242. #define IOP13XX_ATUX_PCSR_FREQ_OFFSET (16)
  243. #define IOP13XX_ATUX_STAT_PCI_IFACE_ERR (1 << 18)
  244. #define IOP13XX_ATUX_STAT_VPD_ADDR (1 << 17)
  245. #define IOP13XX_ATUX_STAT_INT_PAR_ERR (1 << 16)
  246. #define IOP13XX_ATUX_STAT_CFG_WRITE (1 << 15)
  247. #define IOP13XX_ATUX_STAT_ERR_COR (1 << 14)
  248. #define IOP13XX_ATUX_STAT_TX_SCEM (1 << 13)
  249. #define IOP13XX_ATUX_STAT_REC_SCEM (1 << 12)
  250. #define IOP13XX_ATUX_STAT_POWER_TRAN (1 << 11)
  251. #define IOP13XX_ATUX_STAT_TX_SERR (1 << 10)
  252. #define IOP13XX_ATUX_STAT_DET_PAR_ERR (1 << 9 )
  253. #define IOP13XX_ATUX_STAT_BIST (1 << 8 )
  254. #define IOP13XX_ATUX_STAT_INT_REC_MABORT (1 << 7 )
  255. #define IOP13XX_ATUX_STAT_REC_SERR (1 << 4 )
  256. #define IOP13XX_ATUX_STAT_EXT_REC_MABORT (1 << 3 )
  257. #define IOP13XX_ATUX_STAT_EXT_REC_TABORT (1 << 2 )
  258. #define IOP13XX_ATUX_STAT_EXT_SIG_TABORT (1 << 1 )
  259. #define IOP13XX_ATUX_STAT_MASTER_DATA_PAR (1 << 0 )
  260. #define IOP13XX_ATUX_PCIXSR_BUS_NUM (8)
  261. #define IOP13XX_ATUX_PCIXSR_DEV_NUM (3)
  262. #define IOP13XX_ATUX_PCIXSR_FUNC_NUM (0)
  263. #define IOP13XX_ATUX_IALR_DISABLE 0x00000001
  264. #define IOP13XX_ATUX_OUMBAR_ENABLE 0x80000000
  265. #define IOP13XX_ATUE_OFFSET(ofs) IOP13XX_REG_ADDR32(\
  266. iop13xx_atue_pmmr_offset + (ofs))
  267. #define IOP13XX_ATUE_DID IOP13XX_REG_ADDR16(\
  268. iop13xx_atue_pmmr_offset + 0x2)
  269. #define IOP13XX_ATUE_ATUCMD IOP13XX_REG_ADDR16(\
  270. iop13xx_atue_pmmr_offset + 0x4)
  271. #define IOP13XX_ATUE_ATUSR IOP13XX_REG_ADDR16(\
  272. iop13xx_atue_pmmr_offset + 0x6)
  273. #define IOP13XX_ATUE_IABAR0 IOP13XX_ATUE_OFFSET(0x10)
  274. #define IOP13XX_ATUE_IAUBAR0 IOP13XX_ATUE_OFFSET(0x14)
  275. #define IOP13XX_ATUE_IABAR1 IOP13XX_ATUE_OFFSET(0x18)
  276. #define IOP13XX_ATUE_IAUBAR1 IOP13XX_ATUE_OFFSET(0x1c)
  277. #define IOP13XX_ATUE_IABAR2 IOP13XX_ATUE_OFFSET(0x20)
  278. #define IOP13XX_ATUE_IAUBAR2 IOP13XX_ATUE_OFFSET(0x24)
  279. #define IOP13XX_ATUE_IALR0 IOP13XX_ATUE_OFFSET(0x40)
  280. #define IOP13XX_ATUE_IATVR0 IOP13XX_ATUE_OFFSET(0x44)
  281. #define IOP13XX_ATUE_IAUTVR0 IOP13XX_ATUE_OFFSET(0x48)
  282. #define IOP13XX_ATUE_IALR1 IOP13XX_ATUE_OFFSET(0x4c)
  283. #define IOP13XX_ATUE_IATVR1 IOP13XX_ATUE_OFFSET(0x50)
  284. #define IOP13XX_ATUE_IAUTVR1 IOP13XX_ATUE_OFFSET(0x54)
  285. #define IOP13XX_ATUE_IALR2 IOP13XX_ATUE_OFFSET(0x58)
  286. #define IOP13XX_ATUE_IATVR2 IOP13XX_ATUE_OFFSET(0x5c)
  287. #define IOP13XX_ATUE_IAUTVR2 IOP13XX_ATUE_OFFSET(0x60)
  288. #define IOP13XX_ATUE_PE_LSTS IOP13XX_REG_ADDR16(\
  289. iop13xx_atue_pmmr_offset + 0xe2)
  290. #define IOP13XX_ATUE_OIOWTVR IOP13XX_ATUE_OFFSET(0x304)
  291. #define IOP13XX_ATUE_OUMBAR0 IOP13XX_ATUE_OFFSET(0x308)
  292. #define IOP13XX_ATUE_OUMWTVR0 IOP13XX_ATUE_OFFSET(0x30c)
  293. #define IOP13XX_ATUE_OUMBAR1 IOP13XX_ATUE_OFFSET(0x310)
  294. #define IOP13XX_ATUE_OUMWTVR1 IOP13XX_ATUE_OFFSET(0x314)
  295. #define IOP13XX_ATUE_OUMBAR2 IOP13XX_ATUE_OFFSET(0x318)
  296. #define IOP13XX_ATUE_OUMWTVR2 IOP13XX_ATUE_OFFSET(0x31c)
  297. #define IOP13XX_ATUE_OUMBAR3 IOP13XX_ATUE_OFFSET(0x320)
  298. #define IOP13XX_ATUE_OUMWTVR3 IOP13XX_ATUE_OFFSET(0x324)
  299. #define IOP13XX_ATUE_ATUCR IOP13XX_ATUE_OFFSET(0x70)
  300. #define IOP13XX_ATUE_PCSR IOP13XX_ATUE_OFFSET(0x74)
  301. #define IOP13XX_ATUE_ATUISR IOP13XX_ATUE_OFFSET(0x78)
  302. #define IOP13XX_ATUE_OIOBAR IOP13XX_ATUE_OFFSET(0x300)
  303. #define IOP13XX_ATUE_OCCAR IOP13XX_ATUE_OFFSET(0x32c)
  304. #define IOP13XX_ATUE_OCCDR IOP13XX_ATUE_OFFSET(0x330)
  305. #define IOP13XX_ATUE_PIE_STS IOP13XX_ATUE_OFFSET(0x384)
  306. #define IOP13XX_ATUE_PIE_MSK IOP13XX_ATUE_OFFSET(0x388)
  307. #define IOP13XX_ATUE_ATUCR_IVM (1 << 6)
  308. #define IOP13XX_ATUE_ATUCR_OUT_EN (1 << 1)
  309. #define IOP13XX_ATUE_OCCAR_BUS_NUM (24)
  310. #define IOP13XX_ATUE_OCCAR_DEV_NUM (19)
  311. #define IOP13XX_ATUE_OCCAR_FUNC_NUM (16)
  312. #define IOP13XX_ATUE_OCCAR_EXT_REG (8)
  313. #define IOP13XX_ATUE_OCCAR_REG (2)
  314. #define IOP13XX_ATUE_PCSR_BUS_NUM (24)
  315. #define IOP13XX_ATUE_PCSR_DEV_NUM (19)
  316. #define IOP13XX_ATUE_PCSR_FUNC_NUM (16)
  317. #define IOP13XX_ATUE_PCSR_OUT_Q_BUSY (1 << 15)
  318. #define IOP13XX_ATUE_PCSR_IN_Q_BUSY (1 << 14)
  319. #define IOP13XX_ATUE_PCSR_END_POINT (1 << 13)
  320. #define IOP13XX_ATUE_PCSR_LLRB_BUSY (1 << 12)
  321. #define IOP13XX_ATUE_PCSR_BUS_NUM_MASK (0xff)
  322. #define IOP13XX_ATUE_PCSR_DEV_NUM_MASK (0x1f)
  323. #define IOP13XX_ATUE_PCSR_FUNC_NUM_MASK (0x7)
  324. #define IOP13XX_ATUE_PCSR_CORE_RESET (8)
  325. #define IOP13XX_ATUE_PCSR_FUNC_NUM (16)
  326. #define IOP13XX_ATUE_LSTS_TRAINING (1 << 11)
  327. #define IOP13XX_ATUE_STAT_SLOT_PWR_MSG (1 << 28)
  328. #define IOP13XX_ATUE_STAT_PME (1 << 27)
  329. #define IOP13XX_ATUE_STAT_HOT_PLUG_MSG (1 << 26)
  330. #define IOP13XX_ATUE_STAT_IVM (1 << 25)
  331. #define IOP13XX_ATUE_STAT_BIST (1 << 24)
  332. #define IOP13XX_ATUE_STAT_CFG_WRITE (1 << 18)
  333. #define IOP13XX_ATUE_STAT_VPD_ADDR (1 << 17)
  334. #define IOP13XX_ATUE_STAT_POWER_TRAN (1 << 16)
  335. #define IOP13XX_ATUE_STAT_HALT_ON_ERROR (1 << 13)
  336. #define IOP13XX_ATUE_STAT_ROOT_SYS_ERR (1 << 12)
  337. #define IOP13XX_ATUE_STAT_ROOT_ERR_MSG (1 << 11)
  338. #define IOP13XX_ATUE_STAT_PCI_IFACE_ERR (1 << 10)
  339. #define IOP13XX_ATUE_STAT_ERR_COR (1 << 9 )
  340. #define IOP13XX_ATUE_STAT_ERR_UNCOR (1 << 8 )
  341. #define IOP13XX_ATUE_STAT_CRS (1 << 7 )
  342. #define IOP13XX_ATUE_STAT_LNK_DWN (1 << 6 )
  343. #define IOP13XX_ATUE_STAT_INT_REC_MABORT (1 << 5 )
  344. #define IOP13XX_ATUE_STAT_DET_PAR_ERR (1 << 4 )
  345. #define IOP13XX_ATUE_STAT_EXT_REC_MABORT (1 << 3 )
  346. #define IOP13XX_ATUE_STAT_SIG_TABORT (1 << 2 )
  347. #define IOP13XX_ATUE_STAT_EXT_REC_TABORT (1 << 1 )
  348. #define IOP13XX_ATUE_STAT_MASTER_DATA_PAR (1 << 0 )
  349. #define IOP13XX_ATUE_ESTAT_REC_UNSUPPORTED_COMP_REQ (1 << 31)
  350. #define IOP13XX_ATUE_ESTAT_REC_COMPLETER_ABORT (1 << 30)
  351. #define IOP13XX_ATUE_ESTAT_TX_POISONED_TLP (1 << 29)
  352. #define IOP13XX_ATUE_ESTAT_TX_PAR_ERR (1 << 28)
  353. #define IOP13XX_ATUE_ESTAT_REC_UNSUPPORTED_REQ (1 << 20)
  354. #define IOP13XX_ATUE_ESTAT_REC_ECRC_ERR (1 << 19)
  355. #define IOP13XX_ATUE_ESTAT_REC_MALFORMED_TLP (1 << 18)
  356. #define IOP13XX_ATUE_ESTAT_TX_RECEIVER_OVERFLOW (1 << 17)
  357. #define IOP13XX_ATUE_ESTAT_REC_UNEXPECTED_COMP (1 << 16)
  358. #define IOP13XX_ATUE_ESTAT_INT_COMP_ABORT (1 << 15)
  359. #define IOP13XX_ATUE_ESTAT_COMP_TIMEOUT (1 << 14)
  360. #define IOP13XX_ATUE_ESTAT_FLOW_CONTROL_ERR (1 << 13)
  361. #define IOP13XX_ATUE_ESTAT_REC_POISONED_TLP (1 << 12)
  362. #define IOP13XX_ATUE_ESTAT_DATA_LNK_ERR (1 << 4 )
  363. #define IOP13XX_ATUE_ESTAT_TRAINING_ERR (1 << 0 )
  364. #define IOP13XX_ATUE_IALR_DISABLE (0x00000001)
  365. #define IOP13XX_ATUE_OUMBAR_ENABLE (0x80000000)
  366. #define IOP13XX_ATU_OUMBAR_FUNC_NUM (28)
  367. #define IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK (0x7)
  368. /*=======================================================================*/
  369. /*============================MESSAGING UNIT=============================*/
  370. #define IOP13XX_MU_OFFSET(ofs) IOP13XX_REG_ADDR32(IOP13XX_MU_PMMR_OFFSET +\
  371. (ofs))
  372. #define IOP13XX_MU_IMR0 IOP13XX_MU_OFFSET(0x10)
  373. #define IOP13XX_MU_IMR1 IOP13XX_MU_OFFSET(0x14)
  374. #define IOP13XX_MU_OMR0 IOP13XX_MU_OFFSET(0x18)
  375. #define IOP13XX_MU_OMR1 IOP13XX_MU_OFFSET(0x1C)
  376. #define IOP13XX_MU_IDR IOP13XX_MU_OFFSET(0x20)
  377. #define IOP13XX_MU_IISR IOP13XX_MU_OFFSET(0x24)
  378. #define IOP13XX_MU_IIMR IOP13XX_MU_OFFSET(0x28)
  379. #define IOP13XX_MU_ODR IOP13XX_MU_OFFSET(0x2C)
  380. #define IOP13XX_MU_OISR IOP13XX_MU_OFFSET(0x30)
  381. #define IOP13XX_MU_OIMR IOP13XX_MU_OFFSET(0x34)
  382. #define IOP13XX_MU_IRCSR IOP13XX_MU_OFFSET(0x38)
  383. #define IOP13XX_MU_ORCSR IOP13XX_MU_OFFSET(0x3C)
  384. #define IOP13XX_MU_MIMR IOP13XX_MU_OFFSET(0x48)
  385. #define IOP13XX_MU_MUCR IOP13XX_MU_OFFSET(0x50)
  386. #define IOP13XX_MU_QBAR IOP13XX_MU_OFFSET(0x54)
  387. #define IOP13XX_MU_MUBAR IOP13XX_MU_OFFSET(0x84)
  388. #define IOP13XX_MU_WINDOW_SIZE (8 * 1024)
  389. #define IOP13XX_MU_BASE_PHYS (0xff000000)
  390. #define IOP13XX_MU_BASE_PCI (0xff000000)
  391. #define IOP13XX_MU_MIMR_PCI (IOP13XX_MU_BASE_PCI + 0x48)
  392. #define IOP13XX_MU_MIMR_CORE_SELECT (15)
  393. /*=======================================================================*/
  394. /*==============================ADMA UNITS===============================*/
  395. #define IOP13XX_ADMA_PHYS_BASE(chan) IOP13XX_REG_ADDR32_PHYS((chan << 9))
  396. #define IOP13XX_ADMA_UPPER_PA(chan) (IOP13XX_ADMA_PHYS_BASE(chan) + 0xc0)
  397. #define IOP13XX_ADMA_OFFSET(chan, ofs) IOP13XX_REG_ADDR32((chan << 9) + (ofs))
  398. #define IOP13XX_ADMA_ACCR(chan) IOP13XX_ADMA_OFFSET(chan, 0x0)
  399. #define IOP13XX_ADMA_ACSR(chan) IOP13XX_ADMA_OFFSET(chan, 0x4)
  400. #define IOP13XX_ADMA_ADAR(chan) IOP13XX_ADMA_OFFSET(chan, 0x8)
  401. #define IOP13XX_ADMA_IIPCR(chan) IOP13XX_ADMA_OFFSET(chan, 0x18)
  402. #define IOP13XX_ADMA_IIPAR(chan) IOP13XX_ADMA_OFFSET(chan, 0x1c)
  403. #define IOP13XX_ADMA_IIPUAR(chan) IOP13XX_ADMA_OFFSET(chan, 0x20)
  404. #define IOP13XX_ADMA_ANDAR(chan) IOP13XX_ADMA_OFFSET(chan, 0x24)
  405. #define IOP13XX_ADMA_ADCR(chan) IOP13XX_ADMA_OFFSET(chan, 0x28)
  406. #define IOP13XX_ADMA_CARMD(chan) IOP13XX_ADMA_OFFSET(chan, 0x2c)
  407. #define IOP13XX_ADMA_ABCR(chan) IOP13XX_ADMA_OFFSET(chan, 0x30)
  408. #define IOP13XX_ADMA_DLADR(chan) IOP13XX_ADMA_OFFSET(chan, 0x34)
  409. #define IOP13XX_ADMA_DUADR(chan) IOP13XX_ADMA_OFFSET(chan, 0x38)
  410. #define IOP13XX_ADMA_SLAR(src, chan) IOP13XX_ADMA_OFFSET(chan, 0x3c + (src <<3))
  411. #define IOP13XX_ADMA_SUAR(src, chan) IOP13XX_ADMA_OFFSET(chan, 0x40 + (src <<3))
  412. /*==============================XSI BRIDGE===============================*/
  413. #define IOP13XX_XBG_BECSR IOP13XX_REG_ADDR32(0x178c)
  414. #define IOP13XX_XBG_BERAR IOP13XX_REG_ADDR32(0x1790)
  415. #define IOP13XX_XBG_BERUAR IOP13XX_REG_ADDR32(0x1794)
  416. #define is_atue_occdr_error(x) ((__raw_readl(IOP13XX_XBG_BERAR) == \
  417. IOP13XX_PMMR_VIRT_TO_PHYS(\
  418. IOP13XX_ATUE_OCCDR))\
  419. && (__raw_readl(IOP13XX_XBG_BECSR) & 1))
  420. #define is_atux_occdr_error(x) ((__raw_readl(IOP13XX_XBG_BERAR) == \
  421. IOP13XX_PMMR_VIRT_TO_PHYS(\
  422. IOP13XX_ATUX_OCCDR))\
  423. && (__raw_readl(IOP13XX_XBG_BECSR) & 1))
  424. /*=======================================================================*/
  425. #define IOP13XX_PBI_OFFSET(ofs) IOP13XX_REG_ADDR32(IOP13XX_PBI_PMMR_OFFSET +\
  426. (ofs))
  427. #define IOP13XX_PBI_CR IOP13XX_PBI_OFFSET(0x0)
  428. #define IOP13XX_PBI_SR IOP13XX_PBI_OFFSET(0x4)
  429. #define IOP13XX_PBI_BAR0 IOP13XX_PBI_OFFSET(0x8)
  430. #define IOP13XX_PBI_LR0 IOP13XX_PBI_OFFSET(0xc)
  431. #define IOP13XX_PBI_BAR1 IOP13XX_PBI_OFFSET(0x10)
  432. #define IOP13XX_PBI_LR1 IOP13XX_PBI_OFFSET(0x14)
  433. #define IOP13XX_PROCESSOR_FREQ IOP13XX_REG_ADDR32(0x2180)
  434. #endif /* _IOP13XX_HW_H_ */