rv770.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. int rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. int actual_temp;
  77. if (temp & 0x400)
  78. actual_temp = -256;
  79. else if (temp & 0x200)
  80. actual_temp = 255;
  81. else if (temp & 0x100) {
  82. actual_temp = temp & 0x1ff;
  83. actual_temp |= ~0x1ff;
  84. } else
  85. actual_temp = temp & 0xff;
  86. return (actual_temp * 1000) / 2;
  87. }
  88. void rv770_pm_misc(struct radeon_device *rdev)
  89. {
  90. int req_ps_idx = rdev->pm.requested_power_state_index;
  91. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  92. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  93. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  94. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  95. /* 0xff01 is a flag rather then an actual voltage */
  96. if (voltage->voltage == 0xff01)
  97. return;
  98. if (voltage->voltage != rdev->pm.current_vddc) {
  99. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  100. rdev->pm.current_vddc = voltage->voltage;
  101. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  102. }
  103. }
  104. }
  105. /*
  106. * GART
  107. */
  108. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  109. {
  110. u32 tmp;
  111. int r, i;
  112. if (rdev->gart.table.vram.robj == NULL) {
  113. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  114. return -EINVAL;
  115. }
  116. r = radeon_gart_table_vram_pin(rdev);
  117. if (r)
  118. return r;
  119. radeon_gart_restore(rdev);
  120. /* Setup L2 cache */
  121. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  122. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  128. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  129. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  130. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  131. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  135. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  136. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  137. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  138. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  139. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  140. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  141. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  142. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  143. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  144. (u32)(rdev->dummy_page.addr >> 12));
  145. for (i = 1; i < 7; i++)
  146. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  147. r600_pcie_gart_tlb_flush(rdev);
  148. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  149. (unsigned)(rdev->mc.gtt_size >> 20),
  150. (unsigned long long)rdev->gart.table_addr);
  151. rdev->gart.ready = true;
  152. return 0;
  153. }
  154. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  155. {
  156. u32 tmp;
  157. int i, r;
  158. /* Disable all tables */
  159. for (i = 0; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. /* Setup L2 cache */
  162. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  163. EFFECTIVE_L2_QUEUE_SIZE(7));
  164. WREG32(VM_L2_CNTL2, 0);
  165. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  166. /* Setup TLB control */
  167. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  168. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  172. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  173. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  174. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  175. if (rdev->gart.table.vram.robj) {
  176. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  177. if (likely(r == 0)) {
  178. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  179. radeon_bo_unpin(rdev->gart.table.vram.robj);
  180. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  181. }
  182. }
  183. }
  184. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  185. {
  186. radeon_gart_fini(rdev);
  187. rv770_pcie_gart_disable(rdev);
  188. radeon_gart_table_vram_free(rdev);
  189. }
  190. void rv770_agp_enable(struct radeon_device *rdev)
  191. {
  192. u32 tmp;
  193. int i;
  194. /* Setup L2 cache */
  195. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  196. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  197. EFFECTIVE_L2_QUEUE_SIZE(7));
  198. WREG32(VM_L2_CNTL2, 0);
  199. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  200. /* Setup TLB control */
  201. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  202. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  203. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  204. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  205. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  210. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  211. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  212. for (i = 0; i < 7; i++)
  213. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  214. }
  215. static void rv770_mc_program(struct radeon_device *rdev)
  216. {
  217. struct rv515_mc_save save;
  218. u32 tmp;
  219. int i, j;
  220. /* Initialize HDP */
  221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  222. WREG32((0x2c14 + j), 0x00000000);
  223. WREG32((0x2c18 + j), 0x00000000);
  224. WREG32((0x2c1c + j), 0x00000000);
  225. WREG32((0x2c20 + j), 0x00000000);
  226. WREG32((0x2c24 + j), 0x00000000);
  227. }
  228. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  229. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  230. */
  231. tmp = RREG32(HDP_DEBUG1);
  232. rv515_mc_stop(rdev, &save);
  233. if (r600_mc_wait_for_idle(rdev)) {
  234. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  235. }
  236. /* Lockout access through VGA aperture*/
  237. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  238. /* Update configuration */
  239. if (rdev->flags & RADEON_IS_AGP) {
  240. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  241. /* VRAM before AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.gtt_end >> 12);
  246. } else {
  247. /* VRAM after AGP */
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.gtt_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. } else {
  254. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. rdev->mc.vram_start >> 12);
  256. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. rdev->mc.vram_end >> 12);
  258. }
  259. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  260. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  261. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  262. WREG32(MC_VM_FB_LOCATION, tmp);
  263. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  264. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  265. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  266. if (rdev->flags & RADEON_IS_AGP) {
  267. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  268. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  269. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  270. } else {
  271. WREG32(MC_VM_AGP_BASE, 0);
  272. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  273. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  274. }
  275. if (r600_mc_wait_for_idle(rdev)) {
  276. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  277. }
  278. rv515_mc_resume(rdev, &save);
  279. /* we need to own VRAM, so turn off the VGA renderer here
  280. * to stop it overwriting our objects */
  281. rv515_vga_render_disable(rdev);
  282. }
  283. /*
  284. * CP.
  285. */
  286. void r700_cp_stop(struct radeon_device *rdev)
  287. {
  288. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  289. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  290. WREG32(SCRATCH_UMSK, 0);
  291. }
  292. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  293. {
  294. const __be32 *fw_data;
  295. int i;
  296. if (!rdev->me_fw || !rdev->pfp_fw)
  297. return -EINVAL;
  298. r700_cp_stop(rdev);
  299. WREG32(CP_RB_CNTL,
  300. #ifdef __BIG_ENDIAN
  301. BUF_SWAP_32BIT |
  302. #endif
  303. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  304. /* Reset cp */
  305. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  306. RREG32(GRBM_SOFT_RESET);
  307. mdelay(15);
  308. WREG32(GRBM_SOFT_RESET, 0);
  309. fw_data = (const __be32 *)rdev->pfp_fw->data;
  310. WREG32(CP_PFP_UCODE_ADDR, 0);
  311. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  312. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  313. WREG32(CP_PFP_UCODE_ADDR, 0);
  314. fw_data = (const __be32 *)rdev->me_fw->data;
  315. WREG32(CP_ME_RAM_WADDR, 0);
  316. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  317. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  318. WREG32(CP_PFP_UCODE_ADDR, 0);
  319. WREG32(CP_ME_RAM_WADDR, 0);
  320. WREG32(CP_ME_RAM_RADDR, 0);
  321. return 0;
  322. }
  323. void r700_cp_fini(struct radeon_device *rdev)
  324. {
  325. r700_cp_stop(rdev);
  326. radeon_ring_fini(rdev);
  327. }
  328. /*
  329. * Core functions
  330. */
  331. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  332. u32 num_tile_pipes,
  333. u32 num_backends,
  334. u32 backend_disable_mask)
  335. {
  336. u32 backend_map = 0;
  337. u32 enabled_backends_mask;
  338. u32 enabled_backends_count;
  339. u32 cur_pipe;
  340. u32 swizzle_pipe[R7XX_MAX_PIPES];
  341. u32 cur_backend;
  342. u32 i;
  343. bool force_no_swizzle;
  344. if (num_tile_pipes > R7XX_MAX_PIPES)
  345. num_tile_pipes = R7XX_MAX_PIPES;
  346. if (num_tile_pipes < 1)
  347. num_tile_pipes = 1;
  348. if (num_backends > R7XX_MAX_BACKENDS)
  349. num_backends = R7XX_MAX_BACKENDS;
  350. if (num_backends < 1)
  351. num_backends = 1;
  352. enabled_backends_mask = 0;
  353. enabled_backends_count = 0;
  354. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  355. if (((backend_disable_mask >> i) & 1) == 0) {
  356. enabled_backends_mask |= (1 << i);
  357. ++enabled_backends_count;
  358. }
  359. if (enabled_backends_count == num_backends)
  360. break;
  361. }
  362. if (enabled_backends_count == 0) {
  363. enabled_backends_mask = 1;
  364. enabled_backends_count = 1;
  365. }
  366. if (enabled_backends_count != num_backends)
  367. num_backends = enabled_backends_count;
  368. switch (rdev->family) {
  369. case CHIP_RV770:
  370. case CHIP_RV730:
  371. force_no_swizzle = false;
  372. break;
  373. case CHIP_RV710:
  374. case CHIP_RV740:
  375. default:
  376. force_no_swizzle = true;
  377. break;
  378. }
  379. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  380. switch (num_tile_pipes) {
  381. case 1:
  382. swizzle_pipe[0] = 0;
  383. break;
  384. case 2:
  385. swizzle_pipe[0] = 0;
  386. swizzle_pipe[1] = 1;
  387. break;
  388. case 3:
  389. if (force_no_swizzle) {
  390. swizzle_pipe[0] = 0;
  391. swizzle_pipe[1] = 1;
  392. swizzle_pipe[2] = 2;
  393. } else {
  394. swizzle_pipe[0] = 0;
  395. swizzle_pipe[1] = 2;
  396. swizzle_pipe[2] = 1;
  397. }
  398. break;
  399. case 4:
  400. if (force_no_swizzle) {
  401. swizzle_pipe[0] = 0;
  402. swizzle_pipe[1] = 1;
  403. swizzle_pipe[2] = 2;
  404. swizzle_pipe[3] = 3;
  405. } else {
  406. swizzle_pipe[0] = 0;
  407. swizzle_pipe[1] = 2;
  408. swizzle_pipe[2] = 3;
  409. swizzle_pipe[3] = 1;
  410. }
  411. break;
  412. case 5:
  413. if (force_no_swizzle) {
  414. swizzle_pipe[0] = 0;
  415. swizzle_pipe[1] = 1;
  416. swizzle_pipe[2] = 2;
  417. swizzle_pipe[3] = 3;
  418. swizzle_pipe[4] = 4;
  419. } else {
  420. swizzle_pipe[0] = 0;
  421. swizzle_pipe[1] = 2;
  422. swizzle_pipe[2] = 4;
  423. swizzle_pipe[3] = 1;
  424. swizzle_pipe[4] = 3;
  425. }
  426. break;
  427. case 6:
  428. if (force_no_swizzle) {
  429. swizzle_pipe[0] = 0;
  430. swizzle_pipe[1] = 1;
  431. swizzle_pipe[2] = 2;
  432. swizzle_pipe[3] = 3;
  433. swizzle_pipe[4] = 4;
  434. swizzle_pipe[5] = 5;
  435. } else {
  436. swizzle_pipe[0] = 0;
  437. swizzle_pipe[1] = 2;
  438. swizzle_pipe[2] = 4;
  439. swizzle_pipe[3] = 5;
  440. swizzle_pipe[4] = 3;
  441. swizzle_pipe[5] = 1;
  442. }
  443. break;
  444. case 7:
  445. if (force_no_swizzle) {
  446. swizzle_pipe[0] = 0;
  447. swizzle_pipe[1] = 1;
  448. swizzle_pipe[2] = 2;
  449. swizzle_pipe[3] = 3;
  450. swizzle_pipe[4] = 4;
  451. swizzle_pipe[5] = 5;
  452. swizzle_pipe[6] = 6;
  453. } else {
  454. swizzle_pipe[0] = 0;
  455. swizzle_pipe[1] = 2;
  456. swizzle_pipe[2] = 4;
  457. swizzle_pipe[3] = 6;
  458. swizzle_pipe[4] = 3;
  459. swizzle_pipe[5] = 1;
  460. swizzle_pipe[6] = 5;
  461. }
  462. break;
  463. case 8:
  464. if (force_no_swizzle) {
  465. swizzle_pipe[0] = 0;
  466. swizzle_pipe[1] = 1;
  467. swizzle_pipe[2] = 2;
  468. swizzle_pipe[3] = 3;
  469. swizzle_pipe[4] = 4;
  470. swizzle_pipe[5] = 5;
  471. swizzle_pipe[6] = 6;
  472. swizzle_pipe[7] = 7;
  473. } else {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 2;
  476. swizzle_pipe[2] = 4;
  477. swizzle_pipe[3] = 6;
  478. swizzle_pipe[4] = 3;
  479. swizzle_pipe[5] = 1;
  480. swizzle_pipe[6] = 7;
  481. swizzle_pipe[7] = 5;
  482. }
  483. break;
  484. }
  485. cur_backend = 0;
  486. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  487. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  488. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  489. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  490. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  491. }
  492. return backend_map;
  493. }
  494. static void rv770_program_channel_remap(struct radeon_device *rdev)
  495. {
  496. u32 tcp_chan_steer, mc_shared_chremap, tmp;
  497. bool force_no_swizzle;
  498. switch (rdev->family) {
  499. case CHIP_RV770:
  500. case CHIP_RV730:
  501. force_no_swizzle = false;
  502. break;
  503. case CHIP_RV710:
  504. case CHIP_RV740:
  505. default:
  506. force_no_swizzle = true;
  507. break;
  508. }
  509. tmp = RREG32(MC_SHARED_CHMAP);
  510. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  511. case 0:
  512. case 1:
  513. default:
  514. /* default mapping */
  515. mc_shared_chremap = 0x00fac688;
  516. break;
  517. case 2:
  518. case 3:
  519. if (force_no_swizzle)
  520. mc_shared_chremap = 0x00fac688;
  521. else
  522. mc_shared_chremap = 0x00bbc298;
  523. break;
  524. }
  525. if (rdev->family == CHIP_RV740)
  526. tcp_chan_steer = 0x00ef2a60;
  527. else
  528. tcp_chan_steer = 0x00fac688;
  529. /* RV770 CE has special chremap setup */
  530. if (rdev->pdev->device == 0x944e) {
  531. tcp_chan_steer = 0x00b08b08;
  532. mc_shared_chremap = 0x00b08b08;
  533. }
  534. WREG32(TCP_CHAN_STEER, tcp_chan_steer);
  535. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  536. }
  537. static void rv770_gpu_init(struct radeon_device *rdev)
  538. {
  539. int i, j, num_qd_pipes;
  540. u32 ta_aux_cntl;
  541. u32 sx_debug_1;
  542. u32 smx_dc_ctl0;
  543. u32 db_debug3;
  544. u32 num_gs_verts_per_thread;
  545. u32 vgt_gs_per_es;
  546. u32 gs_prim_buffer_depth = 0;
  547. u32 sq_ms_fifo_sizes;
  548. u32 sq_config;
  549. u32 sq_thread_resource_mgmt;
  550. u32 hdp_host_path_cntl;
  551. u32 sq_dyn_gpr_size_simd_ab_0;
  552. u32 backend_map;
  553. u32 gb_tiling_config = 0;
  554. u32 cc_rb_backend_disable = 0;
  555. u32 cc_gc_shader_pipe_config = 0;
  556. u32 mc_arb_ramcfg;
  557. u32 db_debug4;
  558. /* setup chip specs */
  559. switch (rdev->family) {
  560. case CHIP_RV770:
  561. rdev->config.rv770.max_pipes = 4;
  562. rdev->config.rv770.max_tile_pipes = 8;
  563. rdev->config.rv770.max_simds = 10;
  564. rdev->config.rv770.max_backends = 4;
  565. rdev->config.rv770.max_gprs = 256;
  566. rdev->config.rv770.max_threads = 248;
  567. rdev->config.rv770.max_stack_entries = 512;
  568. rdev->config.rv770.max_hw_contexts = 8;
  569. rdev->config.rv770.max_gs_threads = 16 * 2;
  570. rdev->config.rv770.sx_max_export_size = 128;
  571. rdev->config.rv770.sx_max_export_pos_size = 16;
  572. rdev->config.rv770.sx_max_export_smx_size = 112;
  573. rdev->config.rv770.sq_num_cf_insts = 2;
  574. rdev->config.rv770.sx_num_of_sets = 7;
  575. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  576. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  577. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  578. break;
  579. case CHIP_RV730:
  580. rdev->config.rv770.max_pipes = 2;
  581. rdev->config.rv770.max_tile_pipes = 4;
  582. rdev->config.rv770.max_simds = 8;
  583. rdev->config.rv770.max_backends = 2;
  584. rdev->config.rv770.max_gprs = 128;
  585. rdev->config.rv770.max_threads = 248;
  586. rdev->config.rv770.max_stack_entries = 256;
  587. rdev->config.rv770.max_hw_contexts = 8;
  588. rdev->config.rv770.max_gs_threads = 16 * 2;
  589. rdev->config.rv770.sx_max_export_size = 256;
  590. rdev->config.rv770.sx_max_export_pos_size = 32;
  591. rdev->config.rv770.sx_max_export_smx_size = 224;
  592. rdev->config.rv770.sq_num_cf_insts = 2;
  593. rdev->config.rv770.sx_num_of_sets = 7;
  594. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  595. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  596. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  597. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  598. rdev->config.rv770.sx_max_export_pos_size -= 16;
  599. rdev->config.rv770.sx_max_export_smx_size += 16;
  600. }
  601. break;
  602. case CHIP_RV710:
  603. rdev->config.rv770.max_pipes = 2;
  604. rdev->config.rv770.max_tile_pipes = 2;
  605. rdev->config.rv770.max_simds = 2;
  606. rdev->config.rv770.max_backends = 1;
  607. rdev->config.rv770.max_gprs = 256;
  608. rdev->config.rv770.max_threads = 192;
  609. rdev->config.rv770.max_stack_entries = 256;
  610. rdev->config.rv770.max_hw_contexts = 4;
  611. rdev->config.rv770.max_gs_threads = 8 * 2;
  612. rdev->config.rv770.sx_max_export_size = 128;
  613. rdev->config.rv770.sx_max_export_pos_size = 16;
  614. rdev->config.rv770.sx_max_export_smx_size = 112;
  615. rdev->config.rv770.sq_num_cf_insts = 1;
  616. rdev->config.rv770.sx_num_of_sets = 7;
  617. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  618. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  619. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  620. break;
  621. case CHIP_RV740:
  622. rdev->config.rv770.max_pipes = 4;
  623. rdev->config.rv770.max_tile_pipes = 4;
  624. rdev->config.rv770.max_simds = 8;
  625. rdev->config.rv770.max_backends = 4;
  626. rdev->config.rv770.max_gprs = 256;
  627. rdev->config.rv770.max_threads = 248;
  628. rdev->config.rv770.max_stack_entries = 512;
  629. rdev->config.rv770.max_hw_contexts = 8;
  630. rdev->config.rv770.max_gs_threads = 16 * 2;
  631. rdev->config.rv770.sx_max_export_size = 256;
  632. rdev->config.rv770.sx_max_export_pos_size = 32;
  633. rdev->config.rv770.sx_max_export_smx_size = 224;
  634. rdev->config.rv770.sq_num_cf_insts = 2;
  635. rdev->config.rv770.sx_num_of_sets = 7;
  636. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  637. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  638. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  639. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  640. rdev->config.rv770.sx_max_export_pos_size -= 16;
  641. rdev->config.rv770.sx_max_export_smx_size += 16;
  642. }
  643. break;
  644. default:
  645. break;
  646. }
  647. /* Initialize HDP */
  648. j = 0;
  649. for (i = 0; i < 32; i++) {
  650. WREG32((0x2c14 + j), 0x00000000);
  651. WREG32((0x2c18 + j), 0x00000000);
  652. WREG32((0x2c1c + j), 0x00000000);
  653. WREG32((0x2c20 + j), 0x00000000);
  654. WREG32((0x2c24 + j), 0x00000000);
  655. j += 0x18;
  656. }
  657. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  658. /* setup tiling, simd, pipe config */
  659. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  660. switch (rdev->config.rv770.max_tile_pipes) {
  661. case 1:
  662. default:
  663. gb_tiling_config |= PIPE_TILING(0);
  664. break;
  665. case 2:
  666. gb_tiling_config |= PIPE_TILING(1);
  667. break;
  668. case 4:
  669. gb_tiling_config |= PIPE_TILING(2);
  670. break;
  671. case 8:
  672. gb_tiling_config |= PIPE_TILING(3);
  673. break;
  674. }
  675. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  676. if (rdev->family == CHIP_RV770)
  677. gb_tiling_config |= BANK_TILING(1);
  678. else
  679. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  680. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  681. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  682. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  683. rdev->config.rv770.tiling_group_size = 512;
  684. else
  685. rdev->config.rv770.tiling_group_size = 256;
  686. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  687. gb_tiling_config |= ROW_TILING(3);
  688. gb_tiling_config |= SAMPLE_SPLIT(3);
  689. } else {
  690. gb_tiling_config |=
  691. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  692. gb_tiling_config |=
  693. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  694. }
  695. gb_tiling_config |= BANK_SWAPS(1);
  696. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  697. cc_rb_backend_disable |=
  698. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  699. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  700. cc_gc_shader_pipe_config |=
  701. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  702. cc_gc_shader_pipe_config |=
  703. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  704. if (rdev->family == CHIP_RV740)
  705. backend_map = 0x28;
  706. else
  707. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  708. rdev->config.rv770.max_tile_pipes,
  709. (R7XX_MAX_BACKENDS -
  710. r600_count_pipe_bits((cc_rb_backend_disable &
  711. R7XX_MAX_BACKENDS_MASK) >> 16)),
  712. (cc_rb_backend_disable >> 16));
  713. rdev->config.rv770.tile_config = gb_tiling_config;
  714. rdev->config.rv770.backend_map = backend_map;
  715. gb_tiling_config |= BACKEND_MAP(backend_map);
  716. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  717. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  718. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  719. rv770_program_channel_remap(rdev);
  720. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  721. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  722. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  723. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  724. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  725. WREG32(CGTS_TCC_DISABLE, 0);
  726. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  727. WREG32(CGTS_USER_TCC_DISABLE, 0);
  728. num_qd_pipes =
  729. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  730. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  731. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  732. /* set HW defaults for 3D engine */
  733. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  734. ROQ_IB2_START(0x2b)));
  735. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  736. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  737. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  738. sx_debug_1 = RREG32(SX_DEBUG_1);
  739. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  740. WREG32(SX_DEBUG_1, sx_debug_1);
  741. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  742. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  743. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  744. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  745. if (rdev->family != CHIP_RV740)
  746. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  747. GS_FLUSH_CTL(4) |
  748. ACK_FLUSH_CTL(3) |
  749. SYNC_FLUSH_CTL));
  750. db_debug3 = RREG32(DB_DEBUG3);
  751. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  752. switch (rdev->family) {
  753. case CHIP_RV770:
  754. case CHIP_RV740:
  755. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  756. break;
  757. case CHIP_RV710:
  758. case CHIP_RV730:
  759. default:
  760. db_debug3 |= DB_CLK_OFF_DELAY(2);
  761. break;
  762. }
  763. WREG32(DB_DEBUG3, db_debug3);
  764. if (rdev->family != CHIP_RV770) {
  765. db_debug4 = RREG32(DB_DEBUG4);
  766. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  767. WREG32(DB_DEBUG4, db_debug4);
  768. }
  769. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  770. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  771. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  772. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  773. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  774. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  775. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  776. WREG32(VGT_NUM_INSTANCES, 1);
  777. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  778. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  779. WREG32(CP_PERFMON_CNTL, 0);
  780. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  781. DONE_FIFO_HIWATER(0xe0) |
  782. ALU_UPDATE_FIFO_HIWATER(0x8));
  783. switch (rdev->family) {
  784. case CHIP_RV770:
  785. case CHIP_RV730:
  786. case CHIP_RV710:
  787. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  788. break;
  789. case CHIP_RV740:
  790. default:
  791. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  792. break;
  793. }
  794. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  795. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  796. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  797. */
  798. sq_config = RREG32(SQ_CONFIG);
  799. sq_config &= ~(PS_PRIO(3) |
  800. VS_PRIO(3) |
  801. GS_PRIO(3) |
  802. ES_PRIO(3));
  803. sq_config |= (DX9_CONSTS |
  804. VC_ENABLE |
  805. EXPORT_SRC_C |
  806. PS_PRIO(0) |
  807. VS_PRIO(1) |
  808. GS_PRIO(2) |
  809. ES_PRIO(3));
  810. if (rdev->family == CHIP_RV710)
  811. /* no vertex cache */
  812. sq_config &= ~VC_ENABLE;
  813. WREG32(SQ_CONFIG, sq_config);
  814. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  815. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  816. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  817. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  818. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  819. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  820. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  821. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  822. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  823. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  824. else
  825. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  826. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  827. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  828. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  829. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  830. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  831. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  832. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  833. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  834. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  835. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  836. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  837. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  838. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  839. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  840. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  841. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  842. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  843. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  844. FORCE_EOV_MAX_REZ_CNT(255)));
  845. if (rdev->family == CHIP_RV710)
  846. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  847. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  848. else
  849. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  850. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  851. switch (rdev->family) {
  852. case CHIP_RV770:
  853. case CHIP_RV730:
  854. case CHIP_RV740:
  855. gs_prim_buffer_depth = 384;
  856. break;
  857. case CHIP_RV710:
  858. gs_prim_buffer_depth = 128;
  859. break;
  860. default:
  861. break;
  862. }
  863. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  864. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  865. /* Max value for this is 256 */
  866. if (vgt_gs_per_es > 256)
  867. vgt_gs_per_es = 256;
  868. WREG32(VGT_ES_PER_GS, 128);
  869. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  870. WREG32(VGT_GS_PER_VS, 2);
  871. /* more default values. 2D/3D driver should adjust as needed */
  872. WREG32(VGT_GS_VERTEX_REUSE, 16);
  873. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  874. WREG32(VGT_STRMOUT_EN, 0);
  875. WREG32(SX_MISC, 0);
  876. WREG32(PA_SC_MODE_CNTL, 0);
  877. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  878. WREG32(PA_SC_AA_CONFIG, 0);
  879. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  880. WREG32(PA_SC_LINE_STIPPLE, 0);
  881. WREG32(SPI_INPUT_Z, 0);
  882. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  883. WREG32(CB_COLOR7_FRAG, 0);
  884. /* clear render buffer base addresses */
  885. WREG32(CB_COLOR0_BASE, 0);
  886. WREG32(CB_COLOR1_BASE, 0);
  887. WREG32(CB_COLOR2_BASE, 0);
  888. WREG32(CB_COLOR3_BASE, 0);
  889. WREG32(CB_COLOR4_BASE, 0);
  890. WREG32(CB_COLOR5_BASE, 0);
  891. WREG32(CB_COLOR6_BASE, 0);
  892. WREG32(CB_COLOR7_BASE, 0);
  893. WREG32(TCP_CNTL, 0);
  894. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  895. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  896. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  897. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  898. NUM_CLIP_SEQ(3)));
  899. }
  900. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  901. {
  902. int r;
  903. u64 gpu_addr;
  904. if (rdev->vram_scratch.robj == NULL) {
  905. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  906. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  907. &rdev->vram_scratch.robj);
  908. if (r) {
  909. return r;
  910. }
  911. }
  912. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  913. if (unlikely(r != 0))
  914. return r;
  915. r = radeon_bo_pin(rdev->vram_scratch.robj,
  916. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  917. if (r) {
  918. radeon_bo_unreserve(rdev->vram_scratch.robj);
  919. return r;
  920. }
  921. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  922. (void **)&rdev->vram_scratch.ptr);
  923. if (r)
  924. radeon_bo_unpin(rdev->vram_scratch.robj);
  925. radeon_bo_unreserve(rdev->vram_scratch.robj);
  926. return r;
  927. }
  928. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  929. {
  930. int r;
  931. if (rdev->vram_scratch.robj == NULL) {
  932. return;
  933. }
  934. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  935. if (likely(r == 0)) {
  936. radeon_bo_kunmap(rdev->vram_scratch.robj);
  937. radeon_bo_unpin(rdev->vram_scratch.robj);
  938. radeon_bo_unreserve(rdev->vram_scratch.robj);
  939. }
  940. radeon_bo_unref(&rdev->vram_scratch.robj);
  941. }
  942. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  943. {
  944. u64 size_bf, size_af;
  945. if (mc->mc_vram_size > 0xE0000000) {
  946. /* leave room for at least 512M GTT */
  947. dev_warn(rdev->dev, "limiting VRAM\n");
  948. mc->real_vram_size = 0xE0000000;
  949. mc->mc_vram_size = 0xE0000000;
  950. }
  951. if (rdev->flags & RADEON_IS_AGP) {
  952. size_bf = mc->gtt_start;
  953. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  954. if (size_bf > size_af) {
  955. if (mc->mc_vram_size > size_bf) {
  956. dev_warn(rdev->dev, "limiting VRAM\n");
  957. mc->real_vram_size = size_bf;
  958. mc->mc_vram_size = size_bf;
  959. }
  960. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  961. } else {
  962. if (mc->mc_vram_size > size_af) {
  963. dev_warn(rdev->dev, "limiting VRAM\n");
  964. mc->real_vram_size = size_af;
  965. mc->mc_vram_size = size_af;
  966. }
  967. mc->vram_start = mc->gtt_end;
  968. }
  969. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  970. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  971. mc->mc_vram_size >> 20, mc->vram_start,
  972. mc->vram_end, mc->real_vram_size >> 20);
  973. } else {
  974. radeon_vram_location(rdev, &rdev->mc, 0);
  975. rdev->mc.gtt_base_align = 0;
  976. radeon_gtt_location(rdev, mc);
  977. }
  978. }
  979. int rv770_mc_init(struct radeon_device *rdev)
  980. {
  981. u32 tmp;
  982. int chansize, numchan;
  983. /* Get VRAM informations */
  984. rdev->mc.vram_is_ddr = true;
  985. tmp = RREG32(MC_ARB_RAMCFG);
  986. if (tmp & CHANSIZE_OVERRIDE) {
  987. chansize = 16;
  988. } else if (tmp & CHANSIZE_MASK) {
  989. chansize = 64;
  990. } else {
  991. chansize = 32;
  992. }
  993. tmp = RREG32(MC_SHARED_CHMAP);
  994. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  995. case 0:
  996. default:
  997. numchan = 1;
  998. break;
  999. case 1:
  1000. numchan = 2;
  1001. break;
  1002. case 2:
  1003. numchan = 4;
  1004. break;
  1005. case 3:
  1006. numchan = 8;
  1007. break;
  1008. }
  1009. rdev->mc.vram_width = numchan * chansize;
  1010. /* Could aper size report 0 ? */
  1011. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1012. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1013. /* Setup GPU memory space */
  1014. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1015. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1016. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1017. r700_vram_gtt_location(rdev, &rdev->mc);
  1018. radeon_update_bandwidth_info(rdev);
  1019. return 0;
  1020. }
  1021. static int rv770_startup(struct radeon_device *rdev)
  1022. {
  1023. int r;
  1024. /* enable pcie gen2 link */
  1025. rv770_pcie_gen2_enable(rdev);
  1026. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1027. r = r600_init_microcode(rdev);
  1028. if (r) {
  1029. DRM_ERROR("Failed to load firmware!\n");
  1030. return r;
  1031. }
  1032. }
  1033. rv770_mc_program(rdev);
  1034. if (rdev->flags & RADEON_IS_AGP) {
  1035. rv770_agp_enable(rdev);
  1036. } else {
  1037. r = rv770_pcie_gart_enable(rdev);
  1038. if (r)
  1039. return r;
  1040. }
  1041. r = rv770_vram_scratch_init(rdev);
  1042. if (r)
  1043. return r;
  1044. rv770_gpu_init(rdev);
  1045. r = r600_blit_init(rdev);
  1046. if (r) {
  1047. r600_blit_fini(rdev);
  1048. rdev->asic->copy = NULL;
  1049. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1050. }
  1051. /* allocate wb buffer */
  1052. r = radeon_wb_init(rdev);
  1053. if (r)
  1054. return r;
  1055. /* Enable IRQ */
  1056. r = r600_irq_init(rdev);
  1057. if (r) {
  1058. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1059. radeon_irq_kms_fini(rdev);
  1060. return r;
  1061. }
  1062. r600_irq_set(rdev);
  1063. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1064. if (r)
  1065. return r;
  1066. r = rv770_cp_load_microcode(rdev);
  1067. if (r)
  1068. return r;
  1069. r = r600_cp_resume(rdev);
  1070. if (r)
  1071. return r;
  1072. return 0;
  1073. }
  1074. int rv770_resume(struct radeon_device *rdev)
  1075. {
  1076. int r;
  1077. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1078. * posting will perform necessary task to bring back GPU into good
  1079. * shape.
  1080. */
  1081. /* post card */
  1082. atom_asic_init(rdev->mode_info.atom_context);
  1083. r = rv770_startup(rdev);
  1084. if (r) {
  1085. DRM_ERROR("r600 startup failed on resume\n");
  1086. return r;
  1087. }
  1088. r = r600_ib_test(rdev);
  1089. if (r) {
  1090. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1091. return r;
  1092. }
  1093. r = r600_audio_init(rdev);
  1094. if (r) {
  1095. dev_err(rdev->dev, "radeon: audio init failed\n");
  1096. return r;
  1097. }
  1098. return r;
  1099. }
  1100. int rv770_suspend(struct radeon_device *rdev)
  1101. {
  1102. int r;
  1103. r600_audio_fini(rdev);
  1104. /* FIXME: we should wait for ring to be empty */
  1105. r700_cp_stop(rdev);
  1106. rdev->cp.ready = false;
  1107. r600_irq_suspend(rdev);
  1108. radeon_wb_disable(rdev);
  1109. rv770_pcie_gart_disable(rdev);
  1110. /* unpin shaders bo */
  1111. if (rdev->r600_blit.shader_obj) {
  1112. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1113. if (likely(r == 0)) {
  1114. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1115. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. /* Plan is to move initialization in that function and use
  1121. * helper function so that radeon_device_init pretty much
  1122. * do nothing more than calling asic specific function. This
  1123. * should also allow to remove a bunch of callback function
  1124. * like vram_info.
  1125. */
  1126. int rv770_init(struct radeon_device *rdev)
  1127. {
  1128. int r;
  1129. /* This don't do much */
  1130. r = radeon_gem_init(rdev);
  1131. if (r)
  1132. return r;
  1133. /* Read BIOS */
  1134. if (!radeon_get_bios(rdev)) {
  1135. if (ASIC_IS_AVIVO(rdev))
  1136. return -EINVAL;
  1137. }
  1138. /* Must be an ATOMBIOS */
  1139. if (!rdev->is_atom_bios) {
  1140. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1141. return -EINVAL;
  1142. }
  1143. r = radeon_atombios_init(rdev);
  1144. if (r)
  1145. return r;
  1146. /* Post card if necessary */
  1147. if (!radeon_card_posted(rdev)) {
  1148. if (!rdev->bios) {
  1149. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1150. return -EINVAL;
  1151. }
  1152. DRM_INFO("GPU not posted. posting now...\n");
  1153. atom_asic_init(rdev->mode_info.atom_context);
  1154. }
  1155. /* Initialize scratch registers */
  1156. r600_scratch_init(rdev);
  1157. /* Initialize surface registers */
  1158. radeon_surface_init(rdev);
  1159. /* Initialize clocks */
  1160. radeon_get_clock_info(rdev->ddev);
  1161. /* Fence driver */
  1162. r = radeon_fence_driver_init(rdev);
  1163. if (r)
  1164. return r;
  1165. /* initialize AGP */
  1166. if (rdev->flags & RADEON_IS_AGP) {
  1167. r = radeon_agp_init(rdev);
  1168. if (r)
  1169. radeon_agp_disable(rdev);
  1170. }
  1171. r = rv770_mc_init(rdev);
  1172. if (r)
  1173. return r;
  1174. /* Memory manager */
  1175. r = radeon_bo_init(rdev);
  1176. if (r)
  1177. return r;
  1178. r = radeon_irq_kms_init(rdev);
  1179. if (r)
  1180. return r;
  1181. rdev->cp.ring_obj = NULL;
  1182. r600_ring_init(rdev, 1024 * 1024);
  1183. rdev->ih.ring_obj = NULL;
  1184. r600_ih_ring_init(rdev, 64 * 1024);
  1185. r = r600_pcie_gart_init(rdev);
  1186. if (r)
  1187. return r;
  1188. rdev->accel_working = true;
  1189. r = rv770_startup(rdev);
  1190. if (r) {
  1191. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1192. r700_cp_fini(rdev);
  1193. r600_irq_fini(rdev);
  1194. radeon_wb_fini(rdev);
  1195. radeon_irq_kms_fini(rdev);
  1196. rv770_pcie_gart_fini(rdev);
  1197. rdev->accel_working = false;
  1198. }
  1199. if (rdev->accel_working) {
  1200. r = radeon_ib_pool_init(rdev);
  1201. if (r) {
  1202. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1203. rdev->accel_working = false;
  1204. } else {
  1205. r = r600_ib_test(rdev);
  1206. if (r) {
  1207. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1208. rdev->accel_working = false;
  1209. }
  1210. }
  1211. }
  1212. r = r600_audio_init(rdev);
  1213. if (r) {
  1214. dev_err(rdev->dev, "radeon: audio init failed\n");
  1215. return r;
  1216. }
  1217. return 0;
  1218. }
  1219. void rv770_fini(struct radeon_device *rdev)
  1220. {
  1221. r600_blit_fini(rdev);
  1222. r700_cp_fini(rdev);
  1223. r600_irq_fini(rdev);
  1224. radeon_wb_fini(rdev);
  1225. radeon_ib_pool_fini(rdev);
  1226. radeon_irq_kms_fini(rdev);
  1227. rv770_pcie_gart_fini(rdev);
  1228. rv770_vram_scratch_fini(rdev);
  1229. radeon_gem_fini(rdev);
  1230. radeon_fence_driver_fini(rdev);
  1231. radeon_agp_fini(rdev);
  1232. radeon_bo_fini(rdev);
  1233. radeon_atombios_fini(rdev);
  1234. kfree(rdev->bios);
  1235. rdev->bios = NULL;
  1236. }
  1237. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1238. {
  1239. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1240. u16 link_cntl2;
  1241. if (radeon_pcie_gen2 == 0)
  1242. return;
  1243. if (rdev->flags & RADEON_IS_IGP)
  1244. return;
  1245. if (!(rdev->flags & RADEON_IS_PCIE))
  1246. return;
  1247. /* x2 cards have a special sequence */
  1248. if (ASIC_IS_X2(rdev))
  1249. return;
  1250. /* advertise upconfig capability */
  1251. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1252. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1253. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1254. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1255. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1256. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1257. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1258. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1259. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1260. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1261. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1262. } else {
  1263. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1264. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1265. }
  1266. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1267. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1268. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1269. tmp = RREG32(0x541c);
  1270. WREG32(0x541c, tmp | 0x8);
  1271. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1272. link_cntl2 = RREG16(0x4088);
  1273. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1274. link_cntl2 |= 0x2;
  1275. WREG16(0x4088, link_cntl2);
  1276. WREG32(MM_CFGREGS_CNTL, 0);
  1277. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1278. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1279. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1280. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1281. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1282. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1283. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1284. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1285. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1286. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1287. speed_cntl |= LC_GEN2_EN_STRAP;
  1288. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1289. } else {
  1290. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1291. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1292. if (1)
  1293. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1294. else
  1295. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1296. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1297. }
  1298. }