rs600.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* enable the pflip int */
  49. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  50. }
  51. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  52. {
  53. /* disable the pflip int */
  54. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  55. }
  56. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  57. {
  58. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  59. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  60. /* Lock the graphics update lock */
  61. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  62. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  63. /* update the scanout addresses */
  64. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  65. (u32)crtc_base);
  66. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  67. (u32)crtc_base);
  68. /* Wait for update_pending to go high. */
  69. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  70. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  71. /* Unlock the lock, so double-buffering can take place inside vblank */
  72. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  73. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  74. /* Return current update_pending status: */
  75. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  76. }
  77. void rs600_pm_misc(struct radeon_device *rdev)
  78. {
  79. int requested_index = rdev->pm.requested_power_state_index;
  80. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  81. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  82. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  83. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  84. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  85. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  86. tmp = RREG32(voltage->gpio.reg);
  87. if (voltage->active_high)
  88. tmp |= voltage->gpio.mask;
  89. else
  90. tmp &= ~(voltage->gpio.mask);
  91. WREG32(voltage->gpio.reg, tmp);
  92. if (voltage->delay)
  93. udelay(voltage->delay);
  94. } else {
  95. tmp = RREG32(voltage->gpio.reg);
  96. if (voltage->active_high)
  97. tmp &= ~voltage->gpio.mask;
  98. else
  99. tmp |= voltage->gpio.mask;
  100. WREG32(voltage->gpio.reg, tmp);
  101. if (voltage->delay)
  102. udelay(voltage->delay);
  103. }
  104. } else if (voltage->type == VOLTAGE_VDDC)
  105. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  106. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  107. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  108. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  109. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  110. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  111. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  112. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  113. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  114. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  115. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  116. }
  117. } else {
  118. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  119. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  120. }
  121. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  122. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  123. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  124. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  125. if (voltage->delay) {
  126. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  127. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  128. } else
  129. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  130. } else
  131. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  132. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  133. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  134. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  135. hdp_dyn_cntl &= ~HDP_FORCEON;
  136. else
  137. hdp_dyn_cntl |= HDP_FORCEON;
  138. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  139. #if 0
  140. /* mc_host_dyn seems to cause hangs from time to time */
  141. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  142. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  143. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  144. else
  145. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  146. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  147. #endif
  148. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  149. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  150. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  151. else
  152. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  153. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  154. /* set pcie lanes */
  155. if ((rdev->flags & RADEON_IS_PCIE) &&
  156. !(rdev->flags & RADEON_IS_IGP) &&
  157. rdev->asic->set_pcie_lanes &&
  158. (ps->pcie_lanes !=
  159. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  160. radeon_set_pcie_lanes(rdev,
  161. ps->pcie_lanes);
  162. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  163. }
  164. }
  165. void rs600_pm_prepare(struct radeon_device *rdev)
  166. {
  167. struct drm_device *ddev = rdev->ddev;
  168. struct drm_crtc *crtc;
  169. struct radeon_crtc *radeon_crtc;
  170. u32 tmp;
  171. /* disable any active CRTCs */
  172. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  173. radeon_crtc = to_radeon_crtc(crtc);
  174. if (radeon_crtc->enabled) {
  175. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  176. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  177. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  178. }
  179. }
  180. }
  181. void rs600_pm_finish(struct radeon_device *rdev)
  182. {
  183. struct drm_device *ddev = rdev->ddev;
  184. struct drm_crtc *crtc;
  185. struct radeon_crtc *radeon_crtc;
  186. u32 tmp;
  187. /* enable any active CRTCs */
  188. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  189. radeon_crtc = to_radeon_crtc(crtc);
  190. if (radeon_crtc->enabled) {
  191. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  192. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  193. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  194. }
  195. }
  196. }
  197. /* hpd for digital panel detect/disconnect */
  198. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  199. {
  200. u32 tmp;
  201. bool connected = false;
  202. switch (hpd) {
  203. case RADEON_HPD_1:
  204. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  205. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  206. connected = true;
  207. break;
  208. case RADEON_HPD_2:
  209. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  210. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  211. connected = true;
  212. break;
  213. default:
  214. break;
  215. }
  216. return connected;
  217. }
  218. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  219. enum radeon_hpd_id hpd)
  220. {
  221. u32 tmp;
  222. bool connected = rs600_hpd_sense(rdev, hpd);
  223. switch (hpd) {
  224. case RADEON_HPD_1:
  225. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  226. if (connected)
  227. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  228. else
  229. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  230. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  231. break;
  232. case RADEON_HPD_2:
  233. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  234. if (connected)
  235. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  236. else
  237. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  238. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void rs600_hpd_init(struct radeon_device *rdev)
  245. {
  246. struct drm_device *dev = rdev->ddev;
  247. struct drm_connector *connector;
  248. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  249. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  250. switch (radeon_connector->hpd.hpd) {
  251. case RADEON_HPD_1:
  252. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  253. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  254. rdev->irq.hpd[0] = true;
  255. break;
  256. case RADEON_HPD_2:
  257. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  258. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  259. rdev->irq.hpd[1] = true;
  260. break;
  261. default:
  262. break;
  263. }
  264. }
  265. if (rdev->irq.installed)
  266. rs600_irq_set(rdev);
  267. }
  268. void rs600_hpd_fini(struct radeon_device *rdev)
  269. {
  270. struct drm_device *dev = rdev->ddev;
  271. struct drm_connector *connector;
  272. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  273. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  274. switch (radeon_connector->hpd.hpd) {
  275. case RADEON_HPD_1:
  276. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  277. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  278. rdev->irq.hpd[0] = false;
  279. break;
  280. case RADEON_HPD_2:
  281. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  282. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  283. rdev->irq.hpd[1] = false;
  284. break;
  285. default:
  286. break;
  287. }
  288. }
  289. }
  290. void rs600_bm_disable(struct radeon_device *rdev)
  291. {
  292. u32 tmp;
  293. /* disable bus mastering */
  294. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  295. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  296. mdelay(1);
  297. }
  298. int rs600_asic_reset(struct radeon_device *rdev)
  299. {
  300. struct rv515_mc_save save;
  301. u32 status, tmp;
  302. int ret = 0;
  303. status = RREG32(R_000E40_RBBM_STATUS);
  304. if (!G_000E40_GUI_ACTIVE(status)) {
  305. return 0;
  306. }
  307. /* Stops all mc clients */
  308. rv515_mc_stop(rdev, &save);
  309. status = RREG32(R_000E40_RBBM_STATUS);
  310. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  311. /* stop CP */
  312. WREG32(RADEON_CP_CSQ_CNTL, 0);
  313. tmp = RREG32(RADEON_CP_RB_CNTL);
  314. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  315. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  316. WREG32(RADEON_CP_RB_WPTR, 0);
  317. WREG32(RADEON_CP_RB_CNTL, tmp);
  318. pci_save_state(rdev->pdev);
  319. /* disable bus mastering */
  320. rs600_bm_disable(rdev);
  321. /* reset GA+VAP */
  322. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  323. S_0000F0_SOFT_RESET_GA(1));
  324. RREG32(R_0000F0_RBBM_SOFT_RESET);
  325. mdelay(500);
  326. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  327. mdelay(1);
  328. status = RREG32(R_000E40_RBBM_STATUS);
  329. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  330. /* reset CP */
  331. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  332. RREG32(R_0000F0_RBBM_SOFT_RESET);
  333. mdelay(500);
  334. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  335. mdelay(1);
  336. status = RREG32(R_000E40_RBBM_STATUS);
  337. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  338. /* reset MC */
  339. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  340. RREG32(R_0000F0_RBBM_SOFT_RESET);
  341. mdelay(500);
  342. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  343. mdelay(1);
  344. status = RREG32(R_000E40_RBBM_STATUS);
  345. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  346. /* restore PCI & busmastering */
  347. pci_restore_state(rdev->pdev);
  348. /* Check if GPU is idle */
  349. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  350. dev_err(rdev->dev, "failed to reset GPU\n");
  351. rdev->gpu_lockup = true;
  352. ret = -1;
  353. } else
  354. dev_info(rdev->dev, "GPU reset succeed\n");
  355. rv515_mc_resume(rdev, &save);
  356. return ret;
  357. }
  358. /*
  359. * GART.
  360. */
  361. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  362. {
  363. uint32_t tmp;
  364. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  365. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  366. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  367. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  368. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  369. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  370. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  371. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  372. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  373. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  374. }
  375. int rs600_gart_init(struct radeon_device *rdev)
  376. {
  377. int r;
  378. if (rdev->gart.table.vram.robj) {
  379. WARN(1, "RS600 GART already initialized\n");
  380. return 0;
  381. }
  382. /* Initialize common gart structure */
  383. r = radeon_gart_init(rdev);
  384. if (r) {
  385. return r;
  386. }
  387. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  388. return radeon_gart_table_vram_alloc(rdev);
  389. }
  390. static int rs600_gart_enable(struct radeon_device *rdev)
  391. {
  392. u32 tmp;
  393. int r, i;
  394. if (rdev->gart.table.vram.robj == NULL) {
  395. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  396. return -EINVAL;
  397. }
  398. r = radeon_gart_table_vram_pin(rdev);
  399. if (r)
  400. return r;
  401. radeon_gart_restore(rdev);
  402. /* Enable bus master */
  403. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  404. WREG32(RADEON_BUS_CNTL, tmp);
  405. /* FIXME: setup default page */
  406. WREG32_MC(R_000100_MC_PT0_CNTL,
  407. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  408. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  409. for (i = 0; i < 19; i++) {
  410. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  411. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  412. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  413. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  414. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  415. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  416. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  417. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  418. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  419. }
  420. /* enable first context */
  421. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  422. S_000102_ENABLE_PAGE_TABLE(1) |
  423. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  424. /* disable all other contexts */
  425. for (i = 1; i < 8; i++)
  426. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  427. /* setup the page table */
  428. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  429. rdev->gart.table_addr);
  430. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  431. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  432. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  433. /* System context maps to VRAM space */
  434. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  435. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  436. /* enable page tables */
  437. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  438. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  439. tmp = RREG32_MC(R_000009_MC_CNTL1);
  440. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  441. rs600_gart_tlb_flush(rdev);
  442. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  443. (unsigned)(rdev->mc.gtt_size >> 20),
  444. (unsigned long long)rdev->gart.table_addr);
  445. rdev->gart.ready = true;
  446. return 0;
  447. }
  448. void rs600_gart_disable(struct radeon_device *rdev)
  449. {
  450. u32 tmp;
  451. int r;
  452. /* FIXME: disable out of gart access */
  453. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  454. tmp = RREG32_MC(R_000009_MC_CNTL1);
  455. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  456. if (rdev->gart.table.vram.robj) {
  457. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  458. if (r == 0) {
  459. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  460. radeon_bo_unpin(rdev->gart.table.vram.robj);
  461. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  462. }
  463. }
  464. }
  465. void rs600_gart_fini(struct radeon_device *rdev)
  466. {
  467. radeon_gart_fini(rdev);
  468. rs600_gart_disable(rdev);
  469. radeon_gart_table_vram_free(rdev);
  470. }
  471. #define R600_PTE_VALID (1 << 0)
  472. #define R600_PTE_SYSTEM (1 << 1)
  473. #define R600_PTE_SNOOPED (1 << 2)
  474. #define R600_PTE_READABLE (1 << 5)
  475. #define R600_PTE_WRITEABLE (1 << 6)
  476. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  477. {
  478. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  479. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  480. return -EINVAL;
  481. }
  482. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  483. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  484. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  485. writeq(addr, ptr + (i * 8));
  486. return 0;
  487. }
  488. int rs600_irq_set(struct radeon_device *rdev)
  489. {
  490. uint32_t tmp = 0;
  491. uint32_t mode_int = 0;
  492. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  493. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  494. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  495. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  496. if (!rdev->irq.installed) {
  497. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  498. WREG32(R_000040_GEN_INT_CNTL, 0);
  499. return -EINVAL;
  500. }
  501. if (rdev->irq.sw_int) {
  502. tmp |= S_000040_SW_INT_EN(1);
  503. }
  504. if (rdev->irq.gui_idle) {
  505. tmp |= S_000040_GUI_IDLE(1);
  506. }
  507. if (rdev->irq.crtc_vblank_int[0] ||
  508. rdev->irq.pflip[0]) {
  509. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  510. }
  511. if (rdev->irq.crtc_vblank_int[1] ||
  512. rdev->irq.pflip[1]) {
  513. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  514. }
  515. if (rdev->irq.hpd[0]) {
  516. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  517. }
  518. if (rdev->irq.hpd[1]) {
  519. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  520. }
  521. WREG32(R_000040_GEN_INT_CNTL, tmp);
  522. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  523. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  524. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  525. return 0;
  526. }
  527. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  528. {
  529. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  530. uint32_t irq_mask = S_000044_SW_INT(1);
  531. u32 tmp;
  532. /* the interrupt works, but the status bit is permanently asserted */
  533. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  534. if (!rdev->irq.gui_idle_acked)
  535. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  536. }
  537. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  538. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  539. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  540. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  541. S_006534_D1MODE_VBLANK_ACK(1));
  542. }
  543. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  544. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  545. S_006D34_D2MODE_VBLANK_ACK(1));
  546. }
  547. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  548. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  549. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  550. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  551. }
  552. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  553. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  554. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  555. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  556. }
  557. } else {
  558. rdev->irq.stat_regs.r500.disp_int = 0;
  559. }
  560. if (irqs) {
  561. WREG32(R_000044_GEN_INT_STATUS, irqs);
  562. }
  563. return irqs & irq_mask;
  564. }
  565. void rs600_irq_disable(struct radeon_device *rdev)
  566. {
  567. WREG32(R_000040_GEN_INT_CNTL, 0);
  568. WREG32(R_006540_DxMODE_INT_MASK, 0);
  569. /* Wait and acknowledge irq */
  570. mdelay(1);
  571. rs600_irq_ack(rdev);
  572. }
  573. int rs600_irq_process(struct radeon_device *rdev)
  574. {
  575. u32 status, msi_rearm;
  576. bool queue_hotplug = false;
  577. /* reset gui idle ack. the status bit is broken */
  578. rdev->irq.gui_idle_acked = false;
  579. status = rs600_irq_ack(rdev);
  580. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  581. return IRQ_NONE;
  582. }
  583. while (status || rdev->irq.stat_regs.r500.disp_int) {
  584. /* SW interrupt */
  585. if (G_000044_SW_INT(status)) {
  586. radeon_fence_process(rdev);
  587. }
  588. /* GUI idle */
  589. if (G_000040_GUI_IDLE(status)) {
  590. rdev->irq.gui_idle_acked = true;
  591. rdev->pm.gui_idle = true;
  592. wake_up(&rdev->irq.idle_queue);
  593. }
  594. /* Vertical blank interrupts */
  595. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  596. if (rdev->irq.crtc_vblank_int[0]) {
  597. drm_handle_vblank(rdev->ddev, 0);
  598. rdev->pm.vblank_sync = true;
  599. wake_up(&rdev->irq.vblank_queue);
  600. }
  601. if (rdev->irq.pflip[0])
  602. radeon_crtc_handle_flip(rdev, 0);
  603. }
  604. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  605. if (rdev->irq.crtc_vblank_int[1]) {
  606. drm_handle_vblank(rdev->ddev, 1);
  607. rdev->pm.vblank_sync = true;
  608. wake_up(&rdev->irq.vblank_queue);
  609. }
  610. if (rdev->irq.pflip[1])
  611. radeon_crtc_handle_flip(rdev, 1);
  612. }
  613. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  614. queue_hotplug = true;
  615. DRM_DEBUG("HPD1\n");
  616. }
  617. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  618. queue_hotplug = true;
  619. DRM_DEBUG("HPD2\n");
  620. }
  621. status = rs600_irq_ack(rdev);
  622. }
  623. /* reset gui idle ack. the status bit is broken */
  624. rdev->irq.gui_idle_acked = false;
  625. if (queue_hotplug)
  626. schedule_work(&rdev->hotplug_work);
  627. if (rdev->msi_enabled) {
  628. switch (rdev->family) {
  629. case CHIP_RS600:
  630. case CHIP_RS690:
  631. case CHIP_RS740:
  632. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  633. WREG32(RADEON_BUS_CNTL, msi_rearm);
  634. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  635. break;
  636. default:
  637. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  638. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  639. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  640. break;
  641. }
  642. }
  643. return IRQ_HANDLED;
  644. }
  645. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  646. {
  647. if (crtc == 0)
  648. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  649. else
  650. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  651. }
  652. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  653. {
  654. unsigned i;
  655. for (i = 0; i < rdev->usec_timeout; i++) {
  656. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  657. return 0;
  658. udelay(1);
  659. }
  660. return -1;
  661. }
  662. void rs600_gpu_init(struct radeon_device *rdev)
  663. {
  664. r420_pipes_init(rdev);
  665. /* Wait for mc idle */
  666. if (rs600_mc_wait_for_idle(rdev))
  667. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  668. }
  669. void rs600_mc_init(struct radeon_device *rdev)
  670. {
  671. u64 base;
  672. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  673. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  674. rdev->mc.vram_is_ddr = true;
  675. rdev->mc.vram_width = 128;
  676. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  677. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  678. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  679. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  680. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  681. base = G_000004_MC_FB_START(base) << 16;
  682. radeon_vram_location(rdev, &rdev->mc, base);
  683. rdev->mc.gtt_base_align = 0;
  684. radeon_gtt_location(rdev, &rdev->mc);
  685. radeon_update_bandwidth_info(rdev);
  686. }
  687. void rs600_bandwidth_update(struct radeon_device *rdev)
  688. {
  689. struct drm_display_mode *mode0 = NULL;
  690. struct drm_display_mode *mode1 = NULL;
  691. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  692. /* FIXME: implement full support */
  693. radeon_update_display_priority(rdev);
  694. if (rdev->mode_info.crtcs[0]->base.enabled)
  695. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  696. if (rdev->mode_info.crtcs[1]->base.enabled)
  697. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  698. rs690_line_buffer_adjust(rdev, mode0, mode1);
  699. if (rdev->disp_priority == 2) {
  700. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  701. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  702. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  703. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  704. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  705. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  706. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  707. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  708. }
  709. }
  710. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  711. {
  712. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  713. S_000070_MC_IND_CITF_ARB0(1));
  714. return RREG32(R_000074_MC_IND_DATA);
  715. }
  716. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  717. {
  718. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  719. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  720. WREG32(R_000074_MC_IND_DATA, v);
  721. }
  722. void rs600_debugfs(struct radeon_device *rdev)
  723. {
  724. if (r100_debugfs_rbbm_init(rdev))
  725. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  726. }
  727. void rs600_set_safe_registers(struct radeon_device *rdev)
  728. {
  729. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  730. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  731. }
  732. static void rs600_mc_program(struct radeon_device *rdev)
  733. {
  734. struct rv515_mc_save save;
  735. /* Stops all mc clients */
  736. rv515_mc_stop(rdev, &save);
  737. /* Wait for mc idle */
  738. if (rs600_mc_wait_for_idle(rdev))
  739. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  740. /* FIXME: What does AGP means for such chipset ? */
  741. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  742. WREG32_MC(R_000006_AGP_BASE, 0);
  743. WREG32_MC(R_000007_AGP_BASE_2, 0);
  744. /* Program MC */
  745. WREG32_MC(R_000004_MC_FB_LOCATION,
  746. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  747. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  748. WREG32(R_000134_HDP_FB_LOCATION,
  749. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  750. rv515_mc_resume(rdev, &save);
  751. }
  752. static int rs600_startup(struct radeon_device *rdev)
  753. {
  754. int r;
  755. rs600_mc_program(rdev);
  756. /* Resume clock */
  757. rv515_clock_startup(rdev);
  758. /* Initialize GPU configuration (# pipes, ...) */
  759. rs600_gpu_init(rdev);
  760. /* Initialize GART (initialize after TTM so we can allocate
  761. * memory through TTM but finalize after TTM) */
  762. r = rs600_gart_enable(rdev);
  763. if (r)
  764. return r;
  765. /* allocate wb buffer */
  766. r = radeon_wb_init(rdev);
  767. if (r)
  768. return r;
  769. /* Enable IRQ */
  770. rs600_irq_set(rdev);
  771. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  772. /* 1M ring buffer */
  773. r = r100_cp_init(rdev, 1024 * 1024);
  774. if (r) {
  775. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  776. return r;
  777. }
  778. r = r100_ib_init(rdev);
  779. if (r) {
  780. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  781. return r;
  782. }
  783. r = r600_audio_init(rdev);
  784. if (r) {
  785. dev_err(rdev->dev, "failed initializing audio\n");
  786. return r;
  787. }
  788. return 0;
  789. }
  790. int rs600_resume(struct radeon_device *rdev)
  791. {
  792. /* Make sur GART are not working */
  793. rs600_gart_disable(rdev);
  794. /* Resume clock before doing reset */
  795. rv515_clock_startup(rdev);
  796. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  797. if (radeon_asic_reset(rdev)) {
  798. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  799. RREG32(R_000E40_RBBM_STATUS),
  800. RREG32(R_0007C0_CP_STAT));
  801. }
  802. /* post */
  803. atom_asic_init(rdev->mode_info.atom_context);
  804. /* Resume clock after posting */
  805. rv515_clock_startup(rdev);
  806. /* Initialize surface registers */
  807. radeon_surface_init(rdev);
  808. return rs600_startup(rdev);
  809. }
  810. int rs600_suspend(struct radeon_device *rdev)
  811. {
  812. r600_audio_fini(rdev);
  813. r100_cp_disable(rdev);
  814. radeon_wb_disable(rdev);
  815. rs600_irq_disable(rdev);
  816. rs600_gart_disable(rdev);
  817. return 0;
  818. }
  819. void rs600_fini(struct radeon_device *rdev)
  820. {
  821. r600_audio_fini(rdev);
  822. r100_cp_fini(rdev);
  823. radeon_wb_fini(rdev);
  824. r100_ib_fini(rdev);
  825. radeon_gem_fini(rdev);
  826. rs600_gart_fini(rdev);
  827. radeon_irq_kms_fini(rdev);
  828. radeon_fence_driver_fini(rdev);
  829. radeon_bo_fini(rdev);
  830. radeon_atombios_fini(rdev);
  831. kfree(rdev->bios);
  832. rdev->bios = NULL;
  833. }
  834. int rs600_init(struct radeon_device *rdev)
  835. {
  836. int r;
  837. /* Disable VGA */
  838. rv515_vga_render_disable(rdev);
  839. /* Initialize scratch registers */
  840. radeon_scratch_init(rdev);
  841. /* Initialize surface registers */
  842. radeon_surface_init(rdev);
  843. /* restore some register to sane defaults */
  844. r100_restore_sanity(rdev);
  845. /* BIOS */
  846. if (!radeon_get_bios(rdev)) {
  847. if (ASIC_IS_AVIVO(rdev))
  848. return -EINVAL;
  849. }
  850. if (rdev->is_atom_bios) {
  851. r = radeon_atombios_init(rdev);
  852. if (r)
  853. return r;
  854. } else {
  855. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  856. return -EINVAL;
  857. }
  858. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  859. if (radeon_asic_reset(rdev)) {
  860. dev_warn(rdev->dev,
  861. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  862. RREG32(R_000E40_RBBM_STATUS),
  863. RREG32(R_0007C0_CP_STAT));
  864. }
  865. /* check if cards are posted or not */
  866. if (radeon_boot_test_post_card(rdev) == false)
  867. return -EINVAL;
  868. /* Initialize clocks */
  869. radeon_get_clock_info(rdev->ddev);
  870. /* initialize memory controller */
  871. rs600_mc_init(rdev);
  872. rs600_debugfs(rdev);
  873. /* Fence driver */
  874. r = radeon_fence_driver_init(rdev);
  875. if (r)
  876. return r;
  877. r = radeon_irq_kms_init(rdev);
  878. if (r)
  879. return r;
  880. /* Memory manager */
  881. r = radeon_bo_init(rdev);
  882. if (r)
  883. return r;
  884. r = rs600_gart_init(rdev);
  885. if (r)
  886. return r;
  887. rs600_set_safe_registers(rdev);
  888. rdev->accel_working = true;
  889. r = rs600_startup(rdev);
  890. if (r) {
  891. /* Somethings want wront with the accel init stop accel */
  892. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  893. r100_cp_fini(rdev);
  894. radeon_wb_fini(rdev);
  895. r100_ib_fini(rdev);
  896. rs600_gart_fini(rdev);
  897. radeon_irq_kms_fini(rdev);
  898. rdev->accel_working = false;
  899. }
  900. return 0;
  901. }