mct.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /* linux/arch/arm/mach-exynos4/mct.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 MCT(Multi-Core Timer) support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/sched.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/irq.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/percpu.h>
  21. #include <asm/hardware/gic.h>
  22. #include <plat/cpu.h>
  23. #include <mach/map.h>
  24. #include <mach/irqs.h>
  25. #include <mach/regs-mct.h>
  26. #include <asm/mach/time.h>
  27. #define TICK_BASE_CNT 1
  28. enum {
  29. MCT_INT_SPI,
  30. MCT_INT_PPI
  31. };
  32. static unsigned long clk_rate;
  33. static unsigned int mct_int_type;
  34. struct mct_clock_event_device {
  35. struct clock_event_device *evt;
  36. void __iomem *base;
  37. char name[10];
  38. };
  39. static void exynos4_mct_write(unsigned int value, void *addr)
  40. {
  41. void __iomem *stat_addr;
  42. u32 mask;
  43. u32 i;
  44. __raw_writel(value, addr);
  45. if (likely(addr >= EXYNOS4_MCT_L_BASE(0))) {
  46. u32 base = (u32) addr & EXYNOS4_MCT_L_MASK;
  47. switch ((u32) addr & ~EXYNOS4_MCT_L_MASK) {
  48. case (u32) MCT_L_TCON_OFFSET:
  49. stat_addr = (void __iomem *) base + MCT_L_WSTAT_OFFSET;
  50. mask = 1 << 3; /* L_TCON write status */
  51. break;
  52. case (u32) MCT_L_ICNTB_OFFSET:
  53. stat_addr = (void __iomem *) base + MCT_L_WSTAT_OFFSET;
  54. mask = 1 << 1; /* L_ICNTB write status */
  55. break;
  56. case (u32) MCT_L_TCNTB_OFFSET:
  57. stat_addr = (void __iomem *) base + MCT_L_WSTAT_OFFSET;
  58. mask = 1 << 0; /* L_TCNTB write status */
  59. break;
  60. default:
  61. return;
  62. }
  63. } else {
  64. switch ((u32) addr) {
  65. case (u32) EXYNOS4_MCT_G_TCON:
  66. stat_addr = EXYNOS4_MCT_G_WSTAT;
  67. mask = 1 << 16; /* G_TCON write status */
  68. break;
  69. case (u32) EXYNOS4_MCT_G_COMP0_L:
  70. stat_addr = EXYNOS4_MCT_G_WSTAT;
  71. mask = 1 << 0; /* G_COMP0_L write status */
  72. break;
  73. case (u32) EXYNOS4_MCT_G_COMP0_U:
  74. stat_addr = EXYNOS4_MCT_G_WSTAT;
  75. mask = 1 << 1; /* G_COMP0_U write status */
  76. break;
  77. case (u32) EXYNOS4_MCT_G_COMP0_ADD_INCR:
  78. stat_addr = EXYNOS4_MCT_G_WSTAT;
  79. mask = 1 << 2; /* G_COMP0_ADD_INCR w status */
  80. break;
  81. case (u32) EXYNOS4_MCT_G_CNT_L:
  82. stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
  83. mask = 1 << 0; /* G_CNT_L write status */
  84. break;
  85. case (u32) EXYNOS4_MCT_G_CNT_U:
  86. stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
  87. mask = 1 << 1; /* G_CNT_U write status */
  88. break;
  89. default:
  90. return;
  91. }
  92. }
  93. /* Wait maximum 1 ms until written values are applied */
  94. for (i = 0; i < loops_per_jiffy / 1000 * HZ; i++)
  95. if (__raw_readl(stat_addr) & mask) {
  96. __raw_writel(mask, stat_addr);
  97. return;
  98. }
  99. panic("MCT hangs after writing %d (addr:0x%08x)\n", value, (u32)addr);
  100. }
  101. /* Clocksource handling */
  102. static void exynos4_mct_frc_start(u32 hi, u32 lo)
  103. {
  104. u32 reg;
  105. exynos4_mct_write(lo, EXYNOS4_MCT_G_CNT_L);
  106. exynos4_mct_write(hi, EXYNOS4_MCT_G_CNT_U);
  107. reg = __raw_readl(EXYNOS4_MCT_G_TCON);
  108. reg |= MCT_G_TCON_START;
  109. exynos4_mct_write(reg, EXYNOS4_MCT_G_TCON);
  110. }
  111. static cycle_t exynos4_frc_read(struct clocksource *cs)
  112. {
  113. unsigned int lo, hi;
  114. u32 hi2 = __raw_readl(EXYNOS4_MCT_G_CNT_U);
  115. do {
  116. hi = hi2;
  117. lo = __raw_readl(EXYNOS4_MCT_G_CNT_L);
  118. hi2 = __raw_readl(EXYNOS4_MCT_G_CNT_U);
  119. } while (hi != hi2);
  120. return ((cycle_t)hi << 32) | lo;
  121. }
  122. static void exynos4_frc_resume(struct clocksource *cs)
  123. {
  124. exynos4_mct_frc_start(0, 0);
  125. }
  126. struct clocksource mct_frc = {
  127. .name = "mct-frc",
  128. .rating = 400,
  129. .read = exynos4_frc_read,
  130. .mask = CLOCKSOURCE_MASK(64),
  131. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  132. .resume = exynos4_frc_resume,
  133. };
  134. static void __init exynos4_clocksource_init(void)
  135. {
  136. exynos4_mct_frc_start(0, 0);
  137. if (clocksource_register_hz(&mct_frc, clk_rate))
  138. panic("%s: can't register clocksource\n", mct_frc.name);
  139. }
  140. static void exynos4_mct_comp0_stop(void)
  141. {
  142. unsigned int tcon;
  143. tcon = __raw_readl(EXYNOS4_MCT_G_TCON);
  144. tcon &= ~(MCT_G_TCON_COMP0_ENABLE | MCT_G_TCON_COMP0_AUTO_INC);
  145. exynos4_mct_write(tcon, EXYNOS4_MCT_G_TCON);
  146. exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB);
  147. }
  148. static void exynos4_mct_comp0_start(enum clock_event_mode mode,
  149. unsigned long cycles)
  150. {
  151. unsigned int tcon;
  152. cycle_t comp_cycle;
  153. tcon = __raw_readl(EXYNOS4_MCT_G_TCON);
  154. if (mode == CLOCK_EVT_MODE_PERIODIC) {
  155. tcon |= MCT_G_TCON_COMP0_AUTO_INC;
  156. exynos4_mct_write(cycles, EXYNOS4_MCT_G_COMP0_ADD_INCR);
  157. }
  158. comp_cycle = exynos4_frc_read(&mct_frc) + cycles;
  159. exynos4_mct_write((u32)comp_cycle, EXYNOS4_MCT_G_COMP0_L);
  160. exynos4_mct_write((u32)(comp_cycle >> 32), EXYNOS4_MCT_G_COMP0_U);
  161. exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB);
  162. tcon |= MCT_G_TCON_COMP0_ENABLE;
  163. exynos4_mct_write(tcon , EXYNOS4_MCT_G_TCON);
  164. }
  165. static int exynos4_comp_set_next_event(unsigned long cycles,
  166. struct clock_event_device *evt)
  167. {
  168. exynos4_mct_comp0_start(evt->mode, cycles);
  169. return 0;
  170. }
  171. static void exynos4_comp_set_mode(enum clock_event_mode mode,
  172. struct clock_event_device *evt)
  173. {
  174. unsigned long cycles_per_jiffy;
  175. exynos4_mct_comp0_stop();
  176. switch (mode) {
  177. case CLOCK_EVT_MODE_PERIODIC:
  178. cycles_per_jiffy =
  179. (((unsigned long long) NSEC_PER_SEC / HZ * evt->mult) >> evt->shift);
  180. exynos4_mct_comp0_start(mode, cycles_per_jiffy);
  181. break;
  182. case CLOCK_EVT_MODE_ONESHOT:
  183. case CLOCK_EVT_MODE_UNUSED:
  184. case CLOCK_EVT_MODE_SHUTDOWN:
  185. case CLOCK_EVT_MODE_RESUME:
  186. break;
  187. }
  188. }
  189. static struct clock_event_device mct_comp_device = {
  190. .name = "mct-comp",
  191. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  192. .rating = 250,
  193. .set_next_event = exynos4_comp_set_next_event,
  194. .set_mode = exynos4_comp_set_mode,
  195. };
  196. static irqreturn_t exynos4_mct_comp_isr(int irq, void *dev_id)
  197. {
  198. struct clock_event_device *evt = dev_id;
  199. exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT);
  200. evt->event_handler(evt);
  201. return IRQ_HANDLED;
  202. }
  203. static struct irqaction mct_comp_event_irq = {
  204. .name = "mct_comp_irq",
  205. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  206. .handler = exynos4_mct_comp_isr,
  207. .dev_id = &mct_comp_device,
  208. };
  209. static void exynos4_clockevent_init(void)
  210. {
  211. clockevents_calc_mult_shift(&mct_comp_device, clk_rate, 5);
  212. mct_comp_device.max_delta_ns =
  213. clockevent_delta2ns(0xffffffff, &mct_comp_device);
  214. mct_comp_device.min_delta_ns =
  215. clockevent_delta2ns(0xf, &mct_comp_device);
  216. mct_comp_device.cpumask = cpumask_of(0);
  217. clockevents_register_device(&mct_comp_device);
  218. setup_irq(IRQ_MCT_G0, &mct_comp_event_irq);
  219. }
  220. #ifdef CONFIG_LOCAL_TIMERS
  221. static DEFINE_PER_CPU(struct mct_clock_event_device, percpu_mct_tick);
  222. /* Clock event handling */
  223. static void exynos4_mct_tick_stop(struct mct_clock_event_device *mevt)
  224. {
  225. unsigned long tmp;
  226. unsigned long mask = MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START;
  227. void __iomem *addr = mevt->base + MCT_L_TCON_OFFSET;
  228. tmp = __raw_readl(addr);
  229. if (tmp & mask) {
  230. tmp &= ~mask;
  231. exynos4_mct_write(tmp, addr);
  232. }
  233. }
  234. static void exynos4_mct_tick_start(unsigned long cycles,
  235. struct mct_clock_event_device *mevt)
  236. {
  237. unsigned long tmp;
  238. exynos4_mct_tick_stop(mevt);
  239. tmp = (1 << 31) | cycles; /* MCT_L_UPDATE_ICNTB */
  240. /* update interrupt count buffer */
  241. exynos4_mct_write(tmp, mevt->base + MCT_L_ICNTB_OFFSET);
  242. /* enable MCT tick interrupt */
  243. exynos4_mct_write(0x1, mevt->base + MCT_L_INT_ENB_OFFSET);
  244. tmp = __raw_readl(mevt->base + MCT_L_TCON_OFFSET);
  245. tmp |= MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START |
  246. MCT_L_TCON_INTERVAL_MODE;
  247. exynos4_mct_write(tmp, mevt->base + MCT_L_TCON_OFFSET);
  248. }
  249. static int exynos4_tick_set_next_event(unsigned long cycles,
  250. struct clock_event_device *evt)
  251. {
  252. struct mct_clock_event_device *mevt = this_cpu_ptr(&percpu_mct_tick);
  253. exynos4_mct_tick_start(cycles, mevt);
  254. return 0;
  255. }
  256. static inline void exynos4_tick_set_mode(enum clock_event_mode mode,
  257. struct clock_event_device *evt)
  258. {
  259. struct mct_clock_event_device *mevt = this_cpu_ptr(&percpu_mct_tick);
  260. unsigned long cycles_per_jiffy;
  261. exynos4_mct_tick_stop(mevt);
  262. switch (mode) {
  263. case CLOCK_EVT_MODE_PERIODIC:
  264. cycles_per_jiffy =
  265. (((unsigned long long) NSEC_PER_SEC / HZ * evt->mult) >> evt->shift);
  266. exynos4_mct_tick_start(cycles_per_jiffy, mevt);
  267. break;
  268. case CLOCK_EVT_MODE_ONESHOT:
  269. case CLOCK_EVT_MODE_UNUSED:
  270. case CLOCK_EVT_MODE_SHUTDOWN:
  271. case CLOCK_EVT_MODE_RESUME:
  272. break;
  273. }
  274. }
  275. static int exynos4_mct_tick_clear(struct mct_clock_event_device *mevt)
  276. {
  277. struct clock_event_device *evt = mevt->evt;
  278. /*
  279. * This is for supporting oneshot mode.
  280. * Mct would generate interrupt periodically
  281. * without explicit stopping.
  282. */
  283. if (evt->mode != CLOCK_EVT_MODE_PERIODIC)
  284. exynos4_mct_tick_stop(mevt);
  285. /* Clear the MCT tick interrupt */
  286. if (__raw_readl(mevt->base + MCT_L_INT_CSTAT_OFFSET) & 1) {
  287. exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
  288. return 1;
  289. } else {
  290. return 0;
  291. }
  292. }
  293. static irqreturn_t exynos4_mct_tick_isr(int irq, void *dev_id)
  294. {
  295. struct mct_clock_event_device *mevt = dev_id;
  296. struct clock_event_device *evt = mevt->evt;
  297. exynos4_mct_tick_clear(mevt);
  298. evt->event_handler(evt);
  299. return IRQ_HANDLED;
  300. }
  301. static struct irqaction mct_tick0_event_irq = {
  302. .name = "mct_tick0_irq",
  303. .flags = IRQF_TIMER | IRQF_NOBALANCING,
  304. .handler = exynos4_mct_tick_isr,
  305. };
  306. static struct irqaction mct_tick1_event_irq = {
  307. .name = "mct_tick1_irq",
  308. .flags = IRQF_TIMER | IRQF_NOBALANCING,
  309. .handler = exynos4_mct_tick_isr,
  310. };
  311. static void exynos4_mct_tick_init(struct clock_event_device *evt)
  312. {
  313. struct mct_clock_event_device *mevt;
  314. unsigned int cpu = smp_processor_id();
  315. mevt = this_cpu_ptr(&percpu_mct_tick);
  316. mevt->evt = evt;
  317. mevt->base = EXYNOS4_MCT_L_BASE(cpu);
  318. sprintf(mevt->name, "mct_tick%d", cpu);
  319. evt->name = mevt->name;
  320. evt->cpumask = cpumask_of(cpu);
  321. evt->set_next_event = exynos4_tick_set_next_event;
  322. evt->set_mode = exynos4_tick_set_mode;
  323. evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
  324. evt->rating = 450;
  325. clockevents_calc_mult_shift(evt, clk_rate / (TICK_BASE_CNT + 1), 5);
  326. evt->max_delta_ns =
  327. clockevent_delta2ns(0x7fffffff, evt);
  328. evt->min_delta_ns =
  329. clockevent_delta2ns(0xf, evt);
  330. clockevents_register_device(evt);
  331. exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);
  332. if (mct_int_type == MCT_INT_SPI) {
  333. if (cpu == 0) {
  334. mct_tick0_event_irq.dev_id = mevt;
  335. evt->irq = IRQ_MCT_L0;
  336. setup_irq(IRQ_MCT_L0, &mct_tick0_event_irq);
  337. } else {
  338. mct_tick1_event_irq.dev_id = mevt;
  339. evt->irq = IRQ_MCT_L1;
  340. setup_irq(IRQ_MCT_L1, &mct_tick1_event_irq);
  341. irq_set_affinity(IRQ_MCT_L1, cpumask_of(1));
  342. }
  343. } else {
  344. enable_percpu_irq(IRQ_MCT_LOCALTIMER, 0);
  345. }
  346. }
  347. /* Setup the local clock events for a CPU */
  348. int __cpuinit local_timer_setup(struct clock_event_device *evt)
  349. {
  350. exynos4_mct_tick_init(evt);
  351. return 0;
  352. }
  353. void local_timer_stop(struct clock_event_device *evt)
  354. {
  355. unsigned int cpu = smp_processor_id();
  356. evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
  357. if (mct_int_type == MCT_INT_SPI)
  358. if (cpu == 0)
  359. remove_irq(evt->irq, &mct_tick0_event_irq);
  360. else
  361. remove_irq(evt->irq, &mct_tick1_event_irq);
  362. else
  363. disable_percpu_irq(IRQ_MCT_LOCALTIMER);
  364. }
  365. #endif /* CONFIG_LOCAL_TIMERS */
  366. static void __init exynos4_timer_resources(void)
  367. {
  368. struct clk *mct_clk;
  369. mct_clk = clk_get(NULL, "xtal");
  370. clk_rate = clk_get_rate(mct_clk);
  371. #ifdef CONFIG_LOCAL_TIMERS
  372. if (mct_int_type == MCT_INT_PPI) {
  373. int err;
  374. err = request_percpu_irq(IRQ_MCT_LOCALTIMER,
  375. exynos4_mct_tick_isr, "MCT",
  376. &percpu_mct_tick);
  377. WARN(err, "MCT: can't request IRQ %d (%d)\n",
  378. IRQ_MCT_LOCALTIMER, err);
  379. }
  380. #endif /* CONFIG_LOCAL_TIMERS */
  381. }
  382. static void __init exynos4_timer_init(void)
  383. {
  384. if (soc_is_exynos4210())
  385. mct_int_type = MCT_INT_SPI;
  386. else
  387. mct_int_type = MCT_INT_PPI;
  388. exynos4_timer_resources();
  389. exynos4_clocksource_init();
  390. exynos4_clockevent_init();
  391. }
  392. struct sys_timer exynos4_timer = {
  393. .init = exynos4_timer_init,
  394. };