omap_hwmod.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <asm/system_misc.h>
  142. #include "clock.h"
  143. #include "omap_hwmod.h"
  144. #include "soc.h"
  145. #include "common.h"
  146. #include "clockdomain.h"
  147. #include "powerdomain.h"
  148. #include "cm2xxx.h"
  149. #include "cm3xxx.h"
  150. #include "cminst44xx.h"
  151. #include "cm33xx.h"
  152. #include "prm.h"
  153. #include "prm3xxx.h"
  154. #include "prm44xx.h"
  155. #include "prm33xx.h"
  156. #include "prminst44xx.h"
  157. #include "mux.h"
  158. #include "pm.h"
  159. /* Name of the OMAP hwmod for the MPU */
  160. #define MPU_INITIATOR_NAME "mpu"
  161. /*
  162. * Number of struct omap_hwmod_link records per struct
  163. * omap_hwmod_ocp_if record (master->slave and slave->master)
  164. */
  165. #define LINKS_PER_OCP_IF 2
  166. /**
  167. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  168. * @enable_module: function to enable a module (via MODULEMODE)
  169. * @disable_module: function to disable a module (via MODULEMODE)
  170. *
  171. * XXX Eventually this functionality will be hidden inside the PRM/CM
  172. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  173. * conditionals in this code.
  174. */
  175. struct omap_hwmod_soc_ops {
  176. void (*enable_module)(struct omap_hwmod *oh);
  177. int (*disable_module)(struct omap_hwmod *oh);
  178. int (*wait_target_ready)(struct omap_hwmod *oh);
  179. int (*assert_hardreset)(struct omap_hwmod *oh,
  180. struct omap_hwmod_rst_info *ohri);
  181. int (*deassert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*init_clkdm)(struct omap_hwmod *oh);
  186. void (*update_context_lost)(struct omap_hwmod *oh);
  187. int (*get_context_lost)(struct omap_hwmod *oh);
  188. };
  189. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  190. static struct omap_hwmod_soc_ops soc_ops;
  191. /* omap_hwmod_list contains all registered struct omap_hwmods */
  192. static LIST_HEAD(omap_hwmod_list);
  193. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  194. static struct omap_hwmod *mpu_oh;
  195. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  196. static DEFINE_SPINLOCK(io_chain_lock);
  197. /*
  198. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  199. * allocated from - used to reduce the number of small memory
  200. * allocations, which has a significant impact on performance
  201. */
  202. static struct omap_hwmod_link *linkspace;
  203. /*
  204. * free_ls, max_ls: array indexes into linkspace; representing the
  205. * next free struct omap_hwmod_link index, and the maximum number of
  206. * struct omap_hwmod_link records allocated (respectively)
  207. */
  208. static unsigned short free_ls, max_ls, ls_supp;
  209. /* inited: set to true once the hwmod code is initialized */
  210. static bool inited;
  211. /* Private functions */
  212. /**
  213. * _fetch_next_ocp_if - return the next OCP interface in a list
  214. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  215. * @i: pointer to the index of the element pointed to by @p in the list
  216. *
  217. * Return a pointer to the struct omap_hwmod_ocp_if record
  218. * containing the struct list_head pointed to by @p, and increment
  219. * @p such that a future call to this routine will return the next
  220. * record.
  221. */
  222. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  223. int *i)
  224. {
  225. struct omap_hwmod_ocp_if *oi;
  226. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  227. *p = (*p)->next;
  228. *i = *i + 1;
  229. return oi;
  230. }
  231. /**
  232. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  233. * @oh: struct omap_hwmod *
  234. *
  235. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  236. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  237. * OCP_SYSCONFIG register or 0 upon success.
  238. */
  239. static int _update_sysc_cache(struct omap_hwmod *oh)
  240. {
  241. if (!oh->class->sysc) {
  242. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  243. return -EINVAL;
  244. }
  245. /* XXX ensure module interface clock is up */
  246. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  247. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  248. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  249. return 0;
  250. }
  251. /**
  252. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  253. * @v: OCP_SYSCONFIG value to write
  254. * @oh: struct omap_hwmod *
  255. *
  256. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  257. * one. No return value.
  258. */
  259. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  260. {
  261. if (!oh->class->sysc) {
  262. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  263. return;
  264. }
  265. /* XXX ensure module interface clock is up */
  266. /* Module might have lost context, always update cache and register */
  267. oh->_sysc_cache = v;
  268. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  269. }
  270. /**
  271. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  272. * @oh: struct omap_hwmod *
  273. * @standbymode: MIDLEMODE field bits
  274. * @v: pointer to register contents to modify
  275. *
  276. * Update the master standby mode bits in @v to be @standbymode for
  277. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  278. * upon error or 0 upon success.
  279. */
  280. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  281. u32 *v)
  282. {
  283. u32 mstandby_mask;
  284. u8 mstandby_shift;
  285. if (!oh->class->sysc ||
  286. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  287. return -EINVAL;
  288. if (!oh->class->sysc->sysc_fields) {
  289. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  290. return -EINVAL;
  291. }
  292. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  293. mstandby_mask = (0x3 << mstandby_shift);
  294. *v &= ~mstandby_mask;
  295. *v |= __ffs(standbymode) << mstandby_shift;
  296. return 0;
  297. }
  298. /**
  299. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  300. * @oh: struct omap_hwmod *
  301. * @idlemode: SIDLEMODE field bits
  302. * @v: pointer to register contents to modify
  303. *
  304. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  305. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  306. * or 0 upon success.
  307. */
  308. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  309. {
  310. u32 sidle_mask;
  311. u8 sidle_shift;
  312. if (!oh->class->sysc ||
  313. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  314. return -EINVAL;
  315. if (!oh->class->sysc->sysc_fields) {
  316. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  317. return -EINVAL;
  318. }
  319. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  320. sidle_mask = (0x3 << sidle_shift);
  321. *v &= ~sidle_mask;
  322. *v |= __ffs(idlemode) << sidle_shift;
  323. return 0;
  324. }
  325. /**
  326. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  327. * @oh: struct omap_hwmod *
  328. * @clockact: CLOCKACTIVITY field bits
  329. * @v: pointer to register contents to modify
  330. *
  331. * Update the clockactivity mode bits in @v to be @clockact for the
  332. * @oh hwmod. Used for additional powersaving on some modules. Does
  333. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  334. * success.
  335. */
  336. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  337. {
  338. u32 clkact_mask;
  339. u8 clkact_shift;
  340. if (!oh->class->sysc ||
  341. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  342. return -EINVAL;
  343. if (!oh->class->sysc->sysc_fields) {
  344. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  345. return -EINVAL;
  346. }
  347. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  348. clkact_mask = (0x3 << clkact_shift);
  349. *v &= ~clkact_mask;
  350. *v |= clockact << clkact_shift;
  351. return 0;
  352. }
  353. /**
  354. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  355. * @oh: struct omap_hwmod *
  356. * @v: pointer to register contents to modify
  357. *
  358. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  359. * error or 0 upon success.
  360. */
  361. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  362. {
  363. u32 softrst_mask;
  364. if (!oh->class->sysc ||
  365. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  366. return -EINVAL;
  367. if (!oh->class->sysc->sysc_fields) {
  368. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  369. return -EINVAL;
  370. }
  371. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  372. *v |= softrst_mask;
  373. return 0;
  374. }
  375. /**
  376. * _wait_softreset_complete - wait for an OCP softreset to complete
  377. * @oh: struct omap_hwmod * to wait on
  378. *
  379. * Wait until the IP block represented by @oh reports that its OCP
  380. * softreset is complete. This can be triggered by software (see
  381. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  382. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  383. * microseconds. Returns the number of microseconds waited.
  384. */
  385. static int _wait_softreset_complete(struct omap_hwmod *oh)
  386. {
  387. struct omap_hwmod_class_sysconfig *sysc;
  388. u32 softrst_mask;
  389. int c = 0;
  390. sysc = oh->class->sysc;
  391. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  392. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  393. & SYSS_RESETDONE_MASK),
  394. MAX_MODULE_SOFTRESET_WAIT, c);
  395. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  396. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  397. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  398. & softrst_mask),
  399. MAX_MODULE_SOFTRESET_WAIT, c);
  400. }
  401. return c;
  402. }
  403. /**
  404. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  405. * @oh: struct omap_hwmod *
  406. *
  407. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  408. * of some modules. When the DMA must perform read/write accesses, the
  409. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  410. * for power management, software must set the DMADISABLE bit back to 1.
  411. *
  412. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  413. * error or 0 upon success.
  414. */
  415. static int _set_dmadisable(struct omap_hwmod *oh)
  416. {
  417. u32 v;
  418. u32 dmadisable_mask;
  419. if (!oh->class->sysc ||
  420. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  421. return -EINVAL;
  422. if (!oh->class->sysc->sysc_fields) {
  423. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  424. return -EINVAL;
  425. }
  426. /* clocks must be on for this operation */
  427. if (oh->_state != _HWMOD_STATE_ENABLED) {
  428. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  429. return -EINVAL;
  430. }
  431. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  432. v = oh->_sysc_cache;
  433. dmadisable_mask =
  434. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  435. v |= dmadisable_mask;
  436. _write_sysconfig(v, oh);
  437. return 0;
  438. }
  439. /**
  440. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  441. * @oh: struct omap_hwmod *
  442. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  443. * @v: pointer to register contents to modify
  444. *
  445. * Update the module autoidle bit in @v to be @autoidle for the @oh
  446. * hwmod. The autoidle bit controls whether the module can gate
  447. * internal clocks automatically when it isn't doing anything; the
  448. * exact function of this bit varies on a per-module basis. This
  449. * function does not write to the hardware. Returns -EINVAL upon
  450. * error or 0 upon success.
  451. */
  452. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  453. u32 *v)
  454. {
  455. u32 autoidle_mask;
  456. u8 autoidle_shift;
  457. if (!oh->class->sysc ||
  458. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  459. return -EINVAL;
  460. if (!oh->class->sysc->sysc_fields) {
  461. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  462. return -EINVAL;
  463. }
  464. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  465. autoidle_mask = (0x1 << autoidle_shift);
  466. *v &= ~autoidle_mask;
  467. *v |= autoidle << autoidle_shift;
  468. return 0;
  469. }
  470. /**
  471. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  472. * @oh: struct omap_hwmod *
  473. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  474. *
  475. * Set or clear the I/O pad wakeup flag in the mux entries for the
  476. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  477. * in memory. If the hwmod is currently idled, and the new idle
  478. * values don't match the previous ones, this function will also
  479. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  480. * currently idled, this function won't touch the hardware: the new
  481. * mux settings are written to the SCM PADCTRL registers when the
  482. * hwmod is idled. No return value.
  483. */
  484. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  485. {
  486. struct omap_device_pad *pad;
  487. bool change = false;
  488. u16 prev_idle;
  489. int j;
  490. if (!oh->mux || !oh->mux->enabled)
  491. return;
  492. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  493. pad = oh->mux->pads_dynamic[j];
  494. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  495. continue;
  496. prev_idle = pad->idle;
  497. if (set_wake)
  498. pad->idle |= OMAP_WAKEUP_EN;
  499. else
  500. pad->idle &= ~OMAP_WAKEUP_EN;
  501. if (prev_idle != pad->idle)
  502. change = true;
  503. }
  504. if (change && oh->_state == _HWMOD_STATE_IDLE)
  505. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  506. }
  507. /**
  508. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  509. * @oh: struct omap_hwmod *
  510. *
  511. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  512. * upon error or 0 upon success.
  513. */
  514. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  515. {
  516. if (!oh->class->sysc ||
  517. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  518. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  519. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  520. return -EINVAL;
  521. if (!oh->class->sysc->sysc_fields) {
  522. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  523. return -EINVAL;
  524. }
  525. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  526. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  527. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  528. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  529. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  530. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  531. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  532. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  533. return 0;
  534. }
  535. /**
  536. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  537. * @oh: struct omap_hwmod *
  538. *
  539. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  540. * upon error or 0 upon success.
  541. */
  542. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  543. {
  544. if (!oh->class->sysc ||
  545. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  546. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  547. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  548. return -EINVAL;
  549. if (!oh->class->sysc->sysc_fields) {
  550. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  551. return -EINVAL;
  552. }
  553. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  554. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  555. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  556. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  557. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  558. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  559. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  560. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  561. return 0;
  562. }
  563. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  564. {
  565. struct clk_hw_omap *clk;
  566. if (oh->clkdm) {
  567. return oh->clkdm;
  568. } else if (oh->_clk) {
  569. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  570. return clk->clkdm;
  571. }
  572. return NULL;
  573. }
  574. /**
  575. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  576. * @oh: struct omap_hwmod *
  577. *
  578. * Prevent the hardware module @oh from entering idle while the
  579. * hardare module initiator @init_oh is active. Useful when a module
  580. * will be accessed by a particular initiator (e.g., if a module will
  581. * be accessed by the IVA, there should be a sleepdep between the IVA
  582. * initiator and the module). Only applies to modules in smart-idle
  583. * mode. If the clockdomain is marked as not needing autodeps, return
  584. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  585. * passes along clkdm_add_sleepdep() value upon success.
  586. */
  587. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  588. {
  589. struct clockdomain *clkdm, *init_clkdm;
  590. clkdm = _get_clkdm(oh);
  591. init_clkdm = _get_clkdm(init_oh);
  592. if (!clkdm || !init_clkdm)
  593. return -EINVAL;
  594. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  595. return 0;
  596. return clkdm_add_sleepdep(clkdm, init_clkdm);
  597. }
  598. /**
  599. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  600. * @oh: struct omap_hwmod *
  601. *
  602. * Allow the hardware module @oh to enter idle while the hardare
  603. * module initiator @init_oh is active. Useful when a module will not
  604. * be accessed by a particular initiator (e.g., if a module will not
  605. * be accessed by the IVA, there should be no sleepdep between the IVA
  606. * initiator and the module). Only applies to modules in smart-idle
  607. * mode. If the clockdomain is marked as not needing autodeps, return
  608. * 0 without doing anything. Returns -EINVAL upon error or passes
  609. * along clkdm_del_sleepdep() value upon success.
  610. */
  611. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  612. {
  613. struct clockdomain *clkdm, *init_clkdm;
  614. clkdm = _get_clkdm(oh);
  615. init_clkdm = _get_clkdm(init_oh);
  616. if (!clkdm || !init_clkdm)
  617. return -EINVAL;
  618. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  619. return 0;
  620. return clkdm_del_sleepdep(clkdm, init_clkdm);
  621. }
  622. /**
  623. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Called from _init_clocks(). Populates the @oh _clk (main
  627. * functional clock pointer) if a main_clk is present. Returns 0 on
  628. * success or -EINVAL on error.
  629. */
  630. static int _init_main_clk(struct omap_hwmod *oh)
  631. {
  632. int ret = 0;
  633. if (!oh->main_clk)
  634. return 0;
  635. oh->_clk = clk_get(NULL, oh->main_clk);
  636. if (IS_ERR(oh->_clk)) {
  637. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  638. oh->name, oh->main_clk);
  639. return -EINVAL;
  640. }
  641. /*
  642. * HACK: This needs a re-visit once clk_prepare() is implemented
  643. * to do something meaningful. Today its just a no-op.
  644. * If clk_prepare() is used at some point to do things like
  645. * voltage scaling etc, then this would have to be moved to
  646. * some point where subsystems like i2c and pmic become
  647. * available.
  648. */
  649. clk_prepare(oh->_clk);
  650. if (!_get_clkdm(oh))
  651. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  652. oh->name, oh->main_clk);
  653. return ret;
  654. }
  655. /**
  656. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  657. * @oh: struct omap_hwmod *
  658. *
  659. * Called from _init_clocks(). Populates the @oh OCP slave interface
  660. * clock pointers. Returns 0 on success or -EINVAL on error.
  661. */
  662. static int _init_interface_clks(struct omap_hwmod *oh)
  663. {
  664. struct omap_hwmod_ocp_if *os;
  665. struct list_head *p;
  666. struct clk *c;
  667. int i = 0;
  668. int ret = 0;
  669. p = oh->slave_ports.next;
  670. while (i < oh->slaves_cnt) {
  671. os = _fetch_next_ocp_if(&p, &i);
  672. if (!os->clk)
  673. continue;
  674. c = clk_get(NULL, os->clk);
  675. if (IS_ERR(c)) {
  676. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  677. oh->name, os->clk);
  678. ret = -EINVAL;
  679. }
  680. os->_clk = c;
  681. /*
  682. * HACK: This needs a re-visit once clk_prepare() is implemented
  683. * to do something meaningful. Today its just a no-op.
  684. * If clk_prepare() is used at some point to do things like
  685. * voltage scaling etc, then this would have to be moved to
  686. * some point where subsystems like i2c and pmic become
  687. * available.
  688. */
  689. clk_prepare(os->_clk);
  690. }
  691. return ret;
  692. }
  693. /**
  694. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  695. * @oh: struct omap_hwmod *
  696. *
  697. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  698. * clock pointers. Returns 0 on success or -EINVAL on error.
  699. */
  700. static int _init_opt_clks(struct omap_hwmod *oh)
  701. {
  702. struct omap_hwmod_opt_clk *oc;
  703. struct clk *c;
  704. int i;
  705. int ret = 0;
  706. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  707. c = clk_get(NULL, oc->clk);
  708. if (IS_ERR(c)) {
  709. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  710. oh->name, oc->clk);
  711. ret = -EINVAL;
  712. }
  713. oc->_clk = c;
  714. /*
  715. * HACK: This needs a re-visit once clk_prepare() is implemented
  716. * to do something meaningful. Today its just a no-op.
  717. * If clk_prepare() is used at some point to do things like
  718. * voltage scaling etc, then this would have to be moved to
  719. * some point where subsystems like i2c and pmic become
  720. * available.
  721. */
  722. clk_prepare(oc->_clk);
  723. }
  724. return ret;
  725. }
  726. /**
  727. * _enable_clocks - enable hwmod main clock and interface clocks
  728. * @oh: struct omap_hwmod *
  729. *
  730. * Enables all clocks necessary for register reads and writes to succeed
  731. * on the hwmod @oh. Returns 0.
  732. */
  733. static int _enable_clocks(struct omap_hwmod *oh)
  734. {
  735. struct omap_hwmod_ocp_if *os;
  736. struct list_head *p;
  737. int i = 0;
  738. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  739. if (oh->_clk)
  740. clk_enable(oh->_clk);
  741. p = oh->slave_ports.next;
  742. while (i < oh->slaves_cnt) {
  743. os = _fetch_next_ocp_if(&p, &i);
  744. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  745. clk_enable(os->_clk);
  746. }
  747. /* The opt clocks are controlled by the device driver. */
  748. return 0;
  749. }
  750. /**
  751. * _disable_clocks - disable hwmod main clock and interface clocks
  752. * @oh: struct omap_hwmod *
  753. *
  754. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  755. */
  756. static int _disable_clocks(struct omap_hwmod *oh)
  757. {
  758. struct omap_hwmod_ocp_if *os;
  759. struct list_head *p;
  760. int i = 0;
  761. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  762. if (oh->_clk)
  763. clk_disable(oh->_clk);
  764. p = oh->slave_ports.next;
  765. while (i < oh->slaves_cnt) {
  766. os = _fetch_next_ocp_if(&p, &i);
  767. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  768. clk_disable(os->_clk);
  769. }
  770. /* The opt clocks are controlled by the device driver. */
  771. return 0;
  772. }
  773. static void _enable_optional_clocks(struct omap_hwmod *oh)
  774. {
  775. struct omap_hwmod_opt_clk *oc;
  776. int i;
  777. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  778. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  779. if (oc->_clk) {
  780. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  781. __clk_get_name(oc->_clk));
  782. clk_enable(oc->_clk);
  783. }
  784. }
  785. static void _disable_optional_clocks(struct omap_hwmod *oh)
  786. {
  787. struct omap_hwmod_opt_clk *oc;
  788. int i;
  789. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  790. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  791. if (oc->_clk) {
  792. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  793. __clk_get_name(oc->_clk));
  794. clk_disable(oc->_clk);
  795. }
  796. }
  797. /**
  798. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  799. * @oh: struct omap_hwmod *
  800. *
  801. * Enables the PRCM module mode related to the hwmod @oh.
  802. * No return value.
  803. */
  804. static void _omap4_enable_module(struct omap_hwmod *oh)
  805. {
  806. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  807. return;
  808. pr_debug("omap_hwmod: %s: %s: %d\n",
  809. oh->name, __func__, oh->prcm.omap4.modulemode);
  810. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  811. oh->clkdm->prcm_partition,
  812. oh->clkdm->cm_inst,
  813. oh->clkdm->clkdm_offs,
  814. oh->prcm.omap4.clkctrl_offs);
  815. }
  816. /**
  817. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  818. * @oh: struct omap_hwmod *
  819. *
  820. * Enables the PRCM module mode related to the hwmod @oh.
  821. * No return value.
  822. */
  823. static void _am33xx_enable_module(struct omap_hwmod *oh)
  824. {
  825. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  826. return;
  827. pr_debug("omap_hwmod: %s: %s: %d\n",
  828. oh->name, __func__, oh->prcm.omap4.modulemode);
  829. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  830. oh->clkdm->clkdm_offs,
  831. oh->prcm.omap4.clkctrl_offs);
  832. }
  833. /**
  834. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  835. * @oh: struct omap_hwmod *
  836. *
  837. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  838. * does not have an IDLEST bit or if the module successfully enters
  839. * slave idle; otherwise, pass along the return value of the
  840. * appropriate *_cm*_wait_module_idle() function.
  841. */
  842. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  843. {
  844. if (!oh)
  845. return -EINVAL;
  846. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  847. return 0;
  848. if (oh->flags & HWMOD_NO_IDLEST)
  849. return 0;
  850. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  851. oh->clkdm->cm_inst,
  852. oh->clkdm->clkdm_offs,
  853. oh->prcm.omap4.clkctrl_offs);
  854. }
  855. /**
  856. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  857. * @oh: struct omap_hwmod *
  858. *
  859. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  860. * does not have an IDLEST bit or if the module successfully enters
  861. * slave idle; otherwise, pass along the return value of the
  862. * appropriate *_cm*_wait_module_idle() function.
  863. */
  864. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  865. {
  866. if (!oh)
  867. return -EINVAL;
  868. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  869. return 0;
  870. if (oh->flags & HWMOD_NO_IDLEST)
  871. return 0;
  872. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  873. oh->clkdm->clkdm_offs,
  874. oh->prcm.omap4.clkctrl_offs);
  875. }
  876. /**
  877. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  878. * @oh: struct omap_hwmod *oh
  879. *
  880. * Count and return the number of MPU IRQs associated with the hwmod
  881. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  882. * NULL.
  883. */
  884. static int _count_mpu_irqs(struct omap_hwmod *oh)
  885. {
  886. struct omap_hwmod_irq_info *ohii;
  887. int i = 0;
  888. if (!oh || !oh->mpu_irqs)
  889. return 0;
  890. do {
  891. ohii = &oh->mpu_irqs[i++];
  892. } while (ohii->irq != -1);
  893. return i-1;
  894. }
  895. /**
  896. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  897. * @oh: struct omap_hwmod *oh
  898. *
  899. * Count and return the number of SDMA request lines associated with
  900. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  901. * if @oh is NULL.
  902. */
  903. static int _count_sdma_reqs(struct omap_hwmod *oh)
  904. {
  905. struct omap_hwmod_dma_info *ohdi;
  906. int i = 0;
  907. if (!oh || !oh->sdma_reqs)
  908. return 0;
  909. do {
  910. ohdi = &oh->sdma_reqs[i++];
  911. } while (ohdi->dma_req != -1);
  912. return i-1;
  913. }
  914. /**
  915. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  916. * @oh: struct omap_hwmod *oh
  917. *
  918. * Count and return the number of address space ranges associated with
  919. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  920. * if @oh is NULL.
  921. */
  922. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  923. {
  924. struct omap_hwmod_addr_space *mem;
  925. int i = 0;
  926. if (!os || !os->addr)
  927. return 0;
  928. do {
  929. mem = &os->addr[i++];
  930. } while (mem->pa_start != mem->pa_end);
  931. return i-1;
  932. }
  933. /**
  934. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  935. * @oh: struct omap_hwmod * to operate on
  936. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  937. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  938. *
  939. * Retrieve a MPU hardware IRQ line number named by @name associated
  940. * with the IP block pointed to by @oh. The IRQ number will be filled
  941. * into the address pointed to by @dma. When @name is non-null, the
  942. * IRQ line number associated with the named entry will be returned.
  943. * If @name is null, the first matching entry will be returned. Data
  944. * order is not meaningful in hwmod data, so callers are strongly
  945. * encouraged to use a non-null @name whenever possible to avoid
  946. * unpredictable effects if hwmod data is later added that causes data
  947. * ordering to change. Returns 0 upon success or a negative error
  948. * code upon error.
  949. */
  950. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  951. unsigned int *irq)
  952. {
  953. int i;
  954. bool found = false;
  955. if (!oh->mpu_irqs)
  956. return -ENOENT;
  957. i = 0;
  958. while (oh->mpu_irqs[i].irq != -1) {
  959. if (name == oh->mpu_irqs[i].name ||
  960. !strcmp(name, oh->mpu_irqs[i].name)) {
  961. found = true;
  962. break;
  963. }
  964. i++;
  965. }
  966. if (!found)
  967. return -ENOENT;
  968. *irq = oh->mpu_irqs[i].irq;
  969. return 0;
  970. }
  971. /**
  972. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  973. * @oh: struct omap_hwmod * to operate on
  974. * @name: pointer to the name of the SDMA request line to fetch (optional)
  975. * @dma: pointer to an unsigned int to store the request line ID to
  976. *
  977. * Retrieve an SDMA request line ID named by @name on the IP block
  978. * pointed to by @oh. The ID will be filled into the address pointed
  979. * to by @dma. When @name is non-null, the request line ID associated
  980. * with the named entry will be returned. If @name is null, the first
  981. * matching entry will be returned. Data order is not meaningful in
  982. * hwmod data, so callers are strongly encouraged to use a non-null
  983. * @name whenever possible to avoid unpredictable effects if hwmod
  984. * data is later added that causes data ordering to change. Returns 0
  985. * upon success or a negative error code upon error.
  986. */
  987. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  988. unsigned int *dma)
  989. {
  990. int i;
  991. bool found = false;
  992. if (!oh->sdma_reqs)
  993. return -ENOENT;
  994. i = 0;
  995. while (oh->sdma_reqs[i].dma_req != -1) {
  996. if (name == oh->sdma_reqs[i].name ||
  997. !strcmp(name, oh->sdma_reqs[i].name)) {
  998. found = true;
  999. break;
  1000. }
  1001. i++;
  1002. }
  1003. if (!found)
  1004. return -ENOENT;
  1005. *dma = oh->sdma_reqs[i].dma_req;
  1006. return 0;
  1007. }
  1008. /**
  1009. * _get_addr_space_by_name - fetch address space start & end by name
  1010. * @oh: struct omap_hwmod * to operate on
  1011. * @name: pointer to the name of the address space to fetch (optional)
  1012. * @pa_start: pointer to a u32 to store the starting address to
  1013. * @pa_end: pointer to a u32 to store the ending address to
  1014. *
  1015. * Retrieve address space start and end addresses for the IP block
  1016. * pointed to by @oh. The data will be filled into the addresses
  1017. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1018. * address space data associated with the named entry will be
  1019. * returned. If @name is null, the first matching entry will be
  1020. * returned. Data order is not meaningful in hwmod data, so callers
  1021. * are strongly encouraged to use a non-null @name whenever possible
  1022. * to avoid unpredictable effects if hwmod data is later added that
  1023. * causes data ordering to change. Returns 0 upon success or a
  1024. * negative error code upon error.
  1025. */
  1026. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1027. u32 *pa_start, u32 *pa_end)
  1028. {
  1029. int i, j;
  1030. struct omap_hwmod_ocp_if *os;
  1031. struct list_head *p = NULL;
  1032. bool found = false;
  1033. p = oh->slave_ports.next;
  1034. i = 0;
  1035. while (i < oh->slaves_cnt) {
  1036. os = _fetch_next_ocp_if(&p, &i);
  1037. if (!os->addr)
  1038. return -ENOENT;
  1039. j = 0;
  1040. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1041. if (name == os->addr[j].name ||
  1042. !strcmp(name, os->addr[j].name)) {
  1043. found = true;
  1044. break;
  1045. }
  1046. j++;
  1047. }
  1048. if (found)
  1049. break;
  1050. }
  1051. if (!found)
  1052. return -ENOENT;
  1053. *pa_start = os->addr[j].pa_start;
  1054. *pa_end = os->addr[j].pa_end;
  1055. return 0;
  1056. }
  1057. /**
  1058. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1059. * @oh: struct omap_hwmod *
  1060. *
  1061. * Determines the array index of the OCP slave port that the MPU uses
  1062. * to address the device, and saves it into the struct omap_hwmod.
  1063. * Intended to be called during hwmod registration only. No return
  1064. * value.
  1065. */
  1066. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1067. {
  1068. struct omap_hwmod_ocp_if *os = NULL;
  1069. struct list_head *p;
  1070. int i = 0;
  1071. if (!oh)
  1072. return;
  1073. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1074. p = oh->slave_ports.next;
  1075. while (i < oh->slaves_cnt) {
  1076. os = _fetch_next_ocp_if(&p, &i);
  1077. if (os->user & OCP_USER_MPU) {
  1078. oh->_mpu_port = os;
  1079. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1080. break;
  1081. }
  1082. }
  1083. return;
  1084. }
  1085. /**
  1086. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1087. * @oh: struct omap_hwmod *
  1088. *
  1089. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1090. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1091. * communicate with the IP block. This interface need not be directly
  1092. * connected to the MPU (and almost certainly is not), but is directly
  1093. * connected to the IP block represented by @oh. Returns a pointer
  1094. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1095. * error or if there does not appear to be a path from the MPU to this
  1096. * IP block.
  1097. */
  1098. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1099. {
  1100. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1101. return NULL;
  1102. return oh->_mpu_port;
  1103. };
  1104. /**
  1105. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1106. * @oh: struct omap_hwmod *
  1107. *
  1108. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1109. * the register target MPU address space; or returns NULL upon error.
  1110. */
  1111. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1112. {
  1113. struct omap_hwmod_ocp_if *os;
  1114. struct omap_hwmod_addr_space *mem;
  1115. int found = 0, i = 0;
  1116. os = _find_mpu_rt_port(oh);
  1117. if (!os || !os->addr)
  1118. return NULL;
  1119. do {
  1120. mem = &os->addr[i++];
  1121. if (mem->flags & ADDR_TYPE_RT)
  1122. found = 1;
  1123. } while (!found && mem->pa_start != mem->pa_end);
  1124. return (found) ? mem : NULL;
  1125. }
  1126. /**
  1127. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1128. * @oh: struct omap_hwmod *
  1129. *
  1130. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1131. * by @oh is set to indicate to the PRCM that the IP block is active.
  1132. * Usually this means placing the module into smart-idle mode and
  1133. * smart-standby, but if there is a bug in the automatic idle handling
  1134. * for the IP block, it may need to be placed into the force-idle or
  1135. * no-idle variants of these modes. No return value.
  1136. */
  1137. static void _enable_sysc(struct omap_hwmod *oh)
  1138. {
  1139. u8 idlemode, sf;
  1140. u32 v;
  1141. bool clkdm_act;
  1142. struct clockdomain *clkdm;
  1143. if (!oh->class->sysc)
  1144. return;
  1145. /*
  1146. * Wait until reset has completed, this is needed as the IP
  1147. * block is reset automatically by hardware in some cases
  1148. * (off-mode for example), and the drivers require the
  1149. * IP to be ready when they access it
  1150. */
  1151. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1152. _enable_optional_clocks(oh);
  1153. _wait_softreset_complete(oh);
  1154. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1155. _disable_optional_clocks(oh);
  1156. v = oh->_sysc_cache;
  1157. sf = oh->class->sysc->sysc_flags;
  1158. clkdm = _get_clkdm(oh);
  1159. if (sf & SYSC_HAS_SIDLEMODE) {
  1160. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1161. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1162. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1163. idlemode = HWMOD_IDLEMODE_FORCE;
  1164. else
  1165. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1166. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1167. _set_slave_idlemode(oh, idlemode, &v);
  1168. }
  1169. if (sf & SYSC_HAS_MIDLEMODE) {
  1170. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1171. idlemode = HWMOD_IDLEMODE_FORCE;
  1172. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1173. idlemode = HWMOD_IDLEMODE_NO;
  1174. } else {
  1175. if (sf & SYSC_HAS_ENAWAKEUP)
  1176. _enable_wakeup(oh, &v);
  1177. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1178. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1179. else
  1180. idlemode = HWMOD_IDLEMODE_SMART;
  1181. }
  1182. _set_master_standbymode(oh, idlemode, &v);
  1183. }
  1184. /*
  1185. * XXX The clock framework should handle this, by
  1186. * calling into this code. But this must wait until the
  1187. * clock structures are tagged with omap_hwmod entries
  1188. */
  1189. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1190. (sf & SYSC_HAS_CLOCKACTIVITY))
  1191. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1192. /* If slave is in SMARTIDLE, also enable wakeup */
  1193. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1194. _enable_wakeup(oh, &v);
  1195. _write_sysconfig(v, oh);
  1196. /*
  1197. * Set the autoidle bit only after setting the smartidle bit
  1198. * Setting this will not have any impact on the other modules.
  1199. */
  1200. if (sf & SYSC_HAS_AUTOIDLE) {
  1201. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1202. 0 : 1;
  1203. _set_module_autoidle(oh, idlemode, &v);
  1204. _write_sysconfig(v, oh);
  1205. }
  1206. }
  1207. /**
  1208. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1209. * @oh: struct omap_hwmod *
  1210. *
  1211. * If module is marked as SWSUP_SIDLE, force the module into slave
  1212. * idle; otherwise, configure it for smart-idle. If module is marked
  1213. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1214. * configure it for smart-standby. No return value.
  1215. */
  1216. static void _idle_sysc(struct omap_hwmod *oh)
  1217. {
  1218. u8 idlemode, sf;
  1219. u32 v;
  1220. if (!oh->class->sysc)
  1221. return;
  1222. v = oh->_sysc_cache;
  1223. sf = oh->class->sysc->sysc_flags;
  1224. if (sf & SYSC_HAS_SIDLEMODE) {
  1225. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1226. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1227. !(oh->class->sysc->idlemodes &
  1228. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1229. idlemode = HWMOD_IDLEMODE_FORCE;
  1230. else
  1231. idlemode = HWMOD_IDLEMODE_SMART;
  1232. _set_slave_idlemode(oh, idlemode, &v);
  1233. }
  1234. if (sf & SYSC_HAS_MIDLEMODE) {
  1235. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1236. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1237. idlemode = HWMOD_IDLEMODE_FORCE;
  1238. } else {
  1239. if (sf & SYSC_HAS_ENAWAKEUP)
  1240. _enable_wakeup(oh, &v);
  1241. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1242. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1243. else
  1244. idlemode = HWMOD_IDLEMODE_SMART;
  1245. }
  1246. _set_master_standbymode(oh, idlemode, &v);
  1247. }
  1248. /* If slave is in SMARTIDLE, also enable wakeup */
  1249. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1250. _enable_wakeup(oh, &v);
  1251. _write_sysconfig(v, oh);
  1252. }
  1253. /**
  1254. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1255. * @oh: struct omap_hwmod *
  1256. *
  1257. * Force the module into slave idle and master suspend. No return
  1258. * value.
  1259. */
  1260. static void _shutdown_sysc(struct omap_hwmod *oh)
  1261. {
  1262. u32 v;
  1263. u8 sf;
  1264. if (!oh->class->sysc)
  1265. return;
  1266. v = oh->_sysc_cache;
  1267. sf = oh->class->sysc->sysc_flags;
  1268. if (sf & SYSC_HAS_SIDLEMODE)
  1269. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1270. if (sf & SYSC_HAS_MIDLEMODE)
  1271. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1272. if (sf & SYSC_HAS_AUTOIDLE)
  1273. _set_module_autoidle(oh, 1, &v);
  1274. _write_sysconfig(v, oh);
  1275. }
  1276. /**
  1277. * _lookup - find an omap_hwmod by name
  1278. * @name: find an omap_hwmod by name
  1279. *
  1280. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1281. */
  1282. static struct omap_hwmod *_lookup(const char *name)
  1283. {
  1284. struct omap_hwmod *oh, *temp_oh;
  1285. oh = NULL;
  1286. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1287. if (!strcmp(name, temp_oh->name)) {
  1288. oh = temp_oh;
  1289. break;
  1290. }
  1291. }
  1292. return oh;
  1293. }
  1294. /**
  1295. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1296. * @oh: struct omap_hwmod *
  1297. *
  1298. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1299. * clockdomain pointer, and save it into the struct omap_hwmod.
  1300. * Return -EINVAL if the clkdm_name lookup failed.
  1301. */
  1302. static int _init_clkdm(struct omap_hwmod *oh)
  1303. {
  1304. if (!oh->clkdm_name) {
  1305. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1306. return 0;
  1307. }
  1308. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1309. if (!oh->clkdm) {
  1310. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1311. oh->name, oh->clkdm_name);
  1312. return -EINVAL;
  1313. }
  1314. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1315. oh->name, oh->clkdm_name);
  1316. return 0;
  1317. }
  1318. /**
  1319. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1320. * well the clockdomain.
  1321. * @oh: struct omap_hwmod *
  1322. * @data: not used; pass NULL
  1323. *
  1324. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1325. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1326. * success, or a negative error code on failure.
  1327. */
  1328. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1329. {
  1330. int ret = 0;
  1331. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1332. return 0;
  1333. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1334. if (soc_ops.init_clkdm)
  1335. ret |= soc_ops.init_clkdm(oh);
  1336. ret |= _init_main_clk(oh);
  1337. ret |= _init_interface_clks(oh);
  1338. ret |= _init_opt_clks(oh);
  1339. if (!ret)
  1340. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1341. else
  1342. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1343. return ret;
  1344. }
  1345. /**
  1346. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1347. * @oh: struct omap_hwmod *
  1348. * @name: name of the reset line in the context of this hwmod
  1349. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1350. *
  1351. * Return the bit position of the reset line that match the
  1352. * input name. Return -ENOENT if not found.
  1353. */
  1354. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1355. struct omap_hwmod_rst_info *ohri)
  1356. {
  1357. int i;
  1358. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1359. const char *rst_line = oh->rst_lines[i].name;
  1360. if (!strcmp(rst_line, name)) {
  1361. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1362. ohri->st_shift = oh->rst_lines[i].st_shift;
  1363. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1364. oh->name, __func__, rst_line, ohri->rst_shift,
  1365. ohri->st_shift);
  1366. return 0;
  1367. }
  1368. }
  1369. return -ENOENT;
  1370. }
  1371. /**
  1372. * _assert_hardreset - assert the HW reset line of submodules
  1373. * contained in the hwmod module.
  1374. * @oh: struct omap_hwmod *
  1375. * @name: name of the reset line to lookup and assert
  1376. *
  1377. * Some IP like dsp, ipu or iva contain processor that require an HW
  1378. * reset line to be assert / deassert in order to enable fully the IP.
  1379. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1380. * asserting the hardreset line on the currently-booted SoC, or passes
  1381. * along the return value from _lookup_hardreset() or the SoC's
  1382. * assert_hardreset code.
  1383. */
  1384. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1385. {
  1386. struct omap_hwmod_rst_info ohri;
  1387. int ret = -EINVAL;
  1388. if (!oh)
  1389. return -EINVAL;
  1390. if (!soc_ops.assert_hardreset)
  1391. return -ENOSYS;
  1392. ret = _lookup_hardreset(oh, name, &ohri);
  1393. if (ret < 0)
  1394. return ret;
  1395. ret = soc_ops.assert_hardreset(oh, &ohri);
  1396. return ret;
  1397. }
  1398. /**
  1399. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1400. * in the hwmod module.
  1401. * @oh: struct omap_hwmod *
  1402. * @name: name of the reset line to look up and deassert
  1403. *
  1404. * Some IP like dsp, ipu or iva contain processor that require an HW
  1405. * reset line to be assert / deassert in order to enable fully the IP.
  1406. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1407. * deasserting the hardreset line on the currently-booted SoC, or passes
  1408. * along the return value from _lookup_hardreset() or the SoC's
  1409. * deassert_hardreset code.
  1410. */
  1411. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1412. {
  1413. struct omap_hwmod_rst_info ohri;
  1414. int ret = -EINVAL;
  1415. int hwsup = 0;
  1416. if (!oh)
  1417. return -EINVAL;
  1418. if (!soc_ops.deassert_hardreset)
  1419. return -ENOSYS;
  1420. ret = _lookup_hardreset(oh, name, &ohri);
  1421. if (IS_ERR_VALUE(ret))
  1422. return ret;
  1423. if (oh->clkdm) {
  1424. /*
  1425. * A clockdomain must be in SW_SUP otherwise reset
  1426. * might not be completed. The clockdomain can be set
  1427. * in HW_AUTO only when the module become ready.
  1428. */
  1429. hwsup = clkdm_in_hwsup(oh->clkdm);
  1430. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1431. if (ret) {
  1432. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1433. oh->name, oh->clkdm->name, ret);
  1434. return ret;
  1435. }
  1436. }
  1437. _enable_clocks(oh);
  1438. if (soc_ops.enable_module)
  1439. soc_ops.enable_module(oh);
  1440. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1441. if (soc_ops.disable_module)
  1442. soc_ops.disable_module(oh);
  1443. _disable_clocks(oh);
  1444. if (ret == -EBUSY)
  1445. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1446. if (!ret) {
  1447. /*
  1448. * Set the clockdomain to HW_AUTO, assuming that the
  1449. * previous state was HW_AUTO.
  1450. */
  1451. if (oh->clkdm && hwsup)
  1452. clkdm_allow_idle(oh->clkdm);
  1453. } else {
  1454. if (oh->clkdm)
  1455. clkdm_hwmod_disable(oh->clkdm, oh);
  1456. }
  1457. return ret;
  1458. }
  1459. /**
  1460. * _read_hardreset - read the HW reset line state of submodules
  1461. * contained in the hwmod module
  1462. * @oh: struct omap_hwmod *
  1463. * @name: name of the reset line to look up and read
  1464. *
  1465. * Return the state of the reset line. Returns -EINVAL if @oh is
  1466. * null, -ENOSYS if we have no way of reading the hardreset line
  1467. * status on the currently-booted SoC, or passes along the return
  1468. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1469. * code.
  1470. */
  1471. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1472. {
  1473. struct omap_hwmod_rst_info ohri;
  1474. int ret = -EINVAL;
  1475. if (!oh)
  1476. return -EINVAL;
  1477. if (!soc_ops.is_hardreset_asserted)
  1478. return -ENOSYS;
  1479. ret = _lookup_hardreset(oh, name, &ohri);
  1480. if (ret < 0)
  1481. return ret;
  1482. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1483. }
  1484. /**
  1485. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1486. * @oh: struct omap_hwmod *
  1487. *
  1488. * If all hardreset lines associated with @oh are asserted, then return true.
  1489. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1490. * associated with @oh are asserted, then return false.
  1491. * This function is used to avoid executing some parts of the IP block
  1492. * enable/disable sequence if its hardreset line is set.
  1493. */
  1494. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1495. {
  1496. int i, rst_cnt = 0;
  1497. if (oh->rst_lines_cnt == 0)
  1498. return false;
  1499. for (i = 0; i < oh->rst_lines_cnt; i++)
  1500. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1501. rst_cnt++;
  1502. if (oh->rst_lines_cnt == rst_cnt)
  1503. return true;
  1504. return false;
  1505. }
  1506. /**
  1507. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1508. * hard-reset
  1509. * @oh: struct omap_hwmod *
  1510. *
  1511. * If any hardreset lines associated with @oh are asserted, then
  1512. * return true. Otherwise, if no hardreset lines associated with @oh
  1513. * are asserted, or if @oh has no hardreset lines, then return false.
  1514. * This function is used to avoid executing some parts of the IP block
  1515. * enable/disable sequence if any hardreset line is set.
  1516. */
  1517. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1518. {
  1519. int rst_cnt = 0;
  1520. int i;
  1521. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1522. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1523. rst_cnt++;
  1524. return (rst_cnt) ? true : false;
  1525. }
  1526. /**
  1527. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1528. * @oh: struct omap_hwmod *
  1529. *
  1530. * Disable the PRCM module mode related to the hwmod @oh.
  1531. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1532. */
  1533. static int _omap4_disable_module(struct omap_hwmod *oh)
  1534. {
  1535. int v;
  1536. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1537. return -EINVAL;
  1538. /*
  1539. * Since integration code might still be doing something, only
  1540. * disable if all lines are under hardreset.
  1541. */
  1542. if (_are_any_hardreset_lines_asserted(oh))
  1543. return 0;
  1544. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1545. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1546. oh->clkdm->cm_inst,
  1547. oh->clkdm->clkdm_offs,
  1548. oh->prcm.omap4.clkctrl_offs);
  1549. v = _omap4_wait_target_disable(oh);
  1550. if (v)
  1551. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1552. oh->name);
  1553. return 0;
  1554. }
  1555. /**
  1556. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1557. * @oh: struct omap_hwmod *
  1558. *
  1559. * Disable the PRCM module mode related to the hwmod @oh.
  1560. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1561. */
  1562. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1563. {
  1564. int v;
  1565. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1566. return -EINVAL;
  1567. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1568. if (_are_any_hardreset_lines_asserted(oh))
  1569. return 0;
  1570. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1571. oh->prcm.omap4.clkctrl_offs);
  1572. v = _am33xx_wait_target_disable(oh);
  1573. if (v)
  1574. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1575. oh->name);
  1576. return 0;
  1577. }
  1578. /**
  1579. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1580. * @oh: struct omap_hwmod *
  1581. *
  1582. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1583. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1584. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1585. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1586. *
  1587. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1588. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1589. * use the SYSCONFIG softreset bit to provide the status.
  1590. *
  1591. * Note that some IP like McBSP do have reset control but don't have
  1592. * reset status.
  1593. */
  1594. static int _ocp_softreset(struct omap_hwmod *oh)
  1595. {
  1596. u32 v;
  1597. int c = 0;
  1598. int ret = 0;
  1599. if (!oh->class->sysc ||
  1600. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1601. return -ENOENT;
  1602. /* clocks must be on for this operation */
  1603. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1604. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1605. oh->name);
  1606. return -EINVAL;
  1607. }
  1608. /* For some modules, all optionnal clocks need to be enabled as well */
  1609. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1610. _enable_optional_clocks(oh);
  1611. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1612. v = oh->_sysc_cache;
  1613. ret = _set_softreset(oh, &v);
  1614. if (ret)
  1615. goto dis_opt_clks;
  1616. _write_sysconfig(v, oh);
  1617. if (oh->class->sysc->srst_udelay)
  1618. udelay(oh->class->sysc->srst_udelay);
  1619. c = _wait_softreset_complete(oh);
  1620. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1621. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1622. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1623. else
  1624. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1625. /*
  1626. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1627. * _wait_target_ready() or _reset()
  1628. */
  1629. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1630. dis_opt_clks:
  1631. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1632. _disable_optional_clocks(oh);
  1633. return ret;
  1634. }
  1635. /**
  1636. * _reset - reset an omap_hwmod
  1637. * @oh: struct omap_hwmod *
  1638. *
  1639. * Resets an omap_hwmod @oh. If the module has a custom reset
  1640. * function pointer defined, then call it to reset the IP block, and
  1641. * pass along its return value to the caller. Otherwise, if the IP
  1642. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1643. * associated with it, call a function to reset the IP block via that
  1644. * method, and pass along the return value to the caller. Finally, if
  1645. * the IP block has some hardreset lines associated with it, assert
  1646. * all of those, but do _not_ deassert them. (This is because driver
  1647. * authors have expressed an apparent requirement to control the
  1648. * deassertion of the hardreset lines themselves.)
  1649. *
  1650. * The default software reset mechanism for most OMAP IP blocks is
  1651. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1652. * hwmods cannot be reset via this method. Some are not targets and
  1653. * therefore have no OCP header registers to access. Others (like the
  1654. * IVA) have idiosyncratic reset sequences. So for these relatively
  1655. * rare cases, custom reset code can be supplied in the struct
  1656. * omap_hwmod_class .reset function pointer.
  1657. *
  1658. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1659. * does not prevent idling of the system. This is necessary for cases
  1660. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1661. * kernel without disabling dma.
  1662. *
  1663. * Passes along the return value from either _ocp_softreset() or the
  1664. * custom reset function - these must return -EINVAL if the hwmod
  1665. * cannot be reset this way or if the hwmod is in the wrong state,
  1666. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1667. */
  1668. static int _reset(struct omap_hwmod *oh)
  1669. {
  1670. int i, r;
  1671. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1672. if (oh->class->reset) {
  1673. r = oh->class->reset(oh);
  1674. } else {
  1675. if (oh->rst_lines_cnt > 0) {
  1676. for (i = 0; i < oh->rst_lines_cnt; i++)
  1677. _assert_hardreset(oh, oh->rst_lines[i].name);
  1678. return 0;
  1679. } else {
  1680. r = _ocp_softreset(oh);
  1681. if (r == -ENOENT)
  1682. r = 0;
  1683. }
  1684. }
  1685. _set_dmadisable(oh);
  1686. /*
  1687. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1688. * softreset. The _enable() function should be split to avoid
  1689. * the rewrite of the OCP_SYSCONFIG register.
  1690. */
  1691. if (oh->class->sysc) {
  1692. _update_sysc_cache(oh);
  1693. _enable_sysc(oh);
  1694. }
  1695. return r;
  1696. }
  1697. /**
  1698. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1699. *
  1700. * Call the appropriate PRM function to clear any logged I/O chain
  1701. * wakeups and to reconfigure the chain. This apparently needs to be
  1702. * done upon every mux change. Since hwmods can be concurrently
  1703. * enabled and idled, hold a spinlock around the I/O chain
  1704. * reconfiguration sequence. No return value.
  1705. *
  1706. * XXX When the PRM code is moved to drivers, this function can be removed,
  1707. * as the PRM infrastructure should abstract this.
  1708. */
  1709. static void _reconfigure_io_chain(void)
  1710. {
  1711. unsigned long flags;
  1712. spin_lock_irqsave(&io_chain_lock, flags);
  1713. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1714. omap3xxx_prm_reconfigure_io_chain();
  1715. else if (cpu_is_omap44xx())
  1716. omap44xx_prm_reconfigure_io_chain();
  1717. spin_unlock_irqrestore(&io_chain_lock, flags);
  1718. }
  1719. /**
  1720. * _omap4_update_context_lost - increment hwmod context loss counter if
  1721. * hwmod context was lost, and clear hardware context loss reg
  1722. * @oh: hwmod to check for context loss
  1723. *
  1724. * If the PRCM indicates that the hwmod @oh lost context, increment
  1725. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1726. * bits. No return value.
  1727. */
  1728. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1729. {
  1730. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1731. return;
  1732. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1733. oh->clkdm->pwrdm.ptr->prcm_offs,
  1734. oh->prcm.omap4.context_offs))
  1735. return;
  1736. oh->prcm.omap4.context_lost_counter++;
  1737. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1738. oh->clkdm->pwrdm.ptr->prcm_offs,
  1739. oh->prcm.omap4.context_offs);
  1740. }
  1741. /**
  1742. * _omap4_get_context_lost - get context loss counter for a hwmod
  1743. * @oh: hwmod to get context loss counter for
  1744. *
  1745. * Returns the in-memory context loss counter for a hwmod.
  1746. */
  1747. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1748. {
  1749. return oh->prcm.omap4.context_lost_counter;
  1750. }
  1751. /**
  1752. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1753. * @oh: struct omap_hwmod *
  1754. *
  1755. * Some IP blocks (such as AESS) require some additional programming
  1756. * after enable before they can enter idle. If a function pointer to
  1757. * do so is present in the hwmod data, then call it and pass along the
  1758. * return value; otherwise, return 0.
  1759. */
  1760. static int __init _enable_preprogram(struct omap_hwmod *oh)
  1761. {
  1762. if (!oh->class->enable_preprogram)
  1763. return 0;
  1764. return oh->class->enable_preprogram(oh);
  1765. }
  1766. /**
  1767. * _enable - enable an omap_hwmod
  1768. * @oh: struct omap_hwmod *
  1769. *
  1770. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1771. * register target. Returns -EINVAL if the hwmod is in the wrong
  1772. * state or passes along the return value of _wait_target_ready().
  1773. */
  1774. static int _enable(struct omap_hwmod *oh)
  1775. {
  1776. int r;
  1777. int hwsup = 0;
  1778. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1779. /*
  1780. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1781. * state at init. Now that someone is really trying to enable
  1782. * them, just ensure that the hwmod mux is set.
  1783. */
  1784. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1785. /*
  1786. * If the caller has mux data populated, do the mux'ing
  1787. * which wouldn't have been done as part of the _enable()
  1788. * done during setup.
  1789. */
  1790. if (oh->mux)
  1791. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1792. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1793. return 0;
  1794. }
  1795. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1796. oh->_state != _HWMOD_STATE_IDLE &&
  1797. oh->_state != _HWMOD_STATE_DISABLED) {
  1798. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1799. oh->name);
  1800. return -EINVAL;
  1801. }
  1802. /*
  1803. * If an IP block contains HW reset lines and all of them are
  1804. * asserted, we let integration code associated with that
  1805. * block handle the enable. We've received very little
  1806. * information on what those driver authors need, and until
  1807. * detailed information is provided and the driver code is
  1808. * posted to the public lists, this is probably the best we
  1809. * can do.
  1810. */
  1811. if (_are_all_hardreset_lines_asserted(oh))
  1812. return 0;
  1813. /* Mux pins for device runtime if populated */
  1814. if (oh->mux && (!oh->mux->enabled ||
  1815. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1816. oh->mux->pads_dynamic))) {
  1817. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1818. _reconfigure_io_chain();
  1819. }
  1820. _add_initiator_dep(oh, mpu_oh);
  1821. if (oh->clkdm) {
  1822. /*
  1823. * A clockdomain must be in SW_SUP before enabling
  1824. * completely the module. The clockdomain can be set
  1825. * in HW_AUTO only when the module become ready.
  1826. */
  1827. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1828. !clkdm_missing_idle_reporting(oh->clkdm);
  1829. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1830. if (r) {
  1831. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1832. oh->name, oh->clkdm->name, r);
  1833. return r;
  1834. }
  1835. }
  1836. _enable_clocks(oh);
  1837. if (soc_ops.enable_module)
  1838. soc_ops.enable_module(oh);
  1839. if (oh->flags & HWMOD_BLOCK_WFI)
  1840. cpu_idle_poll_ctrl(true);
  1841. if (soc_ops.update_context_lost)
  1842. soc_ops.update_context_lost(oh);
  1843. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1844. -EINVAL;
  1845. if (!r) {
  1846. /*
  1847. * Set the clockdomain to HW_AUTO only if the target is ready,
  1848. * assuming that the previous state was HW_AUTO
  1849. */
  1850. if (oh->clkdm && hwsup)
  1851. clkdm_allow_idle(oh->clkdm);
  1852. oh->_state = _HWMOD_STATE_ENABLED;
  1853. /* Access the sysconfig only if the target is ready */
  1854. if (oh->class->sysc) {
  1855. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1856. _update_sysc_cache(oh);
  1857. _enable_sysc(oh);
  1858. }
  1859. r = _enable_preprogram(oh);
  1860. } else {
  1861. if (soc_ops.disable_module)
  1862. soc_ops.disable_module(oh);
  1863. _disable_clocks(oh);
  1864. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1865. oh->name, r);
  1866. if (oh->clkdm)
  1867. clkdm_hwmod_disable(oh->clkdm, oh);
  1868. }
  1869. return r;
  1870. }
  1871. /**
  1872. * _idle - idle an omap_hwmod
  1873. * @oh: struct omap_hwmod *
  1874. *
  1875. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1876. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1877. * state or returns 0.
  1878. */
  1879. static int _idle(struct omap_hwmod *oh)
  1880. {
  1881. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1882. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1883. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1884. oh->name);
  1885. return -EINVAL;
  1886. }
  1887. if (_are_all_hardreset_lines_asserted(oh))
  1888. return 0;
  1889. if (oh->class->sysc)
  1890. _idle_sysc(oh);
  1891. _del_initiator_dep(oh, mpu_oh);
  1892. if (oh->flags & HWMOD_BLOCK_WFI)
  1893. cpu_idle_poll_ctrl(false);
  1894. if (soc_ops.disable_module)
  1895. soc_ops.disable_module(oh);
  1896. /*
  1897. * The module must be in idle mode before disabling any parents
  1898. * clocks. Otherwise, the parent clock might be disabled before
  1899. * the module transition is done, and thus will prevent the
  1900. * transition to complete properly.
  1901. */
  1902. _disable_clocks(oh);
  1903. if (oh->clkdm)
  1904. clkdm_hwmod_disable(oh->clkdm, oh);
  1905. /* Mux pins for device idle if populated */
  1906. if (oh->mux && oh->mux->pads_dynamic) {
  1907. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1908. _reconfigure_io_chain();
  1909. }
  1910. oh->_state = _HWMOD_STATE_IDLE;
  1911. return 0;
  1912. }
  1913. /**
  1914. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1915. * @oh: struct omap_hwmod *
  1916. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1917. *
  1918. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1919. * local copy. Intended to be used by drivers that require
  1920. * direct manipulation of the AUTOIDLE bits.
  1921. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1922. * along the return value from _set_module_autoidle().
  1923. *
  1924. * Any users of this function should be scrutinized carefully.
  1925. */
  1926. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1927. {
  1928. u32 v;
  1929. int retval = 0;
  1930. unsigned long flags;
  1931. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1932. return -EINVAL;
  1933. spin_lock_irqsave(&oh->_lock, flags);
  1934. v = oh->_sysc_cache;
  1935. retval = _set_module_autoidle(oh, autoidle, &v);
  1936. if (!retval)
  1937. _write_sysconfig(v, oh);
  1938. spin_unlock_irqrestore(&oh->_lock, flags);
  1939. return retval;
  1940. }
  1941. /**
  1942. * _shutdown - shutdown an omap_hwmod
  1943. * @oh: struct omap_hwmod *
  1944. *
  1945. * Shut down an omap_hwmod @oh. This should be called when the driver
  1946. * used for the hwmod is removed or unloaded or if the driver is not
  1947. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1948. * state or returns 0.
  1949. */
  1950. static int _shutdown(struct omap_hwmod *oh)
  1951. {
  1952. int ret, i;
  1953. u8 prev_state;
  1954. if (oh->_state != _HWMOD_STATE_IDLE &&
  1955. oh->_state != _HWMOD_STATE_ENABLED) {
  1956. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1957. oh->name);
  1958. return -EINVAL;
  1959. }
  1960. if (_are_all_hardreset_lines_asserted(oh))
  1961. return 0;
  1962. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1963. if (oh->class->pre_shutdown) {
  1964. prev_state = oh->_state;
  1965. if (oh->_state == _HWMOD_STATE_IDLE)
  1966. _enable(oh);
  1967. ret = oh->class->pre_shutdown(oh);
  1968. if (ret) {
  1969. if (prev_state == _HWMOD_STATE_IDLE)
  1970. _idle(oh);
  1971. return ret;
  1972. }
  1973. }
  1974. if (oh->class->sysc) {
  1975. if (oh->_state == _HWMOD_STATE_IDLE)
  1976. _enable(oh);
  1977. _shutdown_sysc(oh);
  1978. }
  1979. /* clocks and deps are already disabled in idle */
  1980. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1981. _del_initiator_dep(oh, mpu_oh);
  1982. /* XXX what about the other system initiators here? dma, dsp */
  1983. if (oh->flags & HWMOD_BLOCK_WFI)
  1984. cpu_idle_poll_ctrl(false);
  1985. if (soc_ops.disable_module)
  1986. soc_ops.disable_module(oh);
  1987. _disable_clocks(oh);
  1988. if (oh->clkdm)
  1989. clkdm_hwmod_disable(oh->clkdm, oh);
  1990. }
  1991. /* XXX Should this code also force-disable the optional clocks? */
  1992. for (i = 0; i < oh->rst_lines_cnt; i++)
  1993. _assert_hardreset(oh, oh->rst_lines[i].name);
  1994. /* Mux pins to safe mode or use populated off mode values */
  1995. if (oh->mux)
  1996. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1997. oh->_state = _HWMOD_STATE_DISABLED;
  1998. return 0;
  1999. }
  2000. /**
  2001. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2002. * @oh: struct omap_hwmod * to locate the virtual address
  2003. *
  2004. * Cache the virtual address used by the MPU to access this IP block's
  2005. * registers. This address is needed early so the OCP registers that
  2006. * are part of the device's address space can be ioremapped properly.
  2007. * No return value.
  2008. */
  2009. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  2010. {
  2011. struct omap_hwmod_addr_space *mem;
  2012. void __iomem *va_start;
  2013. if (!oh)
  2014. return;
  2015. _save_mpu_port_index(oh);
  2016. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2017. return;
  2018. mem = _find_mpu_rt_addr_space(oh);
  2019. if (!mem) {
  2020. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2021. oh->name);
  2022. return;
  2023. }
  2024. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2025. if (!va_start) {
  2026. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2027. return;
  2028. }
  2029. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2030. oh->name, va_start);
  2031. oh->_mpu_rt_va = va_start;
  2032. }
  2033. /**
  2034. * _init - initialize internal data for the hwmod @oh
  2035. * @oh: struct omap_hwmod *
  2036. * @n: (unused)
  2037. *
  2038. * Look up the clocks and the address space used by the MPU to access
  2039. * registers belonging to the hwmod @oh. @oh must already be
  2040. * registered at this point. This is the first of two phases for
  2041. * hwmod initialization. Code called here does not touch any hardware
  2042. * registers, it simply prepares internal data structures. Returns 0
  2043. * upon success or if the hwmod isn't registered, or -EINVAL upon
  2044. * failure.
  2045. */
  2046. static int __init _init(struct omap_hwmod *oh, void *data)
  2047. {
  2048. int r;
  2049. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2050. return 0;
  2051. _init_mpu_rt_base(oh, NULL);
  2052. r = _init_clocks(oh, NULL);
  2053. if (IS_ERR_VALUE(r)) {
  2054. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2055. return -EINVAL;
  2056. }
  2057. oh->_state = _HWMOD_STATE_INITIALIZED;
  2058. return 0;
  2059. }
  2060. /**
  2061. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2062. * @oh: struct omap_hwmod *
  2063. *
  2064. * Set up the module's interface clocks. XXX This function is still mostly
  2065. * a stub; implementing this properly requires iclk autoidle usecounting in
  2066. * the clock code. No return value.
  2067. */
  2068. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2069. {
  2070. struct omap_hwmod_ocp_if *os;
  2071. struct list_head *p;
  2072. int i = 0;
  2073. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2074. return;
  2075. p = oh->slave_ports.next;
  2076. while (i < oh->slaves_cnt) {
  2077. os = _fetch_next_ocp_if(&p, &i);
  2078. if (!os->_clk)
  2079. continue;
  2080. if (os->flags & OCPIF_SWSUP_IDLE) {
  2081. /* XXX omap_iclk_deny_idle(c); */
  2082. } else {
  2083. /* XXX omap_iclk_allow_idle(c); */
  2084. clk_enable(os->_clk);
  2085. }
  2086. }
  2087. return;
  2088. }
  2089. /**
  2090. * _setup_reset - reset an IP block during the setup process
  2091. * @oh: struct omap_hwmod *
  2092. *
  2093. * Reset the IP block corresponding to the hwmod @oh during the setup
  2094. * process. The IP block is first enabled so it can be successfully
  2095. * reset. Returns 0 upon success or a negative error code upon
  2096. * failure.
  2097. */
  2098. static int __init _setup_reset(struct omap_hwmod *oh)
  2099. {
  2100. int r;
  2101. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2102. return -EINVAL;
  2103. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2104. return -EPERM;
  2105. if (oh->rst_lines_cnt == 0) {
  2106. r = _enable(oh);
  2107. if (r) {
  2108. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2109. oh->name, oh->_state);
  2110. return -EINVAL;
  2111. }
  2112. }
  2113. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2114. r = _reset(oh);
  2115. return r;
  2116. }
  2117. /**
  2118. * _setup_postsetup - transition to the appropriate state after _setup
  2119. * @oh: struct omap_hwmod *
  2120. *
  2121. * Place an IP block represented by @oh into a "post-setup" state --
  2122. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2123. * this function is called at the end of _setup().) The postsetup
  2124. * state for an IP block can be changed by calling
  2125. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2126. * before one of the omap_hwmod_setup*() functions are called for the
  2127. * IP block.
  2128. *
  2129. * The IP block stays in this state until a PM runtime-based driver is
  2130. * loaded for that IP block. A post-setup state of IDLE is
  2131. * appropriate for almost all IP blocks with runtime PM-enabled
  2132. * drivers, since those drivers are able to enable the IP block. A
  2133. * post-setup state of ENABLED is appropriate for kernels with PM
  2134. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2135. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2136. * included, since the WDTIMER starts running on reset and will reset
  2137. * the MPU if left active.
  2138. *
  2139. * This post-setup mechanism is deprecated. Once all of the OMAP
  2140. * drivers have been converted to use PM runtime, and all of the IP
  2141. * block data and interconnect data is available to the hwmod code, it
  2142. * should be possible to replace this mechanism with a "lazy reset"
  2143. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2144. * when the driver first probes, then all remaining IP blocks without
  2145. * drivers are either shut down or enabled after the drivers have
  2146. * loaded. However, this cannot take place until the above
  2147. * preconditions have been met, since otherwise the late reset code
  2148. * has no way of knowing which IP blocks are in use by drivers, and
  2149. * which ones are unused.
  2150. *
  2151. * No return value.
  2152. */
  2153. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2154. {
  2155. u8 postsetup_state;
  2156. if (oh->rst_lines_cnt > 0)
  2157. return;
  2158. postsetup_state = oh->_postsetup_state;
  2159. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2160. postsetup_state = _HWMOD_STATE_ENABLED;
  2161. /*
  2162. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2163. * it should be set by the core code as a runtime flag during startup
  2164. */
  2165. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2166. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2167. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2168. postsetup_state = _HWMOD_STATE_ENABLED;
  2169. }
  2170. if (postsetup_state == _HWMOD_STATE_IDLE)
  2171. _idle(oh);
  2172. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2173. _shutdown(oh);
  2174. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2175. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2176. oh->name, postsetup_state);
  2177. return;
  2178. }
  2179. /**
  2180. * _setup - prepare IP block hardware for use
  2181. * @oh: struct omap_hwmod *
  2182. * @n: (unused, pass NULL)
  2183. *
  2184. * Configure the IP block represented by @oh. This may include
  2185. * enabling the IP block, resetting it, and placing it into a
  2186. * post-setup state, depending on the type of IP block and applicable
  2187. * flags. IP blocks are reset to prevent any previous configuration
  2188. * by the bootloader or previous operating system from interfering
  2189. * with power management or other parts of the system. The reset can
  2190. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2191. * two phases for hwmod initialization. Code called here generally
  2192. * affects the IP block hardware, or system integration hardware
  2193. * associated with the IP block. Returns 0.
  2194. */
  2195. static int __init _setup(struct omap_hwmod *oh, void *data)
  2196. {
  2197. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2198. return 0;
  2199. _setup_iclk_autoidle(oh);
  2200. if (!_setup_reset(oh))
  2201. _setup_postsetup(oh);
  2202. return 0;
  2203. }
  2204. /**
  2205. * _register - register a struct omap_hwmod
  2206. * @oh: struct omap_hwmod *
  2207. *
  2208. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2209. * already has been registered by the same name; -EINVAL if the
  2210. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2211. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2212. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2213. * success.
  2214. *
  2215. * XXX The data should be copied into bootmem, so the original data
  2216. * should be marked __initdata and freed after init. This would allow
  2217. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2218. * that the copy process would be relatively complex due to the large number
  2219. * of substructures.
  2220. */
  2221. static int __init _register(struct omap_hwmod *oh)
  2222. {
  2223. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2224. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2225. return -EINVAL;
  2226. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2227. if (_lookup(oh->name))
  2228. return -EEXIST;
  2229. list_add_tail(&oh->node, &omap_hwmod_list);
  2230. INIT_LIST_HEAD(&oh->master_ports);
  2231. INIT_LIST_HEAD(&oh->slave_ports);
  2232. spin_lock_init(&oh->_lock);
  2233. oh->_state = _HWMOD_STATE_REGISTERED;
  2234. /*
  2235. * XXX Rather than doing a strcmp(), this should test a flag
  2236. * set in the hwmod data, inserted by the autogenerator code.
  2237. */
  2238. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2239. mpu_oh = oh;
  2240. return 0;
  2241. }
  2242. /**
  2243. * _alloc_links - return allocated memory for hwmod links
  2244. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2245. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2246. *
  2247. * Return pointers to two struct omap_hwmod_link records, via the
  2248. * addresses pointed to by @ml and @sl. Will first attempt to return
  2249. * memory allocated as part of a large initial block, but if that has
  2250. * been exhausted, will allocate memory itself. Since ideally this
  2251. * second allocation path will never occur, the number of these
  2252. * 'supplemental' allocations will be logged when debugging is
  2253. * enabled. Returns 0.
  2254. */
  2255. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2256. struct omap_hwmod_link **sl)
  2257. {
  2258. unsigned int sz;
  2259. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2260. *ml = &linkspace[free_ls++];
  2261. *sl = &linkspace[free_ls++];
  2262. return 0;
  2263. }
  2264. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2265. *sl = NULL;
  2266. *ml = alloc_bootmem(sz);
  2267. memset(*ml, 0, sz);
  2268. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2269. ls_supp++;
  2270. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2271. ls_supp * LINKS_PER_OCP_IF);
  2272. return 0;
  2273. };
  2274. /**
  2275. * _add_link - add an interconnect between two IP blocks
  2276. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2277. *
  2278. * Add struct omap_hwmod_link records connecting the master IP block
  2279. * specified in @oi->master to @oi, and connecting the slave IP block
  2280. * specified in @oi->slave to @oi. This code is assumed to run before
  2281. * preemption or SMP has been enabled, thus avoiding the need for
  2282. * locking in this code. Changes to this assumption will require
  2283. * additional locking. Returns 0.
  2284. */
  2285. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2286. {
  2287. struct omap_hwmod_link *ml, *sl;
  2288. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2289. oi->slave->name);
  2290. _alloc_links(&ml, &sl);
  2291. ml->ocp_if = oi;
  2292. INIT_LIST_HEAD(&ml->node);
  2293. list_add(&ml->node, &oi->master->master_ports);
  2294. oi->master->masters_cnt++;
  2295. sl->ocp_if = oi;
  2296. INIT_LIST_HEAD(&sl->node);
  2297. list_add(&sl->node, &oi->slave->slave_ports);
  2298. oi->slave->slaves_cnt++;
  2299. return 0;
  2300. }
  2301. /**
  2302. * _register_link - register a struct omap_hwmod_ocp_if
  2303. * @oi: struct omap_hwmod_ocp_if *
  2304. *
  2305. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2306. * has already been registered; -EINVAL if @oi is NULL or if the
  2307. * record pointed to by @oi is missing required fields; or 0 upon
  2308. * success.
  2309. *
  2310. * XXX The data should be copied into bootmem, so the original data
  2311. * should be marked __initdata and freed after init. This would allow
  2312. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2313. */
  2314. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2315. {
  2316. if (!oi || !oi->master || !oi->slave || !oi->user)
  2317. return -EINVAL;
  2318. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2319. return -EEXIST;
  2320. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2321. oi->master->name, oi->slave->name);
  2322. /*
  2323. * Register the connected hwmods, if they haven't been
  2324. * registered already
  2325. */
  2326. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2327. _register(oi->master);
  2328. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2329. _register(oi->slave);
  2330. _add_link(oi);
  2331. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2332. return 0;
  2333. }
  2334. /**
  2335. * _alloc_linkspace - allocate large block of hwmod links
  2336. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2337. *
  2338. * Allocate a large block of struct omap_hwmod_link records. This
  2339. * improves boot time significantly by avoiding the need to allocate
  2340. * individual records one by one. If the number of records to
  2341. * allocate in the block hasn't been manually specified, this function
  2342. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2343. * and use that to determine the allocation size. For SoC families
  2344. * that require multiple list registrations, such as OMAP3xxx, this
  2345. * estimation process isn't optimal, so manual estimation is advised
  2346. * in those cases. Returns -EEXIST if the allocation has already occurred
  2347. * or 0 upon success.
  2348. */
  2349. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2350. {
  2351. unsigned int i = 0;
  2352. unsigned int sz;
  2353. if (linkspace) {
  2354. WARN(1, "linkspace already allocated\n");
  2355. return -EEXIST;
  2356. }
  2357. if (max_ls == 0)
  2358. while (ois[i++])
  2359. max_ls += LINKS_PER_OCP_IF;
  2360. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2361. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2362. __func__, sz, max_ls);
  2363. linkspace = alloc_bootmem(sz);
  2364. memset(linkspace, 0, sz);
  2365. return 0;
  2366. }
  2367. /* Static functions intended only for use in soc_ops field function pointers */
  2368. /**
  2369. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2370. * @oh: struct omap_hwmod *
  2371. *
  2372. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2373. * does not have an IDLEST bit or if the module successfully leaves
  2374. * slave idle; otherwise, pass along the return value of the
  2375. * appropriate *_cm*_wait_module_ready() function.
  2376. */
  2377. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2378. {
  2379. if (!oh)
  2380. return -EINVAL;
  2381. if (oh->flags & HWMOD_NO_IDLEST)
  2382. return 0;
  2383. if (!_find_mpu_rt_port(oh))
  2384. return 0;
  2385. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2386. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2387. oh->prcm.omap2.idlest_reg_id,
  2388. oh->prcm.omap2.idlest_idle_bit);
  2389. }
  2390. /**
  2391. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2392. * @oh: struct omap_hwmod *
  2393. *
  2394. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2395. * does not have an IDLEST bit or if the module successfully leaves
  2396. * slave idle; otherwise, pass along the return value of the
  2397. * appropriate *_cm*_wait_module_ready() function.
  2398. */
  2399. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2400. {
  2401. if (!oh)
  2402. return -EINVAL;
  2403. if (oh->flags & HWMOD_NO_IDLEST)
  2404. return 0;
  2405. if (!_find_mpu_rt_port(oh))
  2406. return 0;
  2407. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2408. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2409. oh->prcm.omap2.idlest_reg_id,
  2410. oh->prcm.omap2.idlest_idle_bit);
  2411. }
  2412. /**
  2413. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2414. * @oh: struct omap_hwmod *
  2415. *
  2416. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2417. * does not have an IDLEST bit or if the module successfully leaves
  2418. * slave idle; otherwise, pass along the return value of the
  2419. * appropriate *_cm*_wait_module_ready() function.
  2420. */
  2421. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2422. {
  2423. if (!oh)
  2424. return -EINVAL;
  2425. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2426. return 0;
  2427. if (!_find_mpu_rt_port(oh))
  2428. return 0;
  2429. /* XXX check module SIDLEMODE, hardreset status */
  2430. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2431. oh->clkdm->cm_inst,
  2432. oh->clkdm->clkdm_offs,
  2433. oh->prcm.omap4.clkctrl_offs);
  2434. }
  2435. /**
  2436. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2437. * @oh: struct omap_hwmod *
  2438. *
  2439. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2440. * does not have an IDLEST bit or if the module successfully leaves
  2441. * slave idle; otherwise, pass along the return value of the
  2442. * appropriate *_cm*_wait_module_ready() function.
  2443. */
  2444. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2445. {
  2446. if (!oh || !oh->clkdm)
  2447. return -EINVAL;
  2448. if (oh->flags & HWMOD_NO_IDLEST)
  2449. return 0;
  2450. if (!_find_mpu_rt_port(oh))
  2451. return 0;
  2452. /* XXX check module SIDLEMODE, hardreset status */
  2453. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2454. oh->clkdm->clkdm_offs,
  2455. oh->prcm.omap4.clkctrl_offs);
  2456. }
  2457. /**
  2458. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2459. * @oh: struct omap_hwmod * to assert hardreset
  2460. * @ohri: hardreset line data
  2461. *
  2462. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2463. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2464. * use as an soc_ops function pointer. Passes along the return value
  2465. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2466. * for removal when the PRM code is moved into drivers/.
  2467. */
  2468. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2469. struct omap_hwmod_rst_info *ohri)
  2470. {
  2471. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2472. ohri->rst_shift);
  2473. }
  2474. /**
  2475. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2476. * @oh: struct omap_hwmod * to deassert hardreset
  2477. * @ohri: hardreset line data
  2478. *
  2479. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2480. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2481. * use as an soc_ops function pointer. Passes along the return value
  2482. * from omap2_prm_deassert_hardreset(). XXX This function is
  2483. * scheduled for removal when the PRM code is moved into drivers/.
  2484. */
  2485. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2486. struct omap_hwmod_rst_info *ohri)
  2487. {
  2488. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2489. ohri->rst_shift,
  2490. ohri->st_shift);
  2491. }
  2492. /**
  2493. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2494. * @oh: struct omap_hwmod * to test hardreset
  2495. * @ohri: hardreset line data
  2496. *
  2497. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2498. * from the hwmod @oh and the hardreset line data @ohri. Only
  2499. * intended for use as an soc_ops function pointer. Passes along the
  2500. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2501. * function is scheduled for removal when the PRM code is moved into
  2502. * drivers/.
  2503. */
  2504. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2505. struct omap_hwmod_rst_info *ohri)
  2506. {
  2507. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2508. ohri->st_shift);
  2509. }
  2510. /**
  2511. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2512. * @oh: struct omap_hwmod * to assert hardreset
  2513. * @ohri: hardreset line data
  2514. *
  2515. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2516. * from the hwmod @oh and the hardreset line data @ohri. Only
  2517. * intended for use as an soc_ops function pointer. Passes along the
  2518. * return value from omap4_prminst_assert_hardreset(). XXX This
  2519. * function is scheduled for removal when the PRM code is moved into
  2520. * drivers/.
  2521. */
  2522. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2523. struct omap_hwmod_rst_info *ohri)
  2524. {
  2525. if (!oh->clkdm)
  2526. return -EINVAL;
  2527. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2528. oh->clkdm->pwrdm.ptr->prcm_partition,
  2529. oh->clkdm->pwrdm.ptr->prcm_offs,
  2530. oh->prcm.omap4.rstctrl_offs);
  2531. }
  2532. /**
  2533. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2534. * @oh: struct omap_hwmod * to deassert hardreset
  2535. * @ohri: hardreset line data
  2536. *
  2537. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2538. * from the hwmod @oh and the hardreset line data @ohri. Only
  2539. * intended for use as an soc_ops function pointer. Passes along the
  2540. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2541. * function is scheduled for removal when the PRM code is moved into
  2542. * drivers/.
  2543. */
  2544. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2545. struct omap_hwmod_rst_info *ohri)
  2546. {
  2547. if (!oh->clkdm)
  2548. return -EINVAL;
  2549. if (ohri->st_shift)
  2550. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2551. oh->name, ohri->name);
  2552. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2553. oh->clkdm->pwrdm.ptr->prcm_partition,
  2554. oh->clkdm->pwrdm.ptr->prcm_offs,
  2555. oh->prcm.omap4.rstctrl_offs);
  2556. }
  2557. /**
  2558. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2559. * @oh: struct omap_hwmod * to test hardreset
  2560. * @ohri: hardreset line data
  2561. *
  2562. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2563. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2564. * Only intended for use as an soc_ops function pointer. Passes along
  2565. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2566. * This function is scheduled for removal when the PRM code is moved
  2567. * into drivers/.
  2568. */
  2569. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2570. struct omap_hwmod_rst_info *ohri)
  2571. {
  2572. if (!oh->clkdm)
  2573. return -EINVAL;
  2574. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2575. oh->clkdm->pwrdm.ptr->prcm_partition,
  2576. oh->clkdm->pwrdm.ptr->prcm_offs,
  2577. oh->prcm.omap4.rstctrl_offs);
  2578. }
  2579. /**
  2580. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2581. * @oh: struct omap_hwmod * to assert hardreset
  2582. * @ohri: hardreset line data
  2583. *
  2584. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2585. * from the hwmod @oh and the hardreset line data @ohri. Only
  2586. * intended for use as an soc_ops function pointer. Passes along the
  2587. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2588. * function is scheduled for removal when the PRM code is moved into
  2589. * drivers/.
  2590. */
  2591. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2592. struct omap_hwmod_rst_info *ohri)
  2593. {
  2594. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2595. oh->clkdm->pwrdm.ptr->prcm_offs,
  2596. oh->prcm.omap4.rstctrl_offs);
  2597. }
  2598. /**
  2599. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2600. * @oh: struct omap_hwmod * to deassert hardreset
  2601. * @ohri: hardreset line data
  2602. *
  2603. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2604. * from the hwmod @oh and the hardreset line data @ohri. Only
  2605. * intended for use as an soc_ops function pointer. Passes along the
  2606. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2607. * function is scheduled for removal when the PRM code is moved into
  2608. * drivers/.
  2609. */
  2610. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2611. struct omap_hwmod_rst_info *ohri)
  2612. {
  2613. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2614. ohri->st_shift,
  2615. oh->clkdm->pwrdm.ptr->prcm_offs,
  2616. oh->prcm.omap4.rstctrl_offs,
  2617. oh->prcm.omap4.rstst_offs);
  2618. }
  2619. /**
  2620. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2621. * @oh: struct omap_hwmod * to test hardreset
  2622. * @ohri: hardreset line data
  2623. *
  2624. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2625. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2626. * Only intended for use as an soc_ops function pointer. Passes along
  2627. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2628. * This function is scheduled for removal when the PRM code is moved
  2629. * into drivers/.
  2630. */
  2631. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2632. struct omap_hwmod_rst_info *ohri)
  2633. {
  2634. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2635. oh->clkdm->pwrdm.ptr->prcm_offs,
  2636. oh->prcm.omap4.rstctrl_offs);
  2637. }
  2638. /* Public functions */
  2639. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2640. {
  2641. if (oh->flags & HWMOD_16BIT_REG)
  2642. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2643. else
  2644. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2645. }
  2646. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2647. {
  2648. if (oh->flags & HWMOD_16BIT_REG)
  2649. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2650. else
  2651. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2652. }
  2653. /**
  2654. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2655. * @oh: struct omap_hwmod *
  2656. *
  2657. * This is a public function exposed to drivers. Some drivers may need to do
  2658. * some settings before and after resetting the device. Those drivers after
  2659. * doing the necessary settings could use this function to start a reset by
  2660. * setting the SYSCONFIG.SOFTRESET bit.
  2661. */
  2662. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2663. {
  2664. u32 v;
  2665. int ret;
  2666. if (!oh || !(oh->_sysc_cache))
  2667. return -EINVAL;
  2668. v = oh->_sysc_cache;
  2669. ret = _set_softreset(oh, &v);
  2670. if (ret)
  2671. goto error;
  2672. _write_sysconfig(v, oh);
  2673. error:
  2674. return ret;
  2675. }
  2676. /**
  2677. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2678. * @oh: struct omap_hwmod *
  2679. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2680. *
  2681. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2682. * local copy. Intended to be used by drivers that have some erratum
  2683. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2684. * -EINVAL if @oh is null, or passes along the return value from
  2685. * _set_slave_idlemode().
  2686. *
  2687. * XXX Does this function have any current users? If not, we should
  2688. * remove it; it is better to let the rest of the hwmod code handle this.
  2689. * Any users of this function should be scrutinized carefully.
  2690. */
  2691. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2692. {
  2693. u32 v;
  2694. int retval = 0;
  2695. if (!oh)
  2696. return -EINVAL;
  2697. v = oh->_sysc_cache;
  2698. retval = _set_slave_idlemode(oh, idlemode, &v);
  2699. if (!retval)
  2700. _write_sysconfig(v, oh);
  2701. return retval;
  2702. }
  2703. /**
  2704. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2705. * @name: name of the omap_hwmod to look up
  2706. *
  2707. * Given a @name of an omap_hwmod, return a pointer to the registered
  2708. * struct omap_hwmod *, or NULL upon error.
  2709. */
  2710. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2711. {
  2712. struct omap_hwmod *oh;
  2713. if (!name)
  2714. return NULL;
  2715. oh = _lookup(name);
  2716. return oh;
  2717. }
  2718. /**
  2719. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2720. * @fn: pointer to a callback function
  2721. * @data: void * data to pass to callback function
  2722. *
  2723. * Call @fn for each registered omap_hwmod, passing @data to each
  2724. * function. @fn must return 0 for success or any other value for
  2725. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2726. * will stop and the non-zero return value will be passed to the
  2727. * caller of omap_hwmod_for_each(). @fn is called with
  2728. * omap_hwmod_for_each() held.
  2729. */
  2730. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2731. void *data)
  2732. {
  2733. struct omap_hwmod *temp_oh;
  2734. int ret = 0;
  2735. if (!fn)
  2736. return -EINVAL;
  2737. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2738. ret = (*fn)(temp_oh, data);
  2739. if (ret)
  2740. break;
  2741. }
  2742. return ret;
  2743. }
  2744. /**
  2745. * omap_hwmod_register_links - register an array of hwmod links
  2746. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2747. *
  2748. * Intended to be called early in boot before the clock framework is
  2749. * initialized. If @ois is not null, will register all omap_hwmods
  2750. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2751. * omap_hwmod_init() hasn't been called before calling this function,
  2752. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2753. * success.
  2754. */
  2755. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2756. {
  2757. int r, i;
  2758. if (!inited)
  2759. return -EINVAL;
  2760. if (!ois)
  2761. return 0;
  2762. if (!linkspace) {
  2763. if (_alloc_linkspace(ois)) {
  2764. pr_err("omap_hwmod: could not allocate link space\n");
  2765. return -ENOMEM;
  2766. }
  2767. }
  2768. i = 0;
  2769. do {
  2770. r = _register_link(ois[i]);
  2771. WARN(r && r != -EEXIST,
  2772. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2773. ois[i]->master->name, ois[i]->slave->name, r);
  2774. } while (ois[++i]);
  2775. return 0;
  2776. }
  2777. /**
  2778. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2779. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2780. *
  2781. * If the hwmod data corresponding to the MPU subsystem IP block
  2782. * hasn't been initialized and set up yet, do so now. This must be
  2783. * done first since sleep dependencies may be added from other hwmods
  2784. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2785. * return value.
  2786. */
  2787. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2788. {
  2789. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2790. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2791. __func__, MPU_INITIATOR_NAME);
  2792. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2793. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2794. }
  2795. /**
  2796. * omap_hwmod_setup_one - set up a single hwmod
  2797. * @oh_name: const char * name of the already-registered hwmod to set up
  2798. *
  2799. * Initialize and set up a single hwmod. Intended to be used for a
  2800. * small number of early devices, such as the timer IP blocks used for
  2801. * the scheduler clock. Must be called after omap2_clk_init().
  2802. * Resolves the struct clk names to struct clk pointers for each
  2803. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2804. * -EINVAL upon error or 0 upon success.
  2805. */
  2806. int __init omap_hwmod_setup_one(const char *oh_name)
  2807. {
  2808. struct omap_hwmod *oh;
  2809. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2810. oh = _lookup(oh_name);
  2811. if (!oh) {
  2812. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2813. return -EINVAL;
  2814. }
  2815. _ensure_mpu_hwmod_is_setup(oh);
  2816. _init(oh, NULL);
  2817. _setup(oh, NULL);
  2818. return 0;
  2819. }
  2820. /**
  2821. * omap_hwmod_setup_all - set up all registered IP blocks
  2822. *
  2823. * Initialize and set up all IP blocks registered with the hwmod code.
  2824. * Must be called after omap2_clk_init(). Resolves the struct clk
  2825. * names to struct clk pointers for each registered omap_hwmod. Also
  2826. * calls _setup() on each hwmod. Returns 0 upon success.
  2827. */
  2828. static int __init omap_hwmod_setup_all(void)
  2829. {
  2830. _ensure_mpu_hwmod_is_setup(NULL);
  2831. omap_hwmod_for_each(_init, NULL);
  2832. omap_hwmod_for_each(_setup, NULL);
  2833. return 0;
  2834. }
  2835. omap_core_initcall(omap_hwmod_setup_all);
  2836. /**
  2837. * omap_hwmod_enable - enable an omap_hwmod
  2838. * @oh: struct omap_hwmod *
  2839. *
  2840. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2841. * Returns -EINVAL on error or passes along the return value from _enable().
  2842. */
  2843. int omap_hwmod_enable(struct omap_hwmod *oh)
  2844. {
  2845. int r;
  2846. unsigned long flags;
  2847. if (!oh)
  2848. return -EINVAL;
  2849. spin_lock_irqsave(&oh->_lock, flags);
  2850. r = _enable(oh);
  2851. spin_unlock_irqrestore(&oh->_lock, flags);
  2852. return r;
  2853. }
  2854. /**
  2855. * omap_hwmod_idle - idle an omap_hwmod
  2856. * @oh: struct omap_hwmod *
  2857. *
  2858. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2859. * Returns -EINVAL on error or passes along the return value from _idle().
  2860. */
  2861. int omap_hwmod_idle(struct omap_hwmod *oh)
  2862. {
  2863. unsigned long flags;
  2864. if (!oh)
  2865. return -EINVAL;
  2866. spin_lock_irqsave(&oh->_lock, flags);
  2867. _idle(oh);
  2868. spin_unlock_irqrestore(&oh->_lock, flags);
  2869. return 0;
  2870. }
  2871. /**
  2872. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2873. * @oh: struct omap_hwmod *
  2874. *
  2875. * Shutdown an omap_hwmod @oh. Intended to be called by
  2876. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2877. * the return value from _shutdown().
  2878. */
  2879. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2880. {
  2881. unsigned long flags;
  2882. if (!oh)
  2883. return -EINVAL;
  2884. spin_lock_irqsave(&oh->_lock, flags);
  2885. _shutdown(oh);
  2886. spin_unlock_irqrestore(&oh->_lock, flags);
  2887. return 0;
  2888. }
  2889. /**
  2890. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2891. * @oh: struct omap_hwmod *oh
  2892. *
  2893. * Intended to be called by the omap_device code.
  2894. */
  2895. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2896. {
  2897. unsigned long flags;
  2898. spin_lock_irqsave(&oh->_lock, flags);
  2899. _enable_clocks(oh);
  2900. spin_unlock_irqrestore(&oh->_lock, flags);
  2901. return 0;
  2902. }
  2903. /**
  2904. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2905. * @oh: struct omap_hwmod *oh
  2906. *
  2907. * Intended to be called by the omap_device code.
  2908. */
  2909. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2910. {
  2911. unsigned long flags;
  2912. spin_lock_irqsave(&oh->_lock, flags);
  2913. _disable_clocks(oh);
  2914. spin_unlock_irqrestore(&oh->_lock, flags);
  2915. return 0;
  2916. }
  2917. /**
  2918. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2919. * @oh: struct omap_hwmod *oh
  2920. *
  2921. * Intended to be called by drivers and core code when all posted
  2922. * writes to a device must complete before continuing further
  2923. * execution (for example, after clearing some device IRQSTATUS
  2924. * register bits)
  2925. *
  2926. * XXX what about targets with multiple OCP threads?
  2927. */
  2928. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2929. {
  2930. BUG_ON(!oh);
  2931. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2932. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2933. oh->name);
  2934. return;
  2935. }
  2936. /*
  2937. * Forces posted writes to complete on the OCP thread handling
  2938. * register writes
  2939. */
  2940. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2941. }
  2942. /**
  2943. * omap_hwmod_reset - reset the hwmod
  2944. * @oh: struct omap_hwmod *
  2945. *
  2946. * Under some conditions, a driver may wish to reset the entire device.
  2947. * Called from omap_device code. Returns -EINVAL on error or passes along
  2948. * the return value from _reset().
  2949. */
  2950. int omap_hwmod_reset(struct omap_hwmod *oh)
  2951. {
  2952. int r;
  2953. unsigned long flags;
  2954. if (!oh)
  2955. return -EINVAL;
  2956. spin_lock_irqsave(&oh->_lock, flags);
  2957. r = _reset(oh);
  2958. spin_unlock_irqrestore(&oh->_lock, flags);
  2959. return r;
  2960. }
  2961. /*
  2962. * IP block data retrieval functions
  2963. */
  2964. /**
  2965. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2966. * @oh: struct omap_hwmod *
  2967. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2968. *
  2969. * Count the number of struct resource array elements necessary to
  2970. * contain omap_hwmod @oh resources. Intended to be called by code
  2971. * that registers omap_devices. Intended to be used to determine the
  2972. * size of a dynamically-allocated struct resource array, before
  2973. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2974. * resource array elements needed.
  2975. *
  2976. * XXX This code is not optimized. It could attempt to merge adjacent
  2977. * resource IDs.
  2978. *
  2979. */
  2980. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2981. {
  2982. int ret = 0;
  2983. if (flags & IORESOURCE_IRQ)
  2984. ret += _count_mpu_irqs(oh);
  2985. if (flags & IORESOURCE_DMA)
  2986. ret += _count_sdma_reqs(oh);
  2987. if (flags & IORESOURCE_MEM) {
  2988. int i = 0;
  2989. struct omap_hwmod_ocp_if *os;
  2990. struct list_head *p = oh->slave_ports.next;
  2991. while (i < oh->slaves_cnt) {
  2992. os = _fetch_next_ocp_if(&p, &i);
  2993. ret += _count_ocp_if_addr_spaces(os);
  2994. }
  2995. }
  2996. return ret;
  2997. }
  2998. /**
  2999. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3000. * @oh: struct omap_hwmod *
  3001. * @res: pointer to the first element of an array of struct resource to fill
  3002. *
  3003. * Fill the struct resource array @res with resource data from the
  3004. * omap_hwmod @oh. Intended to be called by code that registers
  3005. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3006. * number of array elements filled.
  3007. */
  3008. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3009. {
  3010. struct omap_hwmod_ocp_if *os;
  3011. struct list_head *p;
  3012. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3013. int r = 0;
  3014. /* For each IRQ, DMA, memory area, fill in array.*/
  3015. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3016. for (i = 0; i < mpu_irqs_cnt; i++) {
  3017. (res + r)->name = (oh->mpu_irqs + i)->name;
  3018. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3019. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3020. (res + r)->flags = IORESOURCE_IRQ;
  3021. r++;
  3022. }
  3023. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3024. for (i = 0; i < sdma_reqs_cnt; i++) {
  3025. (res + r)->name = (oh->sdma_reqs + i)->name;
  3026. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3027. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3028. (res + r)->flags = IORESOURCE_DMA;
  3029. r++;
  3030. }
  3031. p = oh->slave_ports.next;
  3032. i = 0;
  3033. while (i < oh->slaves_cnt) {
  3034. os = _fetch_next_ocp_if(&p, &i);
  3035. addr_cnt = _count_ocp_if_addr_spaces(os);
  3036. for (j = 0; j < addr_cnt; j++) {
  3037. (res + r)->name = (os->addr + j)->name;
  3038. (res + r)->start = (os->addr + j)->pa_start;
  3039. (res + r)->end = (os->addr + j)->pa_end;
  3040. (res + r)->flags = IORESOURCE_MEM;
  3041. r++;
  3042. }
  3043. }
  3044. return r;
  3045. }
  3046. /**
  3047. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3048. * @oh: struct omap_hwmod *
  3049. * @res: pointer to the array of struct resource to fill
  3050. *
  3051. * Fill the struct resource array @res with dma resource data from the
  3052. * omap_hwmod @oh. Intended to be called by code that registers
  3053. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3054. * number of array elements filled.
  3055. */
  3056. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3057. {
  3058. int i, sdma_reqs_cnt;
  3059. int r = 0;
  3060. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3061. for (i = 0; i < sdma_reqs_cnt; i++) {
  3062. (res + r)->name = (oh->sdma_reqs + i)->name;
  3063. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3064. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3065. (res + r)->flags = IORESOURCE_DMA;
  3066. r++;
  3067. }
  3068. return r;
  3069. }
  3070. /**
  3071. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3072. * @oh: struct omap_hwmod * to operate on
  3073. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3074. * @name: pointer to the name of the data to fetch (optional)
  3075. * @rsrc: pointer to a struct resource, allocated by the caller
  3076. *
  3077. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3078. * data for the IP block pointed to by @oh. The data will be filled
  3079. * into a struct resource record pointed to by @rsrc. The struct
  3080. * resource must be allocated by the caller. When @name is non-null,
  3081. * the data associated with the matching entry in the IRQ/SDMA/address
  3082. * space hwmod data arrays will be returned. If @name is null, the
  3083. * first array entry will be returned. Data order is not meaningful
  3084. * in hwmod data, so callers are strongly encouraged to use a non-null
  3085. * @name whenever possible to avoid unpredictable effects if hwmod
  3086. * data is later added that causes data ordering to change. This
  3087. * function is only intended for use by OMAP core code. Device
  3088. * drivers should not call this function - the appropriate bus-related
  3089. * data accessor functions should be used instead. Returns 0 upon
  3090. * success or a negative error code upon error.
  3091. */
  3092. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3093. const char *name, struct resource *rsrc)
  3094. {
  3095. int r;
  3096. unsigned int irq, dma;
  3097. u32 pa_start, pa_end;
  3098. if (!oh || !rsrc)
  3099. return -EINVAL;
  3100. if (type == IORESOURCE_IRQ) {
  3101. r = _get_mpu_irq_by_name(oh, name, &irq);
  3102. if (r)
  3103. return r;
  3104. rsrc->start = irq;
  3105. rsrc->end = irq;
  3106. } else if (type == IORESOURCE_DMA) {
  3107. r = _get_sdma_req_by_name(oh, name, &dma);
  3108. if (r)
  3109. return r;
  3110. rsrc->start = dma;
  3111. rsrc->end = dma;
  3112. } else if (type == IORESOURCE_MEM) {
  3113. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3114. if (r)
  3115. return r;
  3116. rsrc->start = pa_start;
  3117. rsrc->end = pa_end;
  3118. } else {
  3119. return -EINVAL;
  3120. }
  3121. rsrc->flags = type;
  3122. rsrc->name = name;
  3123. return 0;
  3124. }
  3125. /**
  3126. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3127. * @oh: struct omap_hwmod *
  3128. *
  3129. * Return the powerdomain pointer associated with the OMAP module
  3130. * @oh's main clock. If @oh does not have a main clk, return the
  3131. * powerdomain associated with the interface clock associated with the
  3132. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3133. * instead?) Returns NULL on error, or a struct powerdomain * on
  3134. * success.
  3135. */
  3136. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3137. {
  3138. struct clk *c;
  3139. struct omap_hwmod_ocp_if *oi;
  3140. struct clockdomain *clkdm;
  3141. struct clk_hw_omap *clk;
  3142. if (!oh)
  3143. return NULL;
  3144. if (oh->clkdm)
  3145. return oh->clkdm->pwrdm.ptr;
  3146. if (oh->_clk) {
  3147. c = oh->_clk;
  3148. } else {
  3149. oi = _find_mpu_rt_port(oh);
  3150. if (!oi)
  3151. return NULL;
  3152. c = oi->_clk;
  3153. }
  3154. clk = to_clk_hw_omap(__clk_get_hw(c));
  3155. clkdm = clk->clkdm;
  3156. if (!clkdm)
  3157. return NULL;
  3158. return clkdm->pwrdm.ptr;
  3159. }
  3160. /**
  3161. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3162. * @oh: struct omap_hwmod *
  3163. *
  3164. * Returns the virtual address corresponding to the beginning of the
  3165. * module's register target, in the address range that is intended to
  3166. * be used by the MPU. Returns the virtual address upon success or NULL
  3167. * upon error.
  3168. */
  3169. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3170. {
  3171. if (!oh)
  3172. return NULL;
  3173. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3174. return NULL;
  3175. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3176. return NULL;
  3177. return oh->_mpu_rt_va;
  3178. }
  3179. /**
  3180. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3181. * @oh: struct omap_hwmod *
  3182. * @init_oh: struct omap_hwmod * (initiator)
  3183. *
  3184. * Add a sleep dependency between the initiator @init_oh and @oh.
  3185. * Intended to be called by DSP/Bridge code via platform_data for the
  3186. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3187. * code needs to add/del initiator dependencies dynamically
  3188. * before/after accessing a device. Returns the return value from
  3189. * _add_initiator_dep().
  3190. *
  3191. * XXX Keep a usecount in the clockdomain code
  3192. */
  3193. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3194. struct omap_hwmod *init_oh)
  3195. {
  3196. return _add_initiator_dep(oh, init_oh);
  3197. }
  3198. /*
  3199. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3200. * for context save/restore operations?
  3201. */
  3202. /**
  3203. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3204. * @oh: struct omap_hwmod *
  3205. * @init_oh: struct omap_hwmod * (initiator)
  3206. *
  3207. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3208. * Intended to be called by DSP/Bridge code via platform_data for the
  3209. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3210. * code needs to add/del initiator dependencies dynamically
  3211. * before/after accessing a device. Returns the return value from
  3212. * _del_initiator_dep().
  3213. *
  3214. * XXX Keep a usecount in the clockdomain code
  3215. */
  3216. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3217. struct omap_hwmod *init_oh)
  3218. {
  3219. return _del_initiator_dep(oh, init_oh);
  3220. }
  3221. /**
  3222. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3223. * @oh: struct omap_hwmod *
  3224. *
  3225. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3226. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3227. * this IP block if it has dynamic mux entries. Eventually this
  3228. * should set PRCM wakeup registers to cause the PRCM to receive
  3229. * wakeup events from the module. Does not set any wakeup routing
  3230. * registers beyond this point - if the module is to wake up any other
  3231. * module or subsystem, that must be set separately. Called by
  3232. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3233. */
  3234. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3235. {
  3236. unsigned long flags;
  3237. u32 v;
  3238. spin_lock_irqsave(&oh->_lock, flags);
  3239. if (oh->class->sysc &&
  3240. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3241. v = oh->_sysc_cache;
  3242. _enable_wakeup(oh, &v);
  3243. _write_sysconfig(v, oh);
  3244. }
  3245. _set_idle_ioring_wakeup(oh, true);
  3246. spin_unlock_irqrestore(&oh->_lock, flags);
  3247. return 0;
  3248. }
  3249. /**
  3250. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3251. * @oh: struct omap_hwmod *
  3252. *
  3253. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3254. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3255. * events for this IP block if it has dynamic mux entries. Eventually
  3256. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3257. * wakeup events from the module. Does not set any wakeup routing
  3258. * registers beyond this point - if the module is to wake up any other
  3259. * module or subsystem, that must be set separately. Called by
  3260. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3261. */
  3262. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3263. {
  3264. unsigned long flags;
  3265. u32 v;
  3266. spin_lock_irqsave(&oh->_lock, flags);
  3267. if (oh->class->sysc &&
  3268. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3269. v = oh->_sysc_cache;
  3270. _disable_wakeup(oh, &v);
  3271. _write_sysconfig(v, oh);
  3272. }
  3273. _set_idle_ioring_wakeup(oh, false);
  3274. spin_unlock_irqrestore(&oh->_lock, flags);
  3275. return 0;
  3276. }
  3277. /**
  3278. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3279. * contained in the hwmod module.
  3280. * @oh: struct omap_hwmod *
  3281. * @name: name of the reset line to lookup and assert
  3282. *
  3283. * Some IP like dsp, ipu or iva contain processor that require
  3284. * an HW reset line to be assert / deassert in order to enable fully
  3285. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3286. * yet supported on this OMAP; otherwise, passes along the return value
  3287. * from _assert_hardreset().
  3288. */
  3289. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3290. {
  3291. int ret;
  3292. unsigned long flags;
  3293. if (!oh)
  3294. return -EINVAL;
  3295. spin_lock_irqsave(&oh->_lock, flags);
  3296. ret = _assert_hardreset(oh, name);
  3297. spin_unlock_irqrestore(&oh->_lock, flags);
  3298. return ret;
  3299. }
  3300. /**
  3301. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3302. * contained in the hwmod module.
  3303. * @oh: struct omap_hwmod *
  3304. * @name: name of the reset line to look up and deassert
  3305. *
  3306. * Some IP like dsp, ipu or iva contain processor that require
  3307. * an HW reset line to be assert / deassert in order to enable fully
  3308. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3309. * yet supported on this OMAP; otherwise, passes along the return value
  3310. * from _deassert_hardreset().
  3311. */
  3312. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3313. {
  3314. int ret;
  3315. unsigned long flags;
  3316. if (!oh)
  3317. return -EINVAL;
  3318. spin_lock_irqsave(&oh->_lock, flags);
  3319. ret = _deassert_hardreset(oh, name);
  3320. spin_unlock_irqrestore(&oh->_lock, flags);
  3321. return ret;
  3322. }
  3323. /**
  3324. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3325. * contained in the hwmod module
  3326. * @oh: struct omap_hwmod *
  3327. * @name: name of the reset line to look up and read
  3328. *
  3329. * Return the current state of the hwmod @oh's reset line named @name:
  3330. * returns -EINVAL upon parameter error or if this operation
  3331. * is unsupported on the current OMAP; otherwise, passes along the return
  3332. * value from _read_hardreset().
  3333. */
  3334. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3335. {
  3336. int ret;
  3337. unsigned long flags;
  3338. if (!oh)
  3339. return -EINVAL;
  3340. spin_lock_irqsave(&oh->_lock, flags);
  3341. ret = _read_hardreset(oh, name);
  3342. spin_unlock_irqrestore(&oh->_lock, flags);
  3343. return ret;
  3344. }
  3345. /**
  3346. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3347. * @classname: struct omap_hwmod_class name to search for
  3348. * @fn: callback function pointer to call for each hwmod in class @classname
  3349. * @user: arbitrary context data to pass to the callback function
  3350. *
  3351. * For each omap_hwmod of class @classname, call @fn.
  3352. * If the callback function returns something other than
  3353. * zero, the iterator is terminated, and the callback function's return
  3354. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3355. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3356. */
  3357. int omap_hwmod_for_each_by_class(const char *classname,
  3358. int (*fn)(struct omap_hwmod *oh,
  3359. void *user),
  3360. void *user)
  3361. {
  3362. struct omap_hwmod *temp_oh;
  3363. int ret = 0;
  3364. if (!classname || !fn)
  3365. return -EINVAL;
  3366. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3367. __func__, classname);
  3368. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3369. if (!strcmp(temp_oh->class->name, classname)) {
  3370. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3371. __func__, temp_oh->name);
  3372. ret = (*fn)(temp_oh, user);
  3373. if (ret)
  3374. break;
  3375. }
  3376. }
  3377. if (ret)
  3378. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3379. __func__, ret);
  3380. return ret;
  3381. }
  3382. /**
  3383. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3384. * @oh: struct omap_hwmod *
  3385. * @state: state that _setup() should leave the hwmod in
  3386. *
  3387. * Sets the hwmod state that @oh will enter at the end of _setup()
  3388. * (called by omap_hwmod_setup_*()). See also the documentation
  3389. * for _setup_postsetup(), above. Returns 0 upon success or
  3390. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3391. * in the wrong state.
  3392. */
  3393. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3394. {
  3395. int ret;
  3396. unsigned long flags;
  3397. if (!oh)
  3398. return -EINVAL;
  3399. if (state != _HWMOD_STATE_DISABLED &&
  3400. state != _HWMOD_STATE_ENABLED &&
  3401. state != _HWMOD_STATE_IDLE)
  3402. return -EINVAL;
  3403. spin_lock_irqsave(&oh->_lock, flags);
  3404. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3405. ret = -EINVAL;
  3406. goto ohsps_unlock;
  3407. }
  3408. oh->_postsetup_state = state;
  3409. ret = 0;
  3410. ohsps_unlock:
  3411. spin_unlock_irqrestore(&oh->_lock, flags);
  3412. return ret;
  3413. }
  3414. /**
  3415. * omap_hwmod_get_context_loss_count - get lost context count
  3416. * @oh: struct omap_hwmod *
  3417. *
  3418. * Returns the context loss count of associated @oh
  3419. * upon success, or zero if no context loss data is available.
  3420. *
  3421. * On OMAP4, this queries the per-hwmod context loss register,
  3422. * assuming one exists. If not, or on OMAP2/3, this queries the
  3423. * enclosing powerdomain context loss count.
  3424. */
  3425. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3426. {
  3427. struct powerdomain *pwrdm;
  3428. int ret = 0;
  3429. if (soc_ops.get_context_lost)
  3430. return soc_ops.get_context_lost(oh);
  3431. pwrdm = omap_hwmod_get_pwrdm(oh);
  3432. if (pwrdm)
  3433. ret = pwrdm_get_context_loss_count(pwrdm);
  3434. return ret;
  3435. }
  3436. /**
  3437. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3438. * @oh: struct omap_hwmod *
  3439. *
  3440. * Prevent the hwmod @oh from being reset during the setup process.
  3441. * Intended for use by board-*.c files on boards with devices that
  3442. * cannot tolerate being reset. Must be called before the hwmod has
  3443. * been set up. Returns 0 upon success or negative error code upon
  3444. * failure.
  3445. */
  3446. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3447. {
  3448. if (!oh)
  3449. return -EINVAL;
  3450. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3451. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3452. oh->name);
  3453. return -EINVAL;
  3454. }
  3455. oh->flags |= HWMOD_INIT_NO_RESET;
  3456. return 0;
  3457. }
  3458. /**
  3459. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3460. * @oh: struct omap_hwmod * containing hwmod mux entries
  3461. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3462. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3463. *
  3464. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3465. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3466. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3467. * this function is not called for a given pad_idx, then the ISR
  3468. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3469. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3470. * the _dynamic or wakeup_ entry: if there are other entries not
  3471. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3472. * entries are NOT COUNTED in the dynamic pad index. This function
  3473. * must be called separately for each pad that requires its interrupt
  3474. * to be re-routed this way. Returns -EINVAL if there is an argument
  3475. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3476. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3477. *
  3478. * XXX This function interface is fragile. Rather than using array
  3479. * indexes, which are subject to unpredictable change, it should be
  3480. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3481. * pad records.
  3482. */
  3483. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3484. {
  3485. int nr_irqs;
  3486. might_sleep();
  3487. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3488. pad_idx >= oh->mux->nr_pads_dynamic)
  3489. return -EINVAL;
  3490. /* Check the number of available mpu_irqs */
  3491. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3492. ;
  3493. if (irq_idx >= nr_irqs)
  3494. return -EINVAL;
  3495. if (!oh->mux->irqs) {
  3496. /* XXX What frees this? */
  3497. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3498. GFP_KERNEL);
  3499. if (!oh->mux->irqs)
  3500. return -ENOMEM;
  3501. }
  3502. oh->mux->irqs[pad_idx] = irq_idx;
  3503. return 0;
  3504. }
  3505. /**
  3506. * omap_hwmod_init - initialize the hwmod code
  3507. *
  3508. * Sets up some function pointers needed by the hwmod code to operate on the
  3509. * currently-booted SoC. Intended to be called once during kernel init
  3510. * before any hwmods are registered. No return value.
  3511. */
  3512. void __init omap_hwmod_init(void)
  3513. {
  3514. if (cpu_is_omap24xx()) {
  3515. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3516. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3517. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3518. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3519. } else if (cpu_is_omap34xx()) {
  3520. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3521. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3522. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3523. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3524. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3525. soc_ops.enable_module = _omap4_enable_module;
  3526. soc_ops.disable_module = _omap4_disable_module;
  3527. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3528. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3529. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3530. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3531. soc_ops.init_clkdm = _init_clkdm;
  3532. soc_ops.update_context_lost = _omap4_update_context_lost;
  3533. soc_ops.get_context_lost = _omap4_get_context_lost;
  3534. } else if (soc_is_am33xx()) {
  3535. soc_ops.enable_module = _am33xx_enable_module;
  3536. soc_ops.disable_module = _am33xx_disable_module;
  3537. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3538. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3539. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3540. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3541. soc_ops.init_clkdm = _init_clkdm;
  3542. } else {
  3543. WARN(1, "omap_hwmod: unknown SoC type\n");
  3544. }
  3545. inited = true;
  3546. }
  3547. /**
  3548. * omap_hwmod_get_main_clk - get pointer to main clock name
  3549. * @oh: struct omap_hwmod *
  3550. *
  3551. * Returns the main clock name assocated with @oh upon success,
  3552. * or NULL if @oh is NULL.
  3553. */
  3554. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3555. {
  3556. if (!oh)
  3557. return NULL;
  3558. return oh->main_clk;
  3559. }