smsc95xx.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include "smsc95xx.h"
  31. #define SMSC_CHIPNAME "smsc95xx"
  32. #define SMSC_DRIVER_VERSION "1.0.4"
  33. #define HS_USB_PKT_SIZE (512)
  34. #define FS_USB_PKT_SIZE (64)
  35. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  36. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  37. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  38. #define MAX_SINGLE_PACKET_SIZE (2048)
  39. #define LAN95XX_EEPROM_MAGIC (0x9500)
  40. #define EEPROM_MAC_OFFSET (0x01)
  41. #define DEFAULT_TX_CSUM_ENABLE (true)
  42. #define DEFAULT_RX_CSUM_ENABLE (true)
  43. #define SMSC95XX_INTERNAL_PHY_ID (1)
  44. #define SMSC95XX_TX_OVERHEAD (8)
  45. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  46. #define FLOW_CTRL_TX (1)
  47. #define FLOW_CTRL_RX (2)
  48. struct smsc95xx_priv {
  49. u32 mac_cr;
  50. spinlock_t mac_cr_lock;
  51. bool use_tx_csum;
  52. bool use_rx_csum;
  53. };
  54. struct usb_context {
  55. struct usb_ctrlrequest req;
  56. struct completion notify;
  57. struct usbnet *dev;
  58. };
  59. int turbo_mode = true;
  60. module_param(turbo_mode, bool, 0644);
  61. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  62. static int smsc95xx_read_reg(struct usbnet *dev, u32 index, u32 *data)
  63. {
  64. u32 *buf = kmalloc(4, GFP_KERNEL);
  65. int ret;
  66. BUG_ON(!dev);
  67. if (!buf)
  68. return -ENOMEM;
  69. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  70. USB_VENDOR_REQUEST_READ_REGISTER,
  71. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  72. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  73. if (unlikely(ret < 0))
  74. devwarn(dev, "Failed to read register index 0x%08x", index);
  75. le32_to_cpus(buf);
  76. *data = *buf;
  77. kfree(buf);
  78. return ret;
  79. }
  80. static int smsc95xx_write_reg(struct usbnet *dev, u32 index, u32 data)
  81. {
  82. u32 *buf = kmalloc(4, GFP_KERNEL);
  83. int ret;
  84. BUG_ON(!dev);
  85. if (!buf)
  86. return -ENOMEM;
  87. *buf = data;
  88. cpu_to_le32s(buf);
  89. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  90. USB_VENDOR_REQUEST_WRITE_REGISTER,
  91. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  92. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  93. if (unlikely(ret < 0))
  94. devwarn(dev, "Failed to write register index 0x%08x", index);
  95. kfree(buf);
  96. return ret;
  97. }
  98. /* Loop until the read is completed with timeout
  99. * called with phy_mutex held */
  100. static int smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  101. {
  102. unsigned long start_time = jiffies;
  103. u32 val;
  104. do {
  105. smsc95xx_read_reg(dev, MII_ADDR, &val);
  106. if (!(val & MII_BUSY_))
  107. return 0;
  108. } while (!time_after(jiffies, start_time + HZ));
  109. return -EIO;
  110. }
  111. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  112. {
  113. struct usbnet *dev = netdev_priv(netdev);
  114. u32 val, addr;
  115. mutex_lock(&dev->phy_mutex);
  116. /* confirm MII not busy */
  117. if (smsc95xx_phy_wait_not_busy(dev)) {
  118. devwarn(dev, "MII is busy in smsc95xx_mdio_read");
  119. mutex_unlock(&dev->phy_mutex);
  120. return -EIO;
  121. }
  122. /* set the address, index & direction (read from PHY) */
  123. phy_id &= dev->mii.phy_id_mask;
  124. idx &= dev->mii.reg_num_mask;
  125. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  126. smsc95xx_write_reg(dev, MII_ADDR, addr);
  127. if (smsc95xx_phy_wait_not_busy(dev)) {
  128. devwarn(dev, "Timed out reading MII reg %02X", idx);
  129. mutex_unlock(&dev->phy_mutex);
  130. return -EIO;
  131. }
  132. smsc95xx_read_reg(dev, MII_DATA, &val);
  133. mutex_unlock(&dev->phy_mutex);
  134. return (u16)(val & 0xFFFF);
  135. }
  136. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  137. int regval)
  138. {
  139. struct usbnet *dev = netdev_priv(netdev);
  140. u32 val, addr;
  141. mutex_lock(&dev->phy_mutex);
  142. /* confirm MII not busy */
  143. if (smsc95xx_phy_wait_not_busy(dev)) {
  144. devwarn(dev, "MII is busy in smsc95xx_mdio_write");
  145. mutex_unlock(&dev->phy_mutex);
  146. return;
  147. }
  148. val = regval;
  149. smsc95xx_write_reg(dev, MII_DATA, val);
  150. /* set the address, index & direction (write to PHY) */
  151. phy_id &= dev->mii.phy_id_mask;
  152. idx &= dev->mii.reg_num_mask;
  153. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  154. smsc95xx_write_reg(dev, MII_ADDR, addr);
  155. if (smsc95xx_phy_wait_not_busy(dev))
  156. devwarn(dev, "Timed out writing MII reg %02X", idx);
  157. mutex_unlock(&dev->phy_mutex);
  158. }
  159. static int smsc95xx_wait_eeprom(struct usbnet *dev)
  160. {
  161. unsigned long start_time = jiffies;
  162. u32 val;
  163. do {
  164. smsc95xx_read_reg(dev, E2P_CMD, &val);
  165. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  166. break;
  167. udelay(40);
  168. } while (!time_after(jiffies, start_time + HZ));
  169. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  170. devwarn(dev, "EEPROM read operation timeout");
  171. return -EIO;
  172. }
  173. return 0;
  174. }
  175. static int smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  176. {
  177. unsigned long start_time = jiffies;
  178. u32 val;
  179. do {
  180. smsc95xx_read_reg(dev, E2P_CMD, &val);
  181. if (!(val & E2P_CMD_LOADED_)) {
  182. devwarn(dev, "No EEPROM present");
  183. return -EIO;
  184. }
  185. if (!(val & E2P_CMD_BUSY_))
  186. return 0;
  187. udelay(40);
  188. } while (!time_after(jiffies, start_time + HZ));
  189. devwarn(dev, "EEPROM is busy");
  190. return -EIO;
  191. }
  192. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  193. u8 *data)
  194. {
  195. u32 val;
  196. int i, ret;
  197. BUG_ON(!dev);
  198. BUG_ON(!data);
  199. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  200. if (ret)
  201. return ret;
  202. for (i = 0; i < length; i++) {
  203. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  204. smsc95xx_write_reg(dev, E2P_CMD, val);
  205. ret = smsc95xx_wait_eeprom(dev);
  206. if (ret < 0)
  207. return ret;
  208. smsc95xx_read_reg(dev, E2P_DATA, &val);
  209. data[i] = val & 0xFF;
  210. offset++;
  211. }
  212. return 0;
  213. }
  214. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  215. u8 *data)
  216. {
  217. u32 val;
  218. int i, ret;
  219. BUG_ON(!dev);
  220. BUG_ON(!data);
  221. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  222. if (ret)
  223. return ret;
  224. /* Issue write/erase enable command */
  225. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  226. smsc95xx_write_reg(dev, E2P_CMD, val);
  227. ret = smsc95xx_wait_eeprom(dev);
  228. if (ret < 0)
  229. return ret;
  230. for (i = 0; i < length; i++) {
  231. /* Fill data register */
  232. val = data[i];
  233. smsc95xx_write_reg(dev, E2P_DATA, val);
  234. /* Send "write" command */
  235. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  236. smsc95xx_write_reg(dev, E2P_CMD, val);
  237. ret = smsc95xx_wait_eeprom(dev);
  238. if (ret < 0)
  239. return ret;
  240. offset++;
  241. }
  242. return 0;
  243. }
  244. static void smsc95xx_async_cmd_callback(struct urb *urb, struct pt_regs *regs)
  245. {
  246. struct usb_context *usb_context = urb->context;
  247. struct usbnet *dev = usb_context->dev;
  248. if (urb->status < 0)
  249. devwarn(dev, "async callback failed with %d", urb->status);
  250. complete(&usb_context->notify);
  251. kfree(usb_context);
  252. usb_free_urb(urb);
  253. }
  254. static int smsc95xx_write_reg_async(struct usbnet *dev, u16 index, u32 *data)
  255. {
  256. struct usb_context *usb_context;
  257. int status;
  258. struct urb *urb;
  259. const u16 size = 4;
  260. urb = usb_alloc_urb(0, GFP_ATOMIC);
  261. if (!urb) {
  262. devwarn(dev, "Error allocating URB");
  263. return -ENOMEM;
  264. }
  265. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  266. if (usb_context == NULL) {
  267. devwarn(dev, "Error allocating control msg");
  268. usb_free_urb(urb);
  269. return -ENOMEM;
  270. }
  271. usb_context->req.bRequestType =
  272. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  273. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  274. usb_context->req.wValue = 00;
  275. usb_context->req.wIndex = cpu_to_le16(index);
  276. usb_context->req.wLength = cpu_to_le16(size);
  277. init_completion(&usb_context->notify);
  278. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  279. (void *)&usb_context->req, data, size,
  280. (usb_complete_t)smsc95xx_async_cmd_callback,
  281. (void *)usb_context);
  282. status = usb_submit_urb(urb, GFP_ATOMIC);
  283. if (status < 0) {
  284. devwarn(dev, "Error submitting control msg, sts=%d", status);
  285. kfree(usb_context);
  286. usb_free_urb(urb);
  287. }
  288. return status;
  289. }
  290. /* returns hash bit number for given MAC address
  291. * example:
  292. * 01 00 5E 00 00 01 -> returns bit number 31 */
  293. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  294. {
  295. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  296. }
  297. static void smsc95xx_set_multicast(struct net_device *netdev)
  298. {
  299. struct usbnet *dev = netdev_priv(netdev);
  300. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  301. u32 hash_hi = 0;
  302. u32 hash_lo = 0;
  303. unsigned long flags;
  304. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  305. if (dev->net->flags & IFF_PROMISC) {
  306. if (netif_msg_drv(dev))
  307. devdbg(dev, "promiscuous mode enabled");
  308. pdata->mac_cr |= MAC_CR_PRMS_;
  309. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  310. } else if (dev->net->flags & IFF_ALLMULTI) {
  311. if (netif_msg_drv(dev))
  312. devdbg(dev, "receive all multicast enabled");
  313. pdata->mac_cr |= MAC_CR_MCPAS_;
  314. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  315. } else if (dev->net->mc_count > 0) {
  316. struct dev_mc_list *mc_list = dev->net->mc_list;
  317. int count = 0;
  318. pdata->mac_cr |= MAC_CR_HPFILT_;
  319. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  320. while (mc_list) {
  321. count++;
  322. if (mc_list->dmi_addrlen == ETH_ALEN) {
  323. u32 bitnum = smsc95xx_hash(mc_list->dmi_addr);
  324. u32 mask = 0x01 << (bitnum & 0x1F);
  325. if (bitnum & 0x20)
  326. hash_hi |= mask;
  327. else
  328. hash_lo |= mask;
  329. } else {
  330. devwarn(dev, "dmi_addrlen != 6");
  331. }
  332. mc_list = mc_list->next;
  333. }
  334. if (count != ((u32)dev->net->mc_count))
  335. devwarn(dev, "mc_count != dev->mc_count");
  336. if (netif_msg_drv(dev))
  337. devdbg(dev, "HASHH=0x%08X, HASHL=0x%08X", hash_hi,
  338. hash_lo);
  339. } else {
  340. if (netif_msg_drv(dev))
  341. devdbg(dev, "receive own packets only");
  342. pdata->mac_cr &=
  343. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  344. }
  345. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  346. /* Initiate async writes, as we can't wait for completion here */
  347. smsc95xx_write_reg_async(dev, HASHH, &hash_hi);
  348. smsc95xx_write_reg_async(dev, HASHL, &hash_lo);
  349. smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  350. }
  351. static u8 smsc95xx_resolve_flowctrl_fulldplx(u16 lcladv, u16 rmtadv)
  352. {
  353. u8 cap = 0;
  354. if (lcladv & ADVERTISE_PAUSE_CAP) {
  355. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  356. if (rmtadv & LPA_PAUSE_CAP)
  357. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  358. else if (rmtadv & LPA_PAUSE_ASYM)
  359. cap = FLOW_CTRL_RX;
  360. } else {
  361. if (rmtadv & LPA_PAUSE_CAP)
  362. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  363. }
  364. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  365. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  366. cap = FLOW_CTRL_TX;
  367. }
  368. return cap;
  369. }
  370. static void smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  371. u16 lcladv, u16 rmtadv)
  372. {
  373. u32 flow, afc_cfg = 0;
  374. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  375. if (ret < 0) {
  376. devwarn(dev, "error reading AFC_CFG");
  377. return;
  378. }
  379. if (duplex == DUPLEX_FULL) {
  380. u8 cap = smsc95xx_resolve_flowctrl_fulldplx(lcladv, rmtadv);
  381. if (cap & FLOW_CTRL_RX)
  382. flow = 0xFFFF0002;
  383. else
  384. flow = 0;
  385. if (cap & FLOW_CTRL_TX)
  386. afc_cfg |= 0xF;
  387. else
  388. afc_cfg &= ~0xF;
  389. if (netif_msg_link(dev))
  390. devdbg(dev, "rx pause %s, tx pause %s",
  391. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  392. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  393. } else {
  394. if (netif_msg_link(dev))
  395. devdbg(dev, "half duplex");
  396. flow = 0;
  397. afc_cfg |= 0xF;
  398. }
  399. smsc95xx_write_reg(dev, FLOW, flow);
  400. smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  401. }
  402. static int smsc95xx_link_reset(struct usbnet *dev)
  403. {
  404. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  405. struct mii_if_info *mii = &dev->mii;
  406. struct ethtool_cmd ecmd;
  407. unsigned long flags;
  408. u16 lcladv, rmtadv;
  409. u32 intdata;
  410. /* clear interrupt status */
  411. smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  412. intdata = 0xFFFFFFFF;
  413. smsc95xx_write_reg(dev, INT_STS, intdata);
  414. mii_check_media(mii, 1, 1);
  415. mii_ethtool_gset(&dev->mii, &ecmd);
  416. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  417. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  418. if (netif_msg_link(dev))
  419. devdbg(dev, "speed: %d duplex: %d lcladv: %04x rmtadv: %04x",
  420. ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  421. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  422. if (ecmd.duplex != DUPLEX_FULL) {
  423. pdata->mac_cr &= ~MAC_CR_FDPX_;
  424. pdata->mac_cr |= MAC_CR_RCVOWN_;
  425. } else {
  426. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  427. pdata->mac_cr |= MAC_CR_FDPX_;
  428. }
  429. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  430. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  431. smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  432. return 0;
  433. }
  434. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  435. {
  436. u32 intdata;
  437. if (urb->actual_length != 4) {
  438. devwarn(dev, "unexpected urb length %d", urb->actual_length);
  439. return;
  440. }
  441. memcpy(&intdata, urb->transfer_buffer, 4);
  442. le32_to_cpus(&intdata);
  443. if (netif_msg_link(dev))
  444. devdbg(dev, "intdata: 0x%08X", intdata);
  445. if (intdata & INT_ENP_PHY_INT_)
  446. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  447. else
  448. devwarn(dev, "unexpected interrupt, intdata=0x%08X", intdata);
  449. }
  450. /* Enable or disable Tx & Rx checksum offload engines */
  451. static int smsc95xx_set_csums(struct usbnet *dev)
  452. {
  453. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  454. u32 read_buf;
  455. int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  456. if (ret < 0) {
  457. devwarn(dev, "Failed to read COE_CR: %d", ret);
  458. return ret;
  459. }
  460. if (pdata->use_tx_csum)
  461. read_buf |= Tx_COE_EN_;
  462. else
  463. read_buf &= ~Tx_COE_EN_;
  464. if (pdata->use_rx_csum)
  465. read_buf |= Rx_COE_EN_;
  466. else
  467. read_buf &= ~Rx_COE_EN_;
  468. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  469. if (ret < 0) {
  470. devwarn(dev, "Failed to write COE_CR: %d", ret);
  471. return ret;
  472. }
  473. if (netif_msg_hw(dev))
  474. devdbg(dev, "COE_CR = 0x%08x", read_buf);
  475. return 0;
  476. }
  477. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  478. {
  479. return MAX_EEPROM_SIZE;
  480. }
  481. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  482. struct ethtool_eeprom *ee, u8 *data)
  483. {
  484. struct usbnet *dev = netdev_priv(netdev);
  485. ee->magic = LAN95XX_EEPROM_MAGIC;
  486. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  487. }
  488. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  489. struct ethtool_eeprom *ee, u8 *data)
  490. {
  491. struct usbnet *dev = netdev_priv(netdev);
  492. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  493. devwarn(dev, "EEPROM: magic value mismatch, magic = 0x%x",
  494. ee->magic);
  495. return -EINVAL;
  496. }
  497. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  498. }
  499. static u32 smsc95xx_ethtool_get_rx_csum(struct net_device *netdev)
  500. {
  501. struct usbnet *dev = netdev_priv(netdev);
  502. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  503. return pdata->use_rx_csum;
  504. }
  505. static int smsc95xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  506. {
  507. struct usbnet *dev = netdev_priv(netdev);
  508. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  509. pdata->use_rx_csum = !!val;
  510. return smsc95xx_set_csums(dev);
  511. }
  512. static u32 smsc95xx_ethtool_get_tx_csum(struct net_device *netdev)
  513. {
  514. struct usbnet *dev = netdev_priv(netdev);
  515. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  516. return pdata->use_tx_csum;
  517. }
  518. static int smsc95xx_ethtool_set_tx_csum(struct net_device *netdev, u32 val)
  519. {
  520. struct usbnet *dev = netdev_priv(netdev);
  521. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  522. pdata->use_tx_csum = !!val;
  523. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  524. return smsc95xx_set_csums(dev);
  525. }
  526. static struct ethtool_ops smsc95xx_ethtool_ops = {
  527. .get_link = usbnet_get_link,
  528. .nway_reset = usbnet_nway_reset,
  529. .get_drvinfo = usbnet_get_drvinfo,
  530. .get_msglevel = usbnet_get_msglevel,
  531. .set_msglevel = usbnet_set_msglevel,
  532. .get_settings = usbnet_get_settings,
  533. .set_settings = usbnet_set_settings,
  534. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  535. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  536. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  537. .get_tx_csum = smsc95xx_ethtool_get_tx_csum,
  538. .set_tx_csum = smsc95xx_ethtool_set_tx_csum,
  539. .get_rx_csum = smsc95xx_ethtool_get_rx_csum,
  540. .set_rx_csum = smsc95xx_ethtool_set_rx_csum,
  541. };
  542. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  543. {
  544. struct usbnet *dev = netdev_priv(netdev);
  545. if (!netif_running(netdev))
  546. return -EINVAL;
  547. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  548. }
  549. static void smsc95xx_init_mac_address(struct usbnet *dev)
  550. {
  551. /* try reading mac address from EEPROM */
  552. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  553. dev->net->dev_addr) == 0) {
  554. if (is_valid_ether_addr(dev->net->dev_addr)) {
  555. /* eeprom values are valid so use them */
  556. if (netif_msg_ifup(dev))
  557. devdbg(dev, "MAC address read from EEPROM");
  558. return;
  559. }
  560. }
  561. /* no eeprom, or eeprom values are invalid. generate random MAC */
  562. random_ether_addr(dev->net->dev_addr);
  563. if (netif_msg_ifup(dev))
  564. devdbg(dev, "MAC address set to random_ether_addr");
  565. }
  566. static int smsc95xx_set_mac_address(struct usbnet *dev)
  567. {
  568. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  569. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  570. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  571. int ret;
  572. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  573. if (ret < 0) {
  574. devwarn(dev, "Failed to write ADDRL: %d", ret);
  575. return ret;
  576. }
  577. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  578. if (ret < 0) {
  579. devwarn(dev, "Failed to write ADDRH: %d", ret);
  580. return ret;
  581. }
  582. return 0;
  583. }
  584. /* starts the TX path */
  585. static void smsc95xx_start_tx_path(struct usbnet *dev)
  586. {
  587. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  588. unsigned long flags;
  589. u32 reg_val;
  590. /* Enable Tx at MAC */
  591. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  592. pdata->mac_cr |= MAC_CR_TXEN_;
  593. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  594. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  595. /* Enable Tx at SCSRs */
  596. reg_val = TX_CFG_ON_;
  597. smsc95xx_write_reg(dev, TX_CFG, reg_val);
  598. }
  599. /* Starts the Receive path */
  600. static void smsc95xx_start_rx_path(struct usbnet *dev)
  601. {
  602. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  603. unsigned long flags;
  604. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  605. pdata->mac_cr |= MAC_CR_RXEN_;
  606. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  607. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  608. }
  609. static int smsc95xx_phy_initialize(struct usbnet *dev)
  610. {
  611. /* Initialize MII structure */
  612. dev->mii.dev = dev->net;
  613. dev->mii.mdio_read = smsc95xx_mdio_read;
  614. dev->mii.mdio_write = smsc95xx_mdio_write;
  615. dev->mii.phy_id_mask = 0x1f;
  616. dev->mii.reg_num_mask = 0x1f;
  617. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  618. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  619. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  620. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  621. ADVERTISE_PAUSE_ASYM);
  622. /* read to clear */
  623. smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  624. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  625. PHY_INT_MASK_DEFAULT_);
  626. mii_nway_restart(&dev->mii);
  627. if (netif_msg_ifup(dev))
  628. devdbg(dev, "phy initialised succesfully");
  629. return 0;
  630. }
  631. static int smsc95xx_reset(struct usbnet *dev)
  632. {
  633. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  634. struct net_device *netdev = dev->net;
  635. u32 read_buf, write_buf, burst_cap;
  636. int ret = 0, timeout;
  637. if (netif_msg_ifup(dev))
  638. devdbg(dev, "entering smsc95xx_reset");
  639. write_buf = HW_CFG_LRST_;
  640. ret = smsc95xx_write_reg(dev, HW_CFG, write_buf);
  641. if (ret < 0) {
  642. devwarn(dev, "Failed to write HW_CFG_LRST_ bit in HW_CFG "
  643. "register, ret = %d", ret);
  644. return ret;
  645. }
  646. timeout = 0;
  647. do {
  648. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  649. if (ret < 0) {
  650. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  651. return ret;
  652. }
  653. msleep(10);
  654. timeout++;
  655. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  656. if (timeout >= 100) {
  657. devwarn(dev, "timeout waiting for completion of Lite Reset");
  658. return ret;
  659. }
  660. write_buf = PM_CTL_PHY_RST_;
  661. ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf);
  662. if (ret < 0) {
  663. devwarn(dev, "Failed to write PM_CTRL: %d", ret);
  664. return ret;
  665. }
  666. timeout = 0;
  667. do {
  668. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  669. if (ret < 0) {
  670. devwarn(dev, "Failed to read PM_CTRL: %d", ret);
  671. return ret;
  672. }
  673. msleep(10);
  674. timeout++;
  675. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  676. if (timeout >= 100) {
  677. devwarn(dev, "timeout waiting for PHY Reset");
  678. return ret;
  679. }
  680. smsc95xx_init_mac_address(dev);
  681. ret = smsc95xx_set_mac_address(dev);
  682. if (ret < 0)
  683. return ret;
  684. if (netif_msg_ifup(dev))
  685. devdbg(dev, "MAC Address: %pM", dev->net->dev_addr);
  686. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  687. if (ret < 0) {
  688. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  689. return ret;
  690. }
  691. if (netif_msg_ifup(dev))
  692. devdbg(dev, "Read Value from HW_CFG : 0x%08x", read_buf);
  693. read_buf |= HW_CFG_BIR_;
  694. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  695. if (ret < 0) {
  696. devwarn(dev, "Failed to write HW_CFG_BIR_ bit in HW_CFG "
  697. "register, ret = %d", ret);
  698. return ret;
  699. }
  700. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  701. if (ret < 0) {
  702. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  703. return ret;
  704. }
  705. if (netif_msg_ifup(dev))
  706. devdbg(dev, "Read Value from HW_CFG after writing "
  707. "HW_CFG_BIR_: 0x%08x", read_buf);
  708. if (!turbo_mode) {
  709. burst_cap = 0;
  710. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  711. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  712. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  713. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  714. } else {
  715. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  716. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  717. }
  718. if (netif_msg_ifup(dev))
  719. devdbg(dev, "rx_urb_size=%ld", (ulong)dev->rx_urb_size);
  720. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  721. if (ret < 0) {
  722. devwarn(dev, "Failed to write BURST_CAP: %d", ret);
  723. return ret;
  724. }
  725. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  726. if (ret < 0) {
  727. devwarn(dev, "Failed to read BURST_CAP: %d", ret);
  728. return ret;
  729. }
  730. if (netif_msg_ifup(dev))
  731. devdbg(dev, "Read Value from BURST_CAP after writing: 0x%08x",
  732. read_buf);
  733. read_buf = DEFAULT_BULK_IN_DELAY;
  734. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf);
  735. if (ret < 0) {
  736. devwarn(dev, "ret = %d", ret);
  737. return ret;
  738. }
  739. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  740. if (ret < 0) {
  741. devwarn(dev, "Failed to read BULK_IN_DLY: %d", ret);
  742. return ret;
  743. }
  744. if (netif_msg_ifup(dev))
  745. devdbg(dev, "Read Value from BULK_IN_DLY after writing: "
  746. "0x%08x", read_buf);
  747. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  748. if (ret < 0) {
  749. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  750. return ret;
  751. }
  752. if (netif_msg_ifup(dev))
  753. devdbg(dev, "Read Value from HW_CFG: 0x%08x", read_buf);
  754. if (turbo_mode)
  755. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  756. read_buf &= ~HW_CFG_RXDOFF_;
  757. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  758. read_buf |= NET_IP_ALIGN << 9;
  759. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  760. if (ret < 0) {
  761. devwarn(dev, "Failed to write HW_CFG register, ret=%d", ret);
  762. return ret;
  763. }
  764. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  765. if (ret < 0) {
  766. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  767. return ret;
  768. }
  769. if (netif_msg_ifup(dev))
  770. devdbg(dev, "Read Value from HW_CFG after writing: 0x%08x",
  771. read_buf);
  772. write_buf = 0xFFFFFFFF;
  773. ret = smsc95xx_write_reg(dev, INT_STS, write_buf);
  774. if (ret < 0) {
  775. devwarn(dev, "Failed to write INT_STS register, ret=%d", ret);
  776. return ret;
  777. }
  778. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  779. if (ret < 0) {
  780. devwarn(dev, "Failed to read ID_REV: %d", ret);
  781. return ret;
  782. }
  783. if (netif_msg_ifup(dev))
  784. devdbg(dev, "ID_REV = 0x%08x", read_buf);
  785. /* Init Tx */
  786. write_buf = 0;
  787. ret = smsc95xx_write_reg(dev, FLOW, write_buf);
  788. if (ret < 0) {
  789. devwarn(dev, "Failed to write FLOW: %d", ret);
  790. return ret;
  791. }
  792. read_buf = AFC_CFG_DEFAULT;
  793. ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf);
  794. if (ret < 0) {
  795. devwarn(dev, "Failed to write AFC_CFG: %d", ret);
  796. return ret;
  797. }
  798. /* Don't need mac_cr_lock during initialisation */
  799. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  800. if (ret < 0) {
  801. devwarn(dev, "Failed to read MAC_CR: %d", ret);
  802. return ret;
  803. }
  804. /* Init Rx */
  805. /* Set Vlan */
  806. write_buf = (u32)ETH_P_8021Q;
  807. ret = smsc95xx_write_reg(dev, VLAN1, write_buf);
  808. if (ret < 0) {
  809. devwarn(dev, "Failed to write VAN1: %d", ret);
  810. return ret;
  811. }
  812. /* Enable or disable checksum offload engines */
  813. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  814. ret = smsc95xx_set_csums(dev);
  815. if (ret < 0) {
  816. devwarn(dev, "Failed to set csum offload: %d", ret);
  817. return ret;
  818. }
  819. smsc95xx_set_multicast(dev->net);
  820. if (smsc95xx_phy_initialize(dev) < 0)
  821. return -EIO;
  822. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  823. if (ret < 0) {
  824. devwarn(dev, "Failed to read INT_EP_CTL: %d", ret);
  825. return ret;
  826. }
  827. /* enable PHY interrupts */
  828. read_buf |= INT_EP_CTL_PHY_INT_;
  829. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  830. if (ret < 0) {
  831. devwarn(dev, "Failed to write INT_EP_CTL: %d", ret);
  832. return ret;
  833. }
  834. smsc95xx_start_tx_path(dev);
  835. smsc95xx_start_rx_path(dev);
  836. if (netif_msg_ifup(dev))
  837. devdbg(dev, "smsc95xx_reset, return 0");
  838. return 0;
  839. }
  840. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  841. {
  842. struct smsc95xx_priv *pdata = NULL;
  843. int ret;
  844. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  845. ret = usbnet_get_endpoints(dev, intf);
  846. if (ret < 0) {
  847. devwarn(dev, "usbnet_get_endpoints failed: %d", ret);
  848. return ret;
  849. }
  850. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  851. GFP_KERNEL);
  852. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  853. if (!pdata) {
  854. devwarn(dev, "Unable to allocate struct smsc95xx_priv");
  855. return -ENOMEM;
  856. }
  857. spin_lock_init(&pdata->mac_cr_lock);
  858. pdata->use_tx_csum = DEFAULT_TX_CSUM_ENABLE;
  859. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  860. /* Init all registers */
  861. ret = smsc95xx_reset(dev);
  862. dev->net->do_ioctl = smsc95xx_ioctl;
  863. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  864. dev->net->set_multicast_list = smsc95xx_set_multicast;
  865. dev->net->flags |= IFF_MULTICAST;
  866. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD;
  867. return 0;
  868. }
  869. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  870. {
  871. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  872. if (pdata) {
  873. if (netif_msg_ifdown(dev))
  874. devdbg(dev, "free pdata");
  875. kfree(pdata);
  876. pdata = NULL;
  877. dev->data[0] = 0;
  878. }
  879. }
  880. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  881. {
  882. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  883. skb->ip_summed = CHECKSUM_COMPLETE;
  884. skb_trim(skb, skb->len - 2);
  885. }
  886. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  887. {
  888. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  889. while (skb->len > 0) {
  890. u32 header, align_count;
  891. struct sk_buff *ax_skb;
  892. unsigned char *packet;
  893. u16 size;
  894. memcpy(&header, skb->data, sizeof(header));
  895. le32_to_cpus(&header);
  896. skb_pull(skb, 4 + NET_IP_ALIGN);
  897. packet = skb->data;
  898. /* get the packet length */
  899. size = (u16)((header & RX_STS_FL_) >> 16);
  900. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  901. if (unlikely(header & RX_STS_ES_)) {
  902. if (netif_msg_rx_err(dev))
  903. devdbg(dev, "Error header=0x%08x", header);
  904. dev->stats.rx_errors++;
  905. dev->stats.rx_dropped++;
  906. if (header & RX_STS_CRC_) {
  907. dev->stats.rx_crc_errors++;
  908. } else {
  909. if (header & (RX_STS_TL_ | RX_STS_RF_))
  910. dev->stats.rx_frame_errors++;
  911. if ((header & RX_STS_LE_) &&
  912. (!(header & RX_STS_FT_)))
  913. dev->stats.rx_length_errors++;
  914. }
  915. } else {
  916. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  917. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  918. if (netif_msg_rx_err(dev))
  919. devdbg(dev, "size err header=0x%08x",
  920. header);
  921. return 0;
  922. }
  923. /* last frame in this batch */
  924. if (skb->len == size) {
  925. if (pdata->use_rx_csum)
  926. smsc95xx_rx_csum_offload(skb);
  927. skb->truesize = size + sizeof(struct sk_buff);
  928. return 1;
  929. }
  930. ax_skb = skb_clone(skb, GFP_ATOMIC);
  931. if (unlikely(!ax_skb)) {
  932. devwarn(dev, "Error allocating skb");
  933. return 0;
  934. }
  935. ax_skb->len = size;
  936. ax_skb->data = packet;
  937. skb_set_tail_pointer(ax_skb, size);
  938. if (pdata->use_rx_csum)
  939. smsc95xx_rx_csum_offload(ax_skb);
  940. ax_skb->truesize = size + sizeof(struct sk_buff);
  941. usbnet_skb_return(dev, ax_skb);
  942. }
  943. skb_pull(skb, size);
  944. /* padding bytes before the next frame starts */
  945. if (skb->len)
  946. skb_pull(skb, align_count);
  947. }
  948. if (unlikely(skb->len < 0)) {
  949. devwarn(dev, "invalid rx length<0 %d", skb->len);
  950. return 0;
  951. }
  952. return 1;
  953. }
  954. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  955. {
  956. int len = skb->data - skb->head;
  957. u16 high_16 = (u16)(skb->csum_offset + skb->csum_start - len);
  958. u16 low_16 = (u16)(skb->csum_start - len);
  959. return (high_16 << 16) | low_16;
  960. }
  961. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  962. struct sk_buff *skb, gfp_t flags)
  963. {
  964. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  965. bool csum = pdata->use_tx_csum && (skb->ip_summed == CHECKSUM_PARTIAL);
  966. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  967. u32 tx_cmd_a, tx_cmd_b;
  968. /* We do not advertise SG, so skbs should be already linearized */
  969. BUG_ON(skb_shinfo(skb)->nr_frags);
  970. if (skb_headroom(skb) < overhead) {
  971. struct sk_buff *skb2 = skb_copy_expand(skb,
  972. overhead, 0, flags);
  973. dev_kfree_skb_any(skb);
  974. skb = skb2;
  975. if (!skb)
  976. return NULL;
  977. }
  978. if (csum) {
  979. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  980. skb_push(skb, 4);
  981. memcpy(skb->data, &csum_preamble, 4);
  982. }
  983. skb_push(skb, 4);
  984. tx_cmd_b = (u32)(skb->len - 4);
  985. if (csum)
  986. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  987. cpu_to_le32s(&tx_cmd_b);
  988. memcpy(skb->data, &tx_cmd_b, 4);
  989. skb_push(skb, 4);
  990. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  991. TX_CMD_A_LAST_SEG_;
  992. cpu_to_le32s(&tx_cmd_a);
  993. memcpy(skb->data, &tx_cmd_a, 4);
  994. return skb;
  995. }
  996. static const struct driver_info smsc95xx_info = {
  997. .description = "smsc95xx USB 2.0 Ethernet",
  998. .bind = smsc95xx_bind,
  999. .unbind = smsc95xx_unbind,
  1000. .link_reset = smsc95xx_link_reset,
  1001. .reset = smsc95xx_reset,
  1002. .rx_fixup = smsc95xx_rx_fixup,
  1003. .tx_fixup = smsc95xx_tx_fixup,
  1004. .status = smsc95xx_status,
  1005. .flags = FLAG_ETHER,
  1006. };
  1007. static const struct usb_device_id products[] = {
  1008. {
  1009. /* SMSC9500 USB Ethernet Device */
  1010. USB_DEVICE(0x0424, 0x9500),
  1011. .driver_info = (unsigned long) &smsc95xx_info,
  1012. },
  1013. { }, /* END */
  1014. };
  1015. MODULE_DEVICE_TABLE(usb, products);
  1016. static struct usb_driver smsc95xx_driver = {
  1017. .name = "smsc95xx",
  1018. .id_table = products,
  1019. .probe = usbnet_probe,
  1020. .suspend = usbnet_suspend,
  1021. .resume = usbnet_resume,
  1022. .disconnect = usbnet_disconnect,
  1023. };
  1024. static int __init smsc95xx_init(void)
  1025. {
  1026. return usb_register(&smsc95xx_driver);
  1027. }
  1028. module_init(smsc95xx_init);
  1029. static void __exit smsc95xx_exit(void)
  1030. {
  1031. usb_deregister(&smsc95xx_driver);
  1032. }
  1033. module_exit(smsc95xx_exit);
  1034. MODULE_AUTHOR("Nancy Lin");
  1035. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  1036. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1037. MODULE_LICENSE("GPL");