clk-pll.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This file contains the utility functions to register the pll clocks.
  10. */
  11. #include <linux/errno.h>
  12. #include "clk.h"
  13. #include "clk-pll.h"
  14. /*
  15. * PLL35xx Clock Type
  16. */
  17. #define PLL35XX_MDIV_MASK (0x3FF)
  18. #define PLL35XX_PDIV_MASK (0x3F)
  19. #define PLL35XX_SDIV_MASK (0x7)
  20. #define PLL35XX_MDIV_SHIFT (16)
  21. #define PLL35XX_PDIV_SHIFT (8)
  22. #define PLL35XX_SDIV_SHIFT (0)
  23. struct samsung_clk_pll35xx {
  24. struct clk_hw hw;
  25. const void __iomem *con_reg;
  26. };
  27. #define to_clk_pll35xx(_hw) container_of(_hw, struct samsung_clk_pll35xx, hw)
  28. static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
  29. unsigned long parent_rate)
  30. {
  31. struct samsung_clk_pll35xx *pll = to_clk_pll35xx(hw);
  32. u32 mdiv, pdiv, sdiv, pll_con;
  33. u64 fvco = parent_rate;
  34. pll_con = __raw_readl(pll->con_reg);
  35. mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  36. pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  37. sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
  38. fvco *= mdiv;
  39. do_div(fvco, (pdiv << sdiv));
  40. return (unsigned long)fvco;
  41. }
  42. static const struct clk_ops samsung_pll35xx_clk_ops = {
  43. .recalc_rate = samsung_pll35xx_recalc_rate,
  44. };
  45. struct clk * __init samsung_clk_register_pll35xx(const char *name,
  46. const char *pname, const void __iomem *con_reg)
  47. {
  48. struct samsung_clk_pll35xx *pll;
  49. struct clk *clk;
  50. struct clk_init_data init;
  51. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  52. if (!pll) {
  53. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  54. return NULL;
  55. }
  56. init.name = name;
  57. init.ops = &samsung_pll35xx_clk_ops;
  58. init.flags = CLK_GET_RATE_NOCACHE;
  59. init.parent_names = &pname;
  60. init.num_parents = 1;
  61. pll->hw.init = &init;
  62. pll->con_reg = con_reg;
  63. clk = clk_register(NULL, &pll->hw);
  64. if (IS_ERR(clk)) {
  65. pr_err("%s: failed to register pll clock %s\n", __func__,
  66. name);
  67. kfree(pll);
  68. }
  69. if (clk_register_clkdev(clk, name, NULL))
  70. pr_err("%s: failed to register lookup for %s", __func__, name);
  71. return clk;
  72. }
  73. /*
  74. * PLL36xx Clock Type
  75. */
  76. #define PLL36XX_KDIV_MASK (0xFFFF)
  77. #define PLL36XX_MDIV_MASK (0x1FF)
  78. #define PLL36XX_PDIV_MASK (0x3F)
  79. #define PLL36XX_SDIV_MASK (0x7)
  80. #define PLL36XX_MDIV_SHIFT (16)
  81. #define PLL36XX_PDIV_SHIFT (8)
  82. #define PLL36XX_SDIV_SHIFT (0)
  83. struct samsung_clk_pll36xx {
  84. struct clk_hw hw;
  85. const void __iomem *con_reg;
  86. };
  87. #define to_clk_pll36xx(_hw) container_of(_hw, struct samsung_clk_pll36xx, hw)
  88. static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
  89. unsigned long parent_rate)
  90. {
  91. struct samsung_clk_pll36xx *pll = to_clk_pll36xx(hw);
  92. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  93. s16 kdiv;
  94. u64 fvco = parent_rate;
  95. pll_con0 = __raw_readl(pll->con_reg);
  96. pll_con1 = __raw_readl(pll->con_reg + 4);
  97. mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  98. pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  99. sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
  100. kdiv = (s16)(pll_con1 & PLL36XX_KDIV_MASK);
  101. fvco *= (mdiv << 16) + kdiv;
  102. do_div(fvco, (pdiv << sdiv));
  103. fvco >>= 16;
  104. return (unsigned long)fvco;
  105. }
  106. static const struct clk_ops samsung_pll36xx_clk_ops = {
  107. .recalc_rate = samsung_pll36xx_recalc_rate,
  108. };
  109. struct clk * __init samsung_clk_register_pll36xx(const char *name,
  110. const char *pname, const void __iomem *con_reg)
  111. {
  112. struct samsung_clk_pll36xx *pll;
  113. struct clk *clk;
  114. struct clk_init_data init;
  115. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  116. if (!pll) {
  117. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  118. return NULL;
  119. }
  120. init.name = name;
  121. init.ops = &samsung_pll36xx_clk_ops;
  122. init.flags = CLK_GET_RATE_NOCACHE;
  123. init.parent_names = &pname;
  124. init.num_parents = 1;
  125. pll->hw.init = &init;
  126. pll->con_reg = con_reg;
  127. clk = clk_register(NULL, &pll->hw);
  128. if (IS_ERR(clk)) {
  129. pr_err("%s: failed to register pll clock %s\n", __func__,
  130. name);
  131. kfree(pll);
  132. }
  133. if (clk_register_clkdev(clk, name, NULL))
  134. pr_err("%s: failed to register lookup for %s", __func__, name);
  135. return clk;
  136. }
  137. /*
  138. * PLL45xx Clock Type
  139. */
  140. #define PLL45XX_MDIV_MASK (0x3FF)
  141. #define PLL45XX_PDIV_MASK (0x3F)
  142. #define PLL45XX_SDIV_MASK (0x7)
  143. #define PLL45XX_MDIV_SHIFT (16)
  144. #define PLL45XX_PDIV_SHIFT (8)
  145. #define PLL45XX_SDIV_SHIFT (0)
  146. struct samsung_clk_pll45xx {
  147. struct clk_hw hw;
  148. enum pll45xx_type type;
  149. const void __iomem *con_reg;
  150. };
  151. #define to_clk_pll45xx(_hw) container_of(_hw, struct samsung_clk_pll45xx, hw)
  152. static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
  153. unsigned long parent_rate)
  154. {
  155. struct samsung_clk_pll45xx *pll = to_clk_pll45xx(hw);
  156. u32 mdiv, pdiv, sdiv, pll_con;
  157. u64 fvco = parent_rate;
  158. pll_con = __raw_readl(pll->con_reg);
  159. mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  160. pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  161. sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
  162. if (pll->type == pll_4508)
  163. sdiv = sdiv - 1;
  164. fvco *= mdiv;
  165. do_div(fvco, (pdiv << sdiv));
  166. return (unsigned long)fvco;
  167. }
  168. static const struct clk_ops samsung_pll45xx_clk_ops = {
  169. .recalc_rate = samsung_pll45xx_recalc_rate,
  170. };
  171. struct clk * __init samsung_clk_register_pll45xx(const char *name,
  172. const char *pname, const void __iomem *con_reg,
  173. enum pll45xx_type type)
  174. {
  175. struct samsung_clk_pll45xx *pll;
  176. struct clk *clk;
  177. struct clk_init_data init;
  178. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  179. if (!pll) {
  180. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  181. return NULL;
  182. }
  183. init.name = name;
  184. init.ops = &samsung_pll45xx_clk_ops;
  185. init.flags = CLK_GET_RATE_NOCACHE;
  186. init.parent_names = &pname;
  187. init.num_parents = 1;
  188. pll->hw.init = &init;
  189. pll->con_reg = con_reg;
  190. pll->type = type;
  191. clk = clk_register(NULL, &pll->hw);
  192. if (IS_ERR(clk)) {
  193. pr_err("%s: failed to register pll clock %s\n", __func__,
  194. name);
  195. kfree(pll);
  196. }
  197. if (clk_register_clkdev(clk, name, NULL))
  198. pr_err("%s: failed to register lookup for %s", __func__, name);
  199. return clk;
  200. }
  201. /*
  202. * PLL46xx Clock Type
  203. */
  204. #define PLL46XX_MDIV_MASK (0x1FF)
  205. #define PLL46XX_PDIV_MASK (0x3F)
  206. #define PLL46XX_SDIV_MASK (0x7)
  207. #define PLL46XX_MDIV_SHIFT (16)
  208. #define PLL46XX_PDIV_SHIFT (8)
  209. #define PLL46XX_SDIV_SHIFT (0)
  210. #define PLL46XX_KDIV_MASK (0xFFFF)
  211. #define PLL4650C_KDIV_MASK (0xFFF)
  212. #define PLL46XX_KDIV_SHIFT (0)
  213. struct samsung_clk_pll46xx {
  214. struct clk_hw hw;
  215. enum pll46xx_type type;
  216. const void __iomem *con_reg;
  217. };
  218. #define to_clk_pll46xx(_hw) container_of(_hw, struct samsung_clk_pll46xx, hw)
  219. static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
  220. unsigned long parent_rate)
  221. {
  222. struct samsung_clk_pll46xx *pll = to_clk_pll46xx(hw);
  223. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
  224. u64 fvco = parent_rate;
  225. pll_con0 = __raw_readl(pll->con_reg);
  226. pll_con1 = __raw_readl(pll->con_reg + 4);
  227. mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  228. pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  229. sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
  230. kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
  231. pll_con1 & PLL46XX_KDIV_MASK;
  232. shift = pll->type == pll_4600 ? 16 : 10;
  233. fvco *= (mdiv << shift) + kdiv;
  234. do_div(fvco, (pdiv << sdiv));
  235. fvco >>= shift;
  236. return (unsigned long)fvco;
  237. }
  238. static const struct clk_ops samsung_pll46xx_clk_ops = {
  239. .recalc_rate = samsung_pll46xx_recalc_rate,
  240. };
  241. struct clk * __init samsung_clk_register_pll46xx(const char *name,
  242. const char *pname, const void __iomem *con_reg,
  243. enum pll46xx_type type)
  244. {
  245. struct samsung_clk_pll46xx *pll;
  246. struct clk *clk;
  247. struct clk_init_data init;
  248. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  249. if (!pll) {
  250. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  251. return NULL;
  252. }
  253. init.name = name;
  254. init.ops = &samsung_pll46xx_clk_ops;
  255. init.flags = CLK_GET_RATE_NOCACHE;
  256. init.parent_names = &pname;
  257. init.num_parents = 1;
  258. pll->hw.init = &init;
  259. pll->con_reg = con_reg;
  260. pll->type = type;
  261. clk = clk_register(NULL, &pll->hw);
  262. if (IS_ERR(clk)) {
  263. pr_err("%s: failed to register pll clock %s\n", __func__,
  264. name);
  265. kfree(pll);
  266. }
  267. if (clk_register_clkdev(clk, name, NULL))
  268. pr_err("%s: failed to register lookup for %s", __func__, name);
  269. return clk;
  270. }
  271. /*
  272. * PLL2550x Clock Type
  273. */
  274. #define PLL2550X_R_MASK (0x1)
  275. #define PLL2550X_P_MASK (0x3F)
  276. #define PLL2550X_M_MASK (0x3FF)
  277. #define PLL2550X_S_MASK (0x7)
  278. #define PLL2550X_R_SHIFT (20)
  279. #define PLL2550X_P_SHIFT (14)
  280. #define PLL2550X_M_SHIFT (4)
  281. #define PLL2550X_S_SHIFT (0)
  282. struct samsung_clk_pll2550x {
  283. struct clk_hw hw;
  284. const void __iomem *reg_base;
  285. unsigned long offset;
  286. };
  287. #define to_clk_pll2550x(_hw) container_of(_hw, struct samsung_clk_pll2550x, hw)
  288. static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
  289. unsigned long parent_rate)
  290. {
  291. struct samsung_clk_pll2550x *pll = to_clk_pll2550x(hw);
  292. u32 r, p, m, s, pll_stat;
  293. u64 fvco = parent_rate;
  294. pll_stat = __raw_readl(pll->reg_base + pll->offset * 3);
  295. r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
  296. if (!r)
  297. return 0;
  298. p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
  299. m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
  300. s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
  301. fvco *= m;
  302. do_div(fvco, (p << s));
  303. return (unsigned long)fvco;
  304. }
  305. static const struct clk_ops samsung_pll2550x_clk_ops = {
  306. .recalc_rate = samsung_pll2550x_recalc_rate,
  307. };
  308. struct clk * __init samsung_clk_register_pll2550x(const char *name,
  309. const char *pname, const void __iomem *reg_base,
  310. const unsigned long offset)
  311. {
  312. struct samsung_clk_pll2550x *pll;
  313. struct clk *clk;
  314. struct clk_init_data init;
  315. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  316. if (!pll) {
  317. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  318. return NULL;
  319. }
  320. init.name = name;
  321. init.ops = &samsung_pll2550x_clk_ops;
  322. init.flags = CLK_GET_RATE_NOCACHE;
  323. init.parent_names = &pname;
  324. init.num_parents = 1;
  325. pll->hw.init = &init;
  326. pll->reg_base = reg_base;
  327. pll->offset = offset;
  328. clk = clk_register(NULL, &pll->hw);
  329. if (IS_ERR(clk)) {
  330. pr_err("%s: failed to register pll clock %s\n", __func__,
  331. name);
  332. kfree(pll);
  333. }
  334. if (clk_register_clkdev(clk, name, NULL))
  335. pr_err("%s: failed to register lookup for %s", __func__, name);
  336. return clk;
  337. }