i5100_edac.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * Intel 5100 Memory Controllers kernel module
  3. *
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * This module is based on the following document:
  8. *
  9. * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
  10. * http://download.intel.com/design/chipsets/datashts/318378.pdf
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/pci_ids.h>
  17. #include <linux/slab.h>
  18. #include <linux/edac.h>
  19. #include <linux/delay.h>
  20. #include <linux/mmzone.h>
  21. #include "edac_core.h"
  22. /* register addresses and bit field accessors... */
  23. /* device 16, func 1 */
  24. #define I5100_MS 0x44 /* Memory Status Register */
  25. #define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
  26. #define I5100_SPDDATA_RDO(a) ((a) >> 15 & 1)
  27. #define I5100_SPDDATA_SBE(a) ((a) >> 13 & 1)
  28. #define I5100_SPDDATA_BUSY(a) ((a) >> 12 & 1)
  29. #define I5100_SPDDATA_DATA(a) ((a) & ((1 << 8) - 1))
  30. #define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
  31. #define I5100_SPDCMD_DTI(a) (((a) & ((1 << 4) - 1)) << 28)
  32. #define I5100_SPDCMD_CKOVRD(a) (((a) & 1) << 27)
  33. #define I5100_SPDCMD_SA(a) (((a) & ((1 << 3) - 1)) << 24)
  34. #define I5100_SPDCMD_BA(a) (((a) & ((1 << 8) - 1)) << 16)
  35. #define I5100_SPDCMD_DATA(a) (((a) & ((1 << 8) - 1)) << 8)
  36. #define I5100_SPDCMD_CMD(a) ((a) & 1)
  37. #define I5100_TOLM 0x6c /* Top of Low Memory */
  38. #define I5100_TOLM_TOLM(a) ((a) >> 12 & ((1 << 4) - 1))
  39. #define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
  40. #define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
  41. #define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
  42. #define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
  43. #define I5100_MIR_LIMIT(a) ((a) >> 4 & ((1 << 12) - 1))
  44. #define I5100_MIR_WAY1(a) ((a) >> 1 & 1)
  45. #define I5100_MIR_WAY0(a) ((a) & 1)
  46. #define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
  47. #define I5100_FERR_NF_MEM_CHAN_INDX(a) ((a) >> 28 & 1)
  48. #define I5100_FERR_NF_MEM_SPD_MASK (1 << 18)
  49. #define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
  50. #define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
  51. #define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
  52. #define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
  53. #define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
  54. #define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
  55. #define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
  56. #define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
  57. #define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
  58. #define I5100_FERR_NF_MEM_M1ERR_MASK 1
  59. #define I5100_FERR_NF_MEM_ANY_MASK \
  60. (I5100_FERR_NF_MEM_M16ERR_MASK | \
  61. I5100_FERR_NF_MEM_M15ERR_MASK | \
  62. I5100_FERR_NF_MEM_M14ERR_MASK | \
  63. I5100_FERR_NF_MEM_M12ERR_MASK | \
  64. I5100_FERR_NF_MEM_M11ERR_MASK | \
  65. I5100_FERR_NF_MEM_M10ERR_MASK | \
  66. I5100_FERR_NF_MEM_M6ERR_MASK | \
  67. I5100_FERR_NF_MEM_M5ERR_MASK | \
  68. I5100_FERR_NF_MEM_M4ERR_MASK | \
  69. I5100_FERR_NF_MEM_M1ERR_MASK)
  70. #define I5100_FERR_NF_MEM_ANY(a) ((a) & I5100_FERR_NF_MEM_ANY_MASK)
  71. #define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
  72. #define I5100_NERR_NF_MEM_ANY(a) I5100_FERR_NF_MEM_ANY(a)
  73. /* device 21 and 22, func 0 */
  74. #define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
  75. #define I5100_DMIR 0x15c /* DIMM Interleave Range */
  76. #define I5100_DMIR_LIMIT(a) ((a) >> 16 & ((1 << 11) - 1))
  77. #define I5100_DMIR_RANK(a, i) ((a) >> (4 * i) & ((1 << 2) - 1))
  78. #define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
  79. #define I5100_MTR_PRESENT(a) ((a) >> 10 & 1)
  80. #define I5100_MTR_ETHROTTLE(a) ((a) >> 9 & 1)
  81. #define I5100_MTR_WIDTH(a) ((a) >> 8 & 1)
  82. #define I5100_MTR_NUMBANK(a) ((a) >> 6 & 1)
  83. #define I5100_MTR_NUMROW(a) ((a) >> 2 & ((1 << 2) - 1))
  84. #define I5100_MTR_NUMCOL(a) ((a) & ((1 << 2) - 1))
  85. #define I5100_VALIDLOG 0x18c /* Valid Log Markers */
  86. #define I5100_VALIDLOG_REDMEMVALID(a) ((a) >> 2 & 1)
  87. #define I5100_VALIDLOG_RECMEMVALID(a) ((a) >> 1 & 1)
  88. #define I5100_VALIDLOG_NRECMEMVALID(a) ((a) & 1)
  89. #define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
  90. #define I5100_NRECMEMA_MERR(a) ((a) >> 15 & ((1 << 5) - 1))
  91. #define I5100_NRECMEMA_BANK(a) ((a) >> 12 & ((1 << 3) - 1))
  92. #define I5100_NRECMEMA_RANK(a) ((a) >> 8 & ((1 << 3) - 1))
  93. #define I5100_NRECMEMA_DM_BUF_ID(a) ((a) & ((1 << 8) - 1))
  94. #define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
  95. #define I5100_NRECMEMB_CAS(a) ((a) >> 16 & ((1 << 13) - 1))
  96. #define I5100_NRECMEMB_RAS(a) ((a) & ((1 << 16) - 1))
  97. #define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
  98. #define I5100_REDMEMA_SYNDROME(a) (a)
  99. #define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
  100. #define I5100_REDMEMB_ECC_LOCATOR(a) ((a) & ((1 << 18) - 1))
  101. #define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
  102. #define I5100_RECMEMA_MERR(a) I5100_NRECMEMA_MERR(a)
  103. #define I5100_RECMEMA_BANK(a) I5100_NRECMEMA_BANK(a)
  104. #define I5100_RECMEMA_RANK(a) I5100_NRECMEMA_RANK(a)
  105. #define I5100_RECMEMA_DM_BUF_ID(a) I5100_NRECMEMA_DM_BUF_ID(a)
  106. #define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
  107. #define I5100_RECMEMB_CAS(a) I5100_NRECMEMB_CAS(a)
  108. #define I5100_RECMEMB_RAS(a) I5100_NRECMEMB_RAS(a)
  109. /* some generic limits */
  110. #define I5100_MAX_RANKS_PER_CTLR 6
  111. #define I5100_MAX_CTLRS 2
  112. #define I5100_MAX_RANKS_PER_DIMM 4
  113. #define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
  114. #define I5100_MAX_DIMM_SLOTS_PER_CTLR 4
  115. #define I5100_MAX_RANK_INTERLEAVE 4
  116. #define I5100_MAX_DMIRS 5
  117. struct i5100_priv {
  118. /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
  119. int dimm_numrank[I5100_MAX_CTLRS][I5100_MAX_DIMM_SLOTS_PER_CTLR];
  120. /*
  121. * mainboard chip select map -- maps i5100 chip selects to
  122. * DIMM slot chip selects. In the case of only 4 ranks per
  123. * controller, the mapping is fairly obvious but not unique.
  124. * we map -1 -> NC and assume both controllers use the same
  125. * map...
  126. *
  127. */
  128. int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CTLR][I5100_MAX_RANKS_PER_DIMM];
  129. /* memory interleave range */
  130. struct {
  131. u64 limit;
  132. unsigned way[2];
  133. } mir[I5100_MAX_CTLRS];
  134. /* adjusted memory interleave range register */
  135. unsigned amir[I5100_MAX_CTLRS];
  136. /* dimm interleave range */
  137. struct {
  138. unsigned rank[I5100_MAX_RANK_INTERLEAVE];
  139. u64 limit;
  140. } dmir[I5100_MAX_CTLRS][I5100_MAX_DMIRS];
  141. /* memory technology registers... */
  142. struct {
  143. unsigned present; /* 0 or 1 */
  144. unsigned ethrottle; /* 0 or 1 */
  145. unsigned width; /* 4 or 8 bits */
  146. unsigned numbank; /* 2 or 3 lines */
  147. unsigned numrow; /* 13 .. 16 lines */
  148. unsigned numcol; /* 11 .. 12 lines */
  149. } mtr[I5100_MAX_CTLRS][I5100_MAX_RANKS_PER_CTLR];
  150. u64 tolm; /* top of low memory in bytes */
  151. unsigned ranksperctlr; /* number of ranks per controller */
  152. struct pci_dev *mc; /* device 16 func 1 */
  153. struct pci_dev *ch0mm; /* device 21 func 0 */
  154. struct pci_dev *ch1mm; /* device 22 func 0 */
  155. };
  156. /* map a rank/ctlr to a slot number on the mainboard */
  157. static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
  158. int ctlr, int rank)
  159. {
  160. const struct i5100_priv *priv = mci->pvt_info;
  161. int i;
  162. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CTLR; i++) {
  163. int j;
  164. const int numrank = priv->dimm_numrank[ctlr][i];
  165. for (j = 0; j < numrank; j++)
  166. if (priv->dimm_csmap[i][j] == rank)
  167. return i * 2 + ctlr;
  168. }
  169. return -1;
  170. }
  171. /*
  172. * The processor bus memory addresses are broken into three
  173. * pieces, whereas the controller addresses are contiguous.
  174. *
  175. * here we map from the controller address space to the
  176. * processor address space:
  177. *
  178. * Processor Address Space
  179. * +-----------------------------+
  180. * | |
  181. * | "high" memory addresses |
  182. * | |
  183. * +-----------------------------+ <- 4GB on the i5100
  184. * | |
  185. * | other non-memory addresses |
  186. * | |
  187. * +-----------------------------+ <- top of low memory
  188. * | |
  189. * | "low" memory addresses |
  190. * | |
  191. * +-----------------------------+
  192. */
  193. static unsigned long i5100_ctl_page_to_phys(struct mem_ctl_info *mci,
  194. unsigned long cntlr_addr)
  195. {
  196. const struct i5100_priv *priv = mci->pvt_info;
  197. if (cntlr_addr < priv->tolm)
  198. return cntlr_addr;
  199. return (1ULL << 32) + (cntlr_addr - priv->tolm);
  200. }
  201. static const char *i5100_err_msg(unsigned err)
  202. {
  203. const char *merrs[] = {
  204. "unknown", /* 0 */
  205. "uncorrectable data ECC on replay", /* 1 */
  206. "unknown", /* 2 */
  207. "unknown", /* 3 */
  208. "aliased uncorrectable demand data ECC", /* 4 */
  209. "aliased uncorrectable spare-copy data ECC", /* 5 */
  210. "aliased uncorrectable patrol data ECC", /* 6 */
  211. "unknown", /* 7 */
  212. "unknown", /* 8 */
  213. "unknown", /* 9 */
  214. "non-aliased uncorrectable demand data ECC", /* 10 */
  215. "non-aliased uncorrectable spare-copy data ECC", /* 11 */
  216. "non-aliased uncorrectable patrol data ECC", /* 12 */
  217. "unknown", /* 13 */
  218. "correctable demand data ECC", /* 14 */
  219. "correctable spare-copy data ECC", /* 15 */
  220. "correctable patrol data ECC", /* 16 */
  221. "unknown", /* 17 */
  222. "SPD protocol error", /* 18 */
  223. "unknown", /* 19 */
  224. "spare copy initiated", /* 20 */
  225. "spare copy completed", /* 21 */
  226. };
  227. unsigned i;
  228. for (i = 0; i < ARRAY_SIZE(merrs); i++)
  229. if (1 << i & err)
  230. return merrs[i];
  231. return "none";
  232. }
  233. /* convert csrow index into a rank (per controller -- 0..5) */
  234. static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
  235. {
  236. const struct i5100_priv *priv = mci->pvt_info;
  237. return csrow % priv->ranksperctlr;
  238. }
  239. /* convert csrow index into a controller (0..1) */
  240. static int i5100_csrow_to_cntlr(const struct mem_ctl_info *mci, int csrow)
  241. {
  242. const struct i5100_priv *priv = mci->pvt_info;
  243. return csrow / priv->ranksperctlr;
  244. }
  245. static unsigned i5100_rank_to_csrow(const struct mem_ctl_info *mci,
  246. int ctlr, int rank)
  247. {
  248. const struct i5100_priv *priv = mci->pvt_info;
  249. return ctlr * priv->ranksperctlr + rank;
  250. }
  251. static void i5100_handle_ce(struct mem_ctl_info *mci,
  252. int ctlr,
  253. unsigned bank,
  254. unsigned rank,
  255. unsigned long syndrome,
  256. unsigned cas,
  257. unsigned ras,
  258. const char *msg)
  259. {
  260. const int csrow = i5100_rank_to_csrow(mci, ctlr, rank);
  261. printk(KERN_ERR
  262. "CE ctlr %d, bank %u, rank %u, syndrome 0x%lx, "
  263. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  264. ctlr, bank, rank, syndrome, cas, ras,
  265. csrow, mci->csrows[csrow].channels[0].label, msg);
  266. mci->ce_count++;
  267. mci->csrows[csrow].ce_count++;
  268. mci->csrows[csrow].channels[0].ce_count++;
  269. }
  270. static void i5100_handle_ue(struct mem_ctl_info *mci,
  271. int ctlr,
  272. unsigned bank,
  273. unsigned rank,
  274. unsigned long syndrome,
  275. unsigned cas,
  276. unsigned ras,
  277. const char *msg)
  278. {
  279. const int csrow = i5100_rank_to_csrow(mci, ctlr, rank);
  280. printk(KERN_ERR
  281. "UE ctlr %d, bank %u, rank %u, syndrome 0x%lx, "
  282. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  283. ctlr, bank, rank, syndrome, cas, ras,
  284. csrow, mci->csrows[csrow].channels[0].label, msg);
  285. mci->ue_count++;
  286. mci->csrows[csrow].ue_count++;
  287. }
  288. static void i5100_read_log(struct mem_ctl_info *mci, int ctlr,
  289. u32 ferr, u32 nerr)
  290. {
  291. struct i5100_priv *priv = mci->pvt_info;
  292. struct pci_dev *pdev = (ctlr) ? priv->ch1mm : priv->ch0mm;
  293. u32 dw;
  294. u32 dw2;
  295. unsigned syndrome = 0;
  296. unsigned ecc_loc = 0;
  297. unsigned merr;
  298. unsigned bank;
  299. unsigned rank;
  300. unsigned cas;
  301. unsigned ras;
  302. pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
  303. if (I5100_VALIDLOG_REDMEMVALID(dw)) {
  304. pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
  305. syndrome = I5100_REDMEMA_SYNDROME(dw2);
  306. pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
  307. ecc_loc = I5100_REDMEMB_ECC_LOCATOR(dw2);
  308. }
  309. if (I5100_VALIDLOG_RECMEMVALID(dw)) {
  310. const char *msg;
  311. pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
  312. merr = I5100_RECMEMA_MERR(dw2);
  313. bank = I5100_RECMEMA_BANK(dw2);
  314. rank = I5100_RECMEMA_RANK(dw2);
  315. pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
  316. cas = I5100_RECMEMB_CAS(dw2);
  317. ras = I5100_RECMEMB_RAS(dw2);
  318. /* FIXME: not really sure if this is what merr is...
  319. */
  320. if (!merr)
  321. msg = i5100_err_msg(ferr);
  322. else
  323. msg = i5100_err_msg(nerr);
  324. i5100_handle_ce(mci, ctlr, bank, rank, syndrome, cas, ras, msg);
  325. }
  326. if (I5100_VALIDLOG_NRECMEMVALID(dw)) {
  327. const char *msg;
  328. pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
  329. merr = I5100_NRECMEMA_MERR(dw2);
  330. bank = I5100_NRECMEMA_BANK(dw2);
  331. rank = I5100_NRECMEMA_RANK(dw2);
  332. pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
  333. cas = I5100_NRECMEMB_CAS(dw2);
  334. ras = I5100_NRECMEMB_RAS(dw2);
  335. /* FIXME: not really sure if this is what merr is...
  336. */
  337. if (!merr)
  338. msg = i5100_err_msg(ferr);
  339. else
  340. msg = i5100_err_msg(nerr);
  341. i5100_handle_ue(mci, ctlr, bank, rank, syndrome, cas, ras, msg);
  342. }
  343. pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
  344. }
  345. static void i5100_check_error(struct mem_ctl_info *mci)
  346. {
  347. struct i5100_priv *priv = mci->pvt_info;
  348. u32 dw;
  349. pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
  350. if (I5100_FERR_NF_MEM_ANY(dw)) {
  351. u32 dw2;
  352. pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
  353. if (dw2)
  354. pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM,
  355. dw2);
  356. pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
  357. i5100_read_log(mci, I5100_FERR_NF_MEM_CHAN_INDX(dw),
  358. I5100_FERR_NF_MEM_ANY(dw),
  359. I5100_NERR_NF_MEM_ANY(dw2));
  360. }
  361. }
  362. static struct pci_dev *pci_get_device_func(unsigned vendor,
  363. unsigned device,
  364. unsigned func)
  365. {
  366. struct pci_dev *ret = NULL;
  367. while (1) {
  368. ret = pci_get_device(vendor, device, ret);
  369. if (!ret)
  370. break;
  371. if (PCI_FUNC(ret->devfn) == func)
  372. break;
  373. }
  374. return ret;
  375. }
  376. static unsigned long __devinit i5100_npages(struct mem_ctl_info *mci,
  377. int csrow)
  378. {
  379. struct i5100_priv *priv = mci->pvt_info;
  380. const unsigned ctlr_rank = i5100_csrow_to_rank(mci, csrow);
  381. const unsigned ctlr = i5100_csrow_to_cntlr(mci, csrow);
  382. unsigned addr_lines;
  383. /* dimm present? */
  384. if (!priv->mtr[ctlr][ctlr_rank].present)
  385. return 0ULL;
  386. addr_lines =
  387. I5100_DIMM_ADDR_LINES +
  388. priv->mtr[ctlr][ctlr_rank].numcol +
  389. priv->mtr[ctlr][ctlr_rank].numrow +
  390. priv->mtr[ctlr][ctlr_rank].numbank;
  391. return (unsigned long)
  392. ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
  393. }
  394. static void __devinit i5100_init_mtr(struct mem_ctl_info *mci)
  395. {
  396. struct i5100_priv *priv = mci->pvt_info;
  397. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  398. int i;
  399. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  400. int j;
  401. struct pci_dev *pdev = mms[i];
  402. for (j = 0; j < I5100_MAX_RANKS_PER_CTLR; j++) {
  403. const unsigned addr =
  404. (j < 4) ? I5100_MTR_0 + j * 2 :
  405. I5100_MTR_4 + (j - 4) * 2;
  406. u16 w;
  407. pci_read_config_word(pdev, addr, &w);
  408. priv->mtr[i][j].present = I5100_MTR_PRESENT(w);
  409. priv->mtr[i][j].ethrottle = I5100_MTR_ETHROTTLE(w);
  410. priv->mtr[i][j].width = 4 + 4 * I5100_MTR_WIDTH(w);
  411. priv->mtr[i][j].numbank = 2 + I5100_MTR_NUMBANK(w);
  412. priv->mtr[i][j].numrow = 13 + I5100_MTR_NUMROW(w);
  413. priv->mtr[i][j].numcol = 10 + I5100_MTR_NUMCOL(w);
  414. }
  415. }
  416. }
  417. /*
  418. * FIXME: make this into a real i2c adapter (so that dimm-decode
  419. * will work)?
  420. */
  421. static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
  422. u8 ch, u8 slot, u8 addr, u8 *byte)
  423. {
  424. struct i5100_priv *priv = mci->pvt_info;
  425. u16 w;
  426. u32 dw;
  427. unsigned long et;
  428. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  429. if (I5100_SPDDATA_BUSY(w))
  430. return -1;
  431. dw = I5100_SPDCMD_DTI(0xa) |
  432. I5100_SPDCMD_CKOVRD(1) |
  433. I5100_SPDCMD_SA(ch * 4 + slot) |
  434. I5100_SPDCMD_BA(addr) |
  435. I5100_SPDCMD_DATA(0) |
  436. I5100_SPDCMD_CMD(0);
  437. pci_write_config_dword(priv->mc, I5100_SPDCMD, dw);
  438. /* wait up to 100ms */
  439. et = jiffies + HZ / 10;
  440. udelay(100);
  441. while (1) {
  442. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  443. if (!I5100_SPDDATA_BUSY(w))
  444. break;
  445. udelay(100);
  446. }
  447. if (!I5100_SPDDATA_RDO(w) || I5100_SPDDATA_SBE(w))
  448. return -1;
  449. *byte = I5100_SPDDATA_DATA(w);
  450. return 0;
  451. }
  452. /*
  453. * fill dimm chip select map
  454. *
  455. * FIXME:
  456. * o only valid for 4 ranks per controller
  457. * o not the only way to may chip selects to dimm slots
  458. * o investigate if there is some way to obtain this map from the bios
  459. */
  460. static void __devinit i5100_init_dimm_csmap(struct mem_ctl_info *mci)
  461. {
  462. struct i5100_priv *priv = mci->pvt_info;
  463. int i;
  464. WARN_ON(priv->ranksperctlr != 4);
  465. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CTLR; i++) {
  466. int j;
  467. for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
  468. priv->dimm_csmap[i][j] = -1; /* default NC */
  469. }
  470. /* only 2 chip selects per slot... */
  471. priv->dimm_csmap[0][0] = 0;
  472. priv->dimm_csmap[0][1] = 3;
  473. priv->dimm_csmap[1][0] = 1;
  474. priv->dimm_csmap[1][1] = 2;
  475. priv->dimm_csmap[2][0] = 2;
  476. priv->dimm_csmap[3][0] = 3;
  477. }
  478. static void __devinit i5100_init_dimm_layout(struct pci_dev *pdev,
  479. struct mem_ctl_info *mci)
  480. {
  481. struct i5100_priv *priv = mci->pvt_info;
  482. int i;
  483. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  484. int j;
  485. for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CTLR; j++) {
  486. u8 rank;
  487. if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
  488. priv->dimm_numrank[i][j] = 0;
  489. else
  490. priv->dimm_numrank[i][j] = (rank & 3) + 1;
  491. }
  492. }
  493. i5100_init_dimm_csmap(mci);
  494. }
  495. static void __devinit i5100_init_interleaving(struct pci_dev *pdev,
  496. struct mem_ctl_info *mci)
  497. {
  498. u16 w;
  499. u32 dw;
  500. struct i5100_priv *priv = mci->pvt_info;
  501. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  502. int i;
  503. pci_read_config_word(pdev, I5100_TOLM, &w);
  504. priv->tolm = (u64) I5100_TOLM_TOLM(w) * 256 * 1024 * 1024;
  505. pci_read_config_word(pdev, I5100_MIR0, &w);
  506. priv->mir[0].limit = (u64) I5100_MIR_LIMIT(w) << 28;
  507. priv->mir[0].way[1] = I5100_MIR_WAY1(w);
  508. priv->mir[0].way[0] = I5100_MIR_WAY0(w);
  509. pci_read_config_word(pdev, I5100_MIR1, &w);
  510. priv->mir[1].limit = (u64) I5100_MIR_LIMIT(w) << 28;
  511. priv->mir[1].way[1] = I5100_MIR_WAY1(w);
  512. priv->mir[1].way[0] = I5100_MIR_WAY0(w);
  513. pci_read_config_word(pdev, I5100_AMIR_0, &w);
  514. priv->amir[0] = w;
  515. pci_read_config_word(pdev, I5100_AMIR_1, &w);
  516. priv->amir[1] = w;
  517. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  518. int j;
  519. for (j = 0; j < 5; j++) {
  520. int k;
  521. pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
  522. priv->dmir[i][j].limit =
  523. (u64) I5100_DMIR_LIMIT(dw) << 28;
  524. for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
  525. priv->dmir[i][j].rank[k] =
  526. I5100_DMIR_RANK(dw, k);
  527. }
  528. }
  529. i5100_init_mtr(mci);
  530. }
  531. static void __devinit i5100_init_csrows(struct mem_ctl_info *mci)
  532. {
  533. int i;
  534. unsigned long total_pages = 0UL;
  535. struct i5100_priv *priv = mci->pvt_info;
  536. for (i = 0; i < mci->nr_csrows; i++) {
  537. const unsigned long npages = i5100_npages(mci, i);
  538. const unsigned cntlr = i5100_csrow_to_cntlr(mci, i);
  539. const unsigned rank = i5100_csrow_to_rank(mci, i);
  540. if (!npages)
  541. continue;
  542. /*
  543. * FIXME: these two are totally bogus -- I don't see how to
  544. * map them correctly to this structure...
  545. */
  546. mci->csrows[i].first_page = total_pages;
  547. mci->csrows[i].last_page = total_pages + npages - 1;
  548. mci->csrows[i].page_mask = 0UL;
  549. mci->csrows[i].nr_pages = npages;
  550. mci->csrows[i].grain = 32;
  551. mci->csrows[i].csrow_idx = i;
  552. mci->csrows[i].dtype =
  553. (priv->mtr[cntlr][rank].width == 4) ? DEV_X4 : DEV_X8;
  554. mci->csrows[i].ue_count = 0;
  555. mci->csrows[i].ce_count = 0;
  556. mci->csrows[i].mtype = MEM_RDDR2;
  557. mci->csrows[i].edac_mode = EDAC_SECDED;
  558. mci->csrows[i].mci = mci;
  559. mci->csrows[i].nr_channels = 1;
  560. mci->csrows[i].channels[0].chan_idx = 0;
  561. mci->csrows[i].channels[0].ce_count = 0;
  562. mci->csrows[i].channels[0].csrow = mci->csrows + i;
  563. snprintf(mci->csrows[i].channels[0].label,
  564. sizeof(mci->csrows[i].channels[0].label),
  565. "DIMM%u", i5100_rank_to_slot(mci, cntlr, rank));
  566. total_pages += npages;
  567. }
  568. }
  569. static int __devinit i5100_init_one(struct pci_dev *pdev,
  570. const struct pci_device_id *id)
  571. {
  572. int rc;
  573. struct mem_ctl_info *mci;
  574. struct i5100_priv *priv;
  575. struct pci_dev *ch0mm, *ch1mm;
  576. int ret = 0;
  577. u32 dw;
  578. int ranksperch;
  579. if (PCI_FUNC(pdev->devfn) != 1)
  580. return -ENODEV;
  581. rc = pci_enable_device(pdev);
  582. if (rc < 0) {
  583. ret = rc;
  584. goto bail;
  585. }
  586. /* figure out how many ranks, from strapped state of 48GB_Mode input */
  587. pci_read_config_dword(pdev, I5100_MS, &dw);
  588. ranksperch = !!(dw & (1 << 8)) * 2 + 4;
  589. if (ranksperch != 4) {
  590. /* FIXME: get 6 ranks / controller to work - need hw... */
  591. printk(KERN_INFO "i5100_edac: unsupported configuration.\n");
  592. ret = -ENODEV;
  593. goto bail;
  594. }
  595. /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
  596. ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  597. PCI_DEVICE_ID_INTEL_5100_21, 0);
  598. if (!ch0mm)
  599. return -ENODEV;
  600. rc = pci_enable_device(ch0mm);
  601. if (rc < 0) {
  602. ret = rc;
  603. goto bail_ch0;
  604. }
  605. /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
  606. ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  607. PCI_DEVICE_ID_INTEL_5100_22, 0);
  608. if (!ch1mm) {
  609. ret = -ENODEV;
  610. goto bail_ch0;
  611. }
  612. rc = pci_enable_device(ch1mm);
  613. if (rc < 0) {
  614. ret = rc;
  615. goto bail_ch1;
  616. }
  617. mci = edac_mc_alloc(sizeof(*priv), ranksperch * 2, 1, 0);
  618. if (!mci) {
  619. ret = -ENOMEM;
  620. goto bail_ch1;
  621. }
  622. mci->dev = &pdev->dev;
  623. priv = mci->pvt_info;
  624. priv->ranksperctlr = ranksperch;
  625. priv->mc = pdev;
  626. priv->ch0mm = ch0mm;
  627. priv->ch1mm = ch1mm;
  628. i5100_init_dimm_layout(pdev, mci);
  629. i5100_init_interleaving(pdev, mci);
  630. mci->mtype_cap = MEM_FLAG_FB_DDR2;
  631. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  632. mci->edac_cap = EDAC_FLAG_SECDED;
  633. mci->mod_name = "i5100_edac.c";
  634. mci->mod_ver = "not versioned";
  635. mci->ctl_name = "i5100";
  636. mci->dev_name = pci_name(pdev);
  637. mci->ctl_page_to_phys = i5100_ctl_page_to_phys;
  638. mci->edac_check = i5100_check_error;
  639. i5100_init_csrows(mci);
  640. /* this strange construction seems to be in every driver, dunno why */
  641. switch (edac_op_state) {
  642. case EDAC_OPSTATE_POLL:
  643. case EDAC_OPSTATE_NMI:
  644. break;
  645. default:
  646. edac_op_state = EDAC_OPSTATE_POLL;
  647. break;
  648. }
  649. if (edac_mc_add_mc(mci)) {
  650. ret = -ENODEV;
  651. goto bail_mc;
  652. }
  653. goto bail;
  654. bail_mc:
  655. edac_mc_free(mci);
  656. bail_ch1:
  657. pci_dev_put(ch1mm);
  658. bail_ch0:
  659. pci_dev_put(ch0mm);
  660. bail:
  661. return ret;
  662. }
  663. static void __devexit i5100_remove_one(struct pci_dev *pdev)
  664. {
  665. struct mem_ctl_info *mci;
  666. struct i5100_priv *priv;
  667. mci = edac_mc_del_mc(&pdev->dev);
  668. if (!mci)
  669. return;
  670. priv = mci->pvt_info;
  671. pci_dev_put(priv->ch0mm);
  672. pci_dev_put(priv->ch1mm);
  673. edac_mc_free(mci);
  674. }
  675. static const struct pci_device_id i5100_pci_tbl[] __devinitdata = {
  676. /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
  677. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
  678. { 0, }
  679. };
  680. MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
  681. static struct pci_driver i5100_driver = {
  682. .name = KBUILD_BASENAME,
  683. .probe = i5100_init_one,
  684. .remove = __devexit_p(i5100_remove_one),
  685. .id_table = i5100_pci_tbl,
  686. };
  687. static int __init i5100_init(void)
  688. {
  689. int pci_rc;
  690. pci_rc = pci_register_driver(&i5100_driver);
  691. return (pci_rc < 0) ? pci_rc : 0;
  692. }
  693. static void __exit i5100_exit(void)
  694. {
  695. pci_unregister_driver(&i5100_driver);
  696. }
  697. module_init(i5100_init);
  698. module_exit(i5100_exit);
  699. MODULE_LICENSE("GPL");
  700. MODULE_AUTHOR
  701. ("Arthur Jones <ajones@riverbed.com>");
  702. MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");