pfc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * Pinmuxed GPIO support for SuperH.
  3. *
  4. * Copyright (C) 2008 Magnus Damm
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/errno.h>
  12. #include <linux/kernel.h>
  13. #include <linux/list.h>
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/bitops.h>
  20. #include <linux/gpio.h>
  21. #include <linux/slab.h>
  22. #include <linux/ioport.h>
  23. static void pfc_iounmap(struct pinmux_info *pip)
  24. {
  25. int k;
  26. for (k = 0; k < pip->num_resources; k++)
  27. if (pip->window[k].virt)
  28. iounmap(pip->window[k].virt);
  29. kfree(pip->window);
  30. pip->window = NULL;
  31. }
  32. static int pfc_ioremap(struct pinmux_info *pip)
  33. {
  34. struct resource *res;
  35. int k;
  36. if (!pip->num_resources)
  37. return 0;
  38. pip->window = kzalloc(pip->num_resources * sizeof(*pip->window),
  39. GFP_NOWAIT);
  40. if (!pip->window)
  41. goto err1;
  42. for (k = 0; k < pip->num_resources; k++) {
  43. res = pip->resource + k;
  44. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  45. pip->window[k].phys = res->start;
  46. pip->window[k].size = resource_size(res);
  47. pip->window[k].virt = ioremap_nocache(res->start,
  48. resource_size(res));
  49. if (!pip->window[k].virt)
  50. goto err2;
  51. }
  52. return 0;
  53. err2:
  54. pfc_iounmap(pip);
  55. err1:
  56. return -1;
  57. }
  58. static void __iomem *pfc_phys_to_virt(struct pinmux_info *pip,
  59. unsigned long address)
  60. {
  61. struct pfc_window *window;
  62. int k;
  63. /* scan through physical windows and convert address */
  64. for (k = 0; k < pip->num_resources; k++) {
  65. window = pip->window + k;
  66. if (address < window->phys)
  67. continue;
  68. if (address >= (window->phys + window->size))
  69. continue;
  70. return window->virt + (address - window->phys);
  71. }
  72. /* no windows defined, register must be 1:1 mapped virt:phys */
  73. return (void __iomem *)address;
  74. }
  75. static int enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
  76. {
  77. if (enum_id < r->begin)
  78. return 0;
  79. if (enum_id > r->end)
  80. return 0;
  81. return 1;
  82. }
  83. static unsigned long gpio_read_raw_reg(void __iomem *mapped_reg,
  84. unsigned long reg_width)
  85. {
  86. switch (reg_width) {
  87. case 8:
  88. return ioread8(mapped_reg);
  89. case 16:
  90. return ioread16(mapped_reg);
  91. case 32:
  92. return ioread32(mapped_reg);
  93. }
  94. BUG();
  95. return 0;
  96. }
  97. static void gpio_write_raw_reg(void __iomem *mapped_reg,
  98. unsigned long reg_width,
  99. unsigned long data)
  100. {
  101. switch (reg_width) {
  102. case 8:
  103. iowrite8(data, mapped_reg);
  104. return;
  105. case 16:
  106. iowrite16(data, mapped_reg);
  107. return;
  108. case 32:
  109. iowrite32(data, mapped_reg);
  110. return;
  111. }
  112. BUG();
  113. }
  114. static int gpio_read_bit(struct pinmux_data_reg *dr,
  115. unsigned long in_pos)
  116. {
  117. unsigned long pos;
  118. pos = dr->reg_width - (in_pos + 1);
  119. pr_debug("read_bit: addr = %lx, pos = %ld, "
  120. "r_width = %ld\n", dr->reg, pos, dr->reg_width);
  121. return (gpio_read_raw_reg(dr->mapped_reg, dr->reg_width) >> pos) & 1;
  122. }
  123. static void gpio_write_bit(struct pinmux_data_reg *dr,
  124. unsigned long in_pos, unsigned long value)
  125. {
  126. unsigned long pos;
  127. pos = dr->reg_width - (in_pos + 1);
  128. pr_debug("write_bit addr = %lx, value = %d, pos = %ld, "
  129. "r_width = %ld\n",
  130. dr->reg, !!value, pos, dr->reg_width);
  131. if (value)
  132. set_bit(pos, &dr->reg_shadow);
  133. else
  134. clear_bit(pos, &dr->reg_shadow);
  135. gpio_write_raw_reg(dr->mapped_reg, dr->reg_width, dr->reg_shadow);
  136. }
  137. static void config_reg_helper(struct pinmux_info *gpioc,
  138. struct pinmux_cfg_reg *crp,
  139. unsigned long in_pos,
  140. void __iomem **mapped_regp,
  141. unsigned long *maskp,
  142. unsigned long *posp)
  143. {
  144. int k;
  145. *mapped_regp = pfc_phys_to_virt(gpioc, crp->reg);
  146. if (crp->field_width) {
  147. *maskp = (1 << crp->field_width) - 1;
  148. *posp = crp->reg_width - ((in_pos + 1) * crp->field_width);
  149. } else {
  150. *maskp = (1 << crp->var_field_width[in_pos]) - 1;
  151. *posp = crp->reg_width;
  152. for (k = 0; k <= in_pos; k++)
  153. *posp -= crp->var_field_width[k];
  154. }
  155. }
  156. static int read_config_reg(struct pinmux_info *gpioc,
  157. struct pinmux_cfg_reg *crp,
  158. unsigned long field)
  159. {
  160. void __iomem *mapped_reg;
  161. unsigned long mask, pos;
  162. config_reg_helper(gpioc, crp, field, &mapped_reg, &mask, &pos);
  163. pr_debug("read_reg: addr = %lx, field = %ld, "
  164. "r_width = %ld, f_width = %ld\n",
  165. crp->reg, field, crp->reg_width, crp->field_width);
  166. return (gpio_read_raw_reg(mapped_reg, crp->reg_width) >> pos) & mask;
  167. }
  168. static void write_config_reg(struct pinmux_info *gpioc,
  169. struct pinmux_cfg_reg *crp,
  170. unsigned long field, unsigned long value)
  171. {
  172. void __iomem *mapped_reg;
  173. unsigned long mask, pos;
  174. config_reg_helper(gpioc, crp, field, &mapped_reg, &mask, &pos);
  175. pr_debug("write_reg addr = %lx, value = %ld, field = %ld, "
  176. "r_width = %ld, f_width = %ld\n",
  177. crp->reg, value, field, crp->reg_width, crp->field_width);
  178. mask = ~(mask << pos);
  179. value = value << pos;
  180. switch (crp->reg_width) {
  181. case 8:
  182. iowrite8((ioread8(mapped_reg) & mask) | value, mapped_reg);
  183. break;
  184. case 16:
  185. iowrite16((ioread16(mapped_reg) & mask) | value, mapped_reg);
  186. break;
  187. case 32:
  188. iowrite32((ioread32(mapped_reg) & mask) | value, mapped_reg);
  189. break;
  190. }
  191. }
  192. static int setup_data_reg(struct pinmux_info *gpioc, unsigned gpio)
  193. {
  194. struct pinmux_gpio *gpiop = &gpioc->gpios[gpio];
  195. struct pinmux_data_reg *data_reg;
  196. int k, n;
  197. if (!enum_in_range(gpiop->enum_id, &gpioc->data))
  198. return -1;
  199. k = 0;
  200. while (1) {
  201. data_reg = gpioc->data_regs + k;
  202. if (!data_reg->reg_width)
  203. break;
  204. data_reg->mapped_reg = pfc_phys_to_virt(gpioc, data_reg->reg);
  205. for (n = 0; n < data_reg->reg_width; n++) {
  206. if (data_reg->enum_ids[n] == gpiop->enum_id) {
  207. gpiop->flags &= ~PINMUX_FLAG_DREG;
  208. gpiop->flags |= (k << PINMUX_FLAG_DREG_SHIFT);
  209. gpiop->flags &= ~PINMUX_FLAG_DBIT;
  210. gpiop->flags |= (n << PINMUX_FLAG_DBIT_SHIFT);
  211. return 0;
  212. }
  213. }
  214. k++;
  215. }
  216. BUG();
  217. return -1;
  218. }
  219. static void setup_data_regs(struct pinmux_info *gpioc)
  220. {
  221. struct pinmux_data_reg *drp;
  222. int k;
  223. for (k = gpioc->first_gpio; k <= gpioc->last_gpio; k++)
  224. setup_data_reg(gpioc, k);
  225. k = 0;
  226. while (1) {
  227. drp = gpioc->data_regs + k;
  228. if (!drp->reg_width)
  229. break;
  230. drp->reg_shadow = gpio_read_raw_reg(drp->mapped_reg,
  231. drp->reg_width);
  232. k++;
  233. }
  234. }
  235. static int get_data_reg(struct pinmux_info *gpioc, unsigned gpio,
  236. struct pinmux_data_reg **drp, int *bitp)
  237. {
  238. struct pinmux_gpio *gpiop = &gpioc->gpios[gpio];
  239. int k, n;
  240. if (!enum_in_range(gpiop->enum_id, &gpioc->data))
  241. return -1;
  242. k = (gpiop->flags & PINMUX_FLAG_DREG) >> PINMUX_FLAG_DREG_SHIFT;
  243. n = (gpiop->flags & PINMUX_FLAG_DBIT) >> PINMUX_FLAG_DBIT_SHIFT;
  244. *drp = gpioc->data_regs + k;
  245. *bitp = n;
  246. return 0;
  247. }
  248. static int get_config_reg(struct pinmux_info *gpioc, pinmux_enum_t enum_id,
  249. struct pinmux_cfg_reg **crp,
  250. int *fieldp, int *valuep,
  251. unsigned long **cntp)
  252. {
  253. struct pinmux_cfg_reg *config_reg;
  254. unsigned long r_width, f_width, curr_width, ncomb;
  255. int k, m, n, pos, bit_pos;
  256. k = 0;
  257. while (1) {
  258. config_reg = gpioc->cfg_regs + k;
  259. r_width = config_reg->reg_width;
  260. f_width = config_reg->field_width;
  261. if (!r_width)
  262. break;
  263. pos = 0;
  264. m = 0;
  265. for (bit_pos = 0; bit_pos < r_width; bit_pos += curr_width) {
  266. if (f_width)
  267. curr_width = f_width;
  268. else
  269. curr_width = config_reg->var_field_width[m];
  270. ncomb = 1 << curr_width;
  271. for (n = 0; n < ncomb; n++) {
  272. if (config_reg->enum_ids[pos + n] == enum_id) {
  273. *crp = config_reg;
  274. *fieldp = m;
  275. *valuep = n;
  276. *cntp = &config_reg->cnt[m];
  277. return 0;
  278. }
  279. }
  280. pos += ncomb;
  281. m++;
  282. }
  283. k++;
  284. }
  285. return -1;
  286. }
  287. static int get_gpio_enum_id(struct pinmux_info *gpioc, unsigned gpio,
  288. int pos, pinmux_enum_t *enum_idp)
  289. {
  290. pinmux_enum_t enum_id = gpioc->gpios[gpio].enum_id;
  291. pinmux_enum_t *data = gpioc->gpio_data;
  292. int k;
  293. if (!enum_in_range(enum_id, &gpioc->data)) {
  294. if (!enum_in_range(enum_id, &gpioc->mark)) {
  295. pr_err("non data/mark enum_id for gpio %d\n", gpio);
  296. return -1;
  297. }
  298. }
  299. if (pos) {
  300. *enum_idp = data[pos + 1];
  301. return pos + 1;
  302. }
  303. for (k = 0; k < gpioc->gpio_data_size; k++) {
  304. if (data[k] == enum_id) {
  305. *enum_idp = data[k + 1];
  306. return k + 1;
  307. }
  308. }
  309. pr_err("cannot locate data/mark enum_id for gpio %d\n", gpio);
  310. return -1;
  311. }
  312. enum { GPIO_CFG_DRYRUN, GPIO_CFG_REQ, GPIO_CFG_FREE };
  313. static int pinmux_config_gpio(struct pinmux_info *gpioc, unsigned gpio,
  314. int pinmux_type, int cfg_mode)
  315. {
  316. struct pinmux_cfg_reg *cr = NULL;
  317. pinmux_enum_t enum_id;
  318. struct pinmux_range *range;
  319. int in_range, pos, field, value;
  320. unsigned long *cntp;
  321. switch (pinmux_type) {
  322. case PINMUX_TYPE_FUNCTION:
  323. range = NULL;
  324. break;
  325. case PINMUX_TYPE_OUTPUT:
  326. range = &gpioc->output;
  327. break;
  328. case PINMUX_TYPE_INPUT:
  329. range = &gpioc->input;
  330. break;
  331. case PINMUX_TYPE_INPUT_PULLUP:
  332. range = &gpioc->input_pu;
  333. break;
  334. case PINMUX_TYPE_INPUT_PULLDOWN:
  335. range = &gpioc->input_pd;
  336. break;
  337. default:
  338. goto out_err;
  339. }
  340. pos = 0;
  341. enum_id = 0;
  342. field = 0;
  343. value = 0;
  344. while (1) {
  345. pos = get_gpio_enum_id(gpioc, gpio, pos, &enum_id);
  346. if (pos <= 0)
  347. goto out_err;
  348. if (!enum_id)
  349. break;
  350. /* first check if this is a function enum */
  351. in_range = enum_in_range(enum_id, &gpioc->function);
  352. if (!in_range) {
  353. /* not a function enum */
  354. if (range) {
  355. /*
  356. * other range exists, so this pin is
  357. * a regular GPIO pin that now is being
  358. * bound to a specific direction.
  359. *
  360. * for this case we only allow function enums
  361. * and the enums that match the other range.
  362. */
  363. in_range = enum_in_range(enum_id, range);
  364. /*
  365. * special case pass through for fixed
  366. * input-only or output-only pins without
  367. * function enum register association.
  368. */
  369. if (in_range && enum_id == range->force)
  370. continue;
  371. } else {
  372. /*
  373. * no other range exists, so this pin
  374. * must then be of the function type.
  375. *
  376. * allow function type pins to select
  377. * any combination of function/in/out
  378. * in their MARK lists.
  379. */
  380. in_range = 1;
  381. }
  382. }
  383. if (!in_range)
  384. continue;
  385. if (get_config_reg(gpioc, enum_id, &cr,
  386. &field, &value, &cntp) != 0)
  387. goto out_err;
  388. switch (cfg_mode) {
  389. case GPIO_CFG_DRYRUN:
  390. if (!*cntp ||
  391. (read_config_reg(gpioc, cr, field) != value))
  392. continue;
  393. break;
  394. case GPIO_CFG_REQ:
  395. write_config_reg(gpioc, cr, field, value);
  396. *cntp = *cntp + 1;
  397. break;
  398. case GPIO_CFG_FREE:
  399. *cntp = *cntp - 1;
  400. break;
  401. }
  402. }
  403. return 0;
  404. out_err:
  405. return -1;
  406. }
  407. static DEFINE_SPINLOCK(gpio_lock);
  408. static struct pinmux_info *chip_to_pinmux(struct gpio_chip *chip)
  409. {
  410. return container_of(chip, struct pinmux_info, chip);
  411. }
  412. static int sh_gpio_request(struct gpio_chip *chip, unsigned offset)
  413. {
  414. struct pinmux_info *gpioc = chip_to_pinmux(chip);
  415. struct pinmux_data_reg *dummy;
  416. unsigned long flags;
  417. int i, ret, pinmux_type;
  418. ret = -EINVAL;
  419. if (!gpioc)
  420. goto err_out;
  421. spin_lock_irqsave(&gpio_lock, flags);
  422. if ((gpioc->gpios[offset].flags & PINMUX_FLAG_TYPE) != PINMUX_TYPE_NONE)
  423. goto err_unlock;
  424. /* setup pin function here if no data is associated with pin */
  425. if (get_data_reg(gpioc, offset, &dummy, &i) != 0)
  426. pinmux_type = PINMUX_TYPE_FUNCTION;
  427. else
  428. pinmux_type = PINMUX_TYPE_GPIO;
  429. if (pinmux_type == PINMUX_TYPE_FUNCTION) {
  430. if (pinmux_config_gpio(gpioc, offset,
  431. pinmux_type,
  432. GPIO_CFG_DRYRUN) != 0)
  433. goto err_unlock;
  434. if (pinmux_config_gpio(gpioc, offset,
  435. pinmux_type,
  436. GPIO_CFG_REQ) != 0)
  437. BUG();
  438. }
  439. gpioc->gpios[offset].flags &= ~PINMUX_FLAG_TYPE;
  440. gpioc->gpios[offset].flags |= pinmux_type;
  441. ret = 0;
  442. err_unlock:
  443. spin_unlock_irqrestore(&gpio_lock, flags);
  444. err_out:
  445. return ret;
  446. }
  447. static void sh_gpio_free(struct gpio_chip *chip, unsigned offset)
  448. {
  449. struct pinmux_info *gpioc = chip_to_pinmux(chip);
  450. unsigned long flags;
  451. int pinmux_type;
  452. if (!gpioc)
  453. return;
  454. spin_lock_irqsave(&gpio_lock, flags);
  455. pinmux_type = gpioc->gpios[offset].flags & PINMUX_FLAG_TYPE;
  456. pinmux_config_gpio(gpioc, offset, pinmux_type, GPIO_CFG_FREE);
  457. gpioc->gpios[offset].flags &= ~PINMUX_FLAG_TYPE;
  458. gpioc->gpios[offset].flags |= PINMUX_TYPE_NONE;
  459. spin_unlock_irqrestore(&gpio_lock, flags);
  460. }
  461. static int pinmux_direction(struct pinmux_info *gpioc,
  462. unsigned gpio, int new_pinmux_type)
  463. {
  464. int pinmux_type;
  465. int ret = -EINVAL;
  466. if (!gpioc)
  467. goto err_out;
  468. pinmux_type = gpioc->gpios[gpio].flags & PINMUX_FLAG_TYPE;
  469. switch (pinmux_type) {
  470. case PINMUX_TYPE_GPIO:
  471. break;
  472. case PINMUX_TYPE_OUTPUT:
  473. case PINMUX_TYPE_INPUT:
  474. case PINMUX_TYPE_INPUT_PULLUP:
  475. case PINMUX_TYPE_INPUT_PULLDOWN:
  476. pinmux_config_gpio(gpioc, gpio, pinmux_type, GPIO_CFG_FREE);
  477. break;
  478. default:
  479. goto err_out;
  480. }
  481. if (pinmux_config_gpio(gpioc, gpio,
  482. new_pinmux_type,
  483. GPIO_CFG_DRYRUN) != 0)
  484. goto err_out;
  485. if (pinmux_config_gpio(gpioc, gpio,
  486. new_pinmux_type,
  487. GPIO_CFG_REQ) != 0)
  488. BUG();
  489. gpioc->gpios[gpio].flags &= ~PINMUX_FLAG_TYPE;
  490. gpioc->gpios[gpio].flags |= new_pinmux_type;
  491. ret = 0;
  492. err_out:
  493. return ret;
  494. }
  495. static int sh_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  496. {
  497. struct pinmux_info *gpioc = chip_to_pinmux(chip);
  498. unsigned long flags;
  499. int ret;
  500. spin_lock_irqsave(&gpio_lock, flags);
  501. ret = pinmux_direction(gpioc, offset, PINMUX_TYPE_INPUT);
  502. spin_unlock_irqrestore(&gpio_lock, flags);
  503. return ret;
  504. }
  505. static void sh_gpio_set_value(struct pinmux_info *gpioc,
  506. unsigned gpio, int value)
  507. {
  508. struct pinmux_data_reg *dr = NULL;
  509. int bit = 0;
  510. if (!gpioc || get_data_reg(gpioc, gpio, &dr, &bit) != 0)
  511. BUG();
  512. else
  513. gpio_write_bit(dr, bit, value);
  514. }
  515. static int sh_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
  516. int value)
  517. {
  518. struct pinmux_info *gpioc = chip_to_pinmux(chip);
  519. unsigned long flags;
  520. int ret;
  521. sh_gpio_set_value(gpioc, offset, value);
  522. spin_lock_irqsave(&gpio_lock, flags);
  523. ret = pinmux_direction(gpioc, offset, PINMUX_TYPE_OUTPUT);
  524. spin_unlock_irqrestore(&gpio_lock, flags);
  525. return ret;
  526. }
  527. static int sh_gpio_get_value(struct pinmux_info *gpioc, unsigned gpio)
  528. {
  529. struct pinmux_data_reg *dr = NULL;
  530. int bit = 0;
  531. if (!gpioc || get_data_reg(gpioc, gpio, &dr, &bit) != 0)
  532. return -EINVAL;
  533. return gpio_read_bit(dr, bit);
  534. }
  535. static int sh_gpio_get(struct gpio_chip *chip, unsigned offset)
  536. {
  537. return sh_gpio_get_value(chip_to_pinmux(chip), offset);
  538. }
  539. static void sh_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  540. {
  541. sh_gpio_set_value(chip_to_pinmux(chip), offset, value);
  542. }
  543. static int sh_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  544. {
  545. struct pinmux_info *gpioc = chip_to_pinmux(chip);
  546. pinmux_enum_t enum_id;
  547. pinmux_enum_t *enum_ids;
  548. int i, k, pos;
  549. pos = 0;
  550. enum_id = 0;
  551. while (1) {
  552. pos = get_gpio_enum_id(gpioc, offset, pos, &enum_id);
  553. if (pos <= 0 || !enum_id)
  554. break;
  555. for (i = 0; i < gpioc->gpio_irq_size; i++) {
  556. enum_ids = gpioc->gpio_irq[i].enum_ids;
  557. for (k = 0; enum_ids[k]; k++) {
  558. if (enum_ids[k] == enum_id)
  559. return gpioc->gpio_irq[i].irq;
  560. }
  561. }
  562. }
  563. return -ENOSYS;
  564. }
  565. int register_pinmux(struct pinmux_info *pip)
  566. {
  567. struct gpio_chip *chip = &pip->chip;
  568. int ret;
  569. pr_info("%s handling gpio %d -> %d\n",
  570. pip->name, pip->first_gpio, pip->last_gpio);
  571. ret = pfc_ioremap(pip);
  572. if (ret < 0)
  573. return ret;
  574. setup_data_regs(pip);
  575. chip->request = sh_gpio_request;
  576. chip->free = sh_gpio_free;
  577. chip->direction_input = sh_gpio_direction_input;
  578. chip->get = sh_gpio_get;
  579. chip->direction_output = sh_gpio_direction_output;
  580. chip->set = sh_gpio_set;
  581. chip->to_irq = sh_gpio_to_irq;
  582. WARN_ON(pip->first_gpio != 0); /* needs testing */
  583. chip->label = pip->name;
  584. chip->owner = THIS_MODULE;
  585. chip->base = pip->first_gpio;
  586. chip->ngpio = (pip->last_gpio - pip->first_gpio) + 1;
  587. ret = gpiochip_add(chip);
  588. if (ret < 0)
  589. pfc_iounmap(pip);
  590. return ret;
  591. }
  592. int unregister_pinmux(struct pinmux_info *pip)
  593. {
  594. pr_info("%s deregistering\n", pip->name);
  595. pfc_iounmap(pip);
  596. return gpiochip_remove(&pip->chip);
  597. }