u8500_clk.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clkdev.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include <linux/platform_data/clk-ux500.h>
  14. #include <mach/db8500-regs.h>
  15. #include "clk.h"
  16. void u8500_clk_init(void)
  17. {
  18. struct prcmu_fw_version *fw_version;
  19. const char *sgaclk_parent = NULL;
  20. struct clk *clk;
  21. /* Clock sources */
  22. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  23. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  24. clk_register_clkdev(clk, "soc0_pll", NULL);
  25. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  26. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  27. clk_register_clkdev(clk, "soc1_pll", NULL);
  28. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  29. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  30. clk_register_clkdev(clk, "ddr_pll", NULL);
  31. /* FIXME: Add sys, ulp and int clocks here. */
  32. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  33. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  34. 32768);
  35. clk_register_clkdev(clk, "clk32k", NULL);
  36. clk_register_clkdev(clk, NULL, "rtc-pl031");
  37. /* PRCMU clocks */
  38. fw_version = prcmu_get_fw_version();
  39. if (fw_version != NULL) {
  40. switch (fw_version->project) {
  41. case PRCMU_FW_PROJECT_U8500_C2:
  42. case PRCMU_FW_PROJECT_U8520:
  43. case PRCMU_FW_PROJECT_U8420:
  44. sgaclk_parent = "soc0_pll";
  45. break;
  46. default:
  47. break;
  48. }
  49. }
  50. if (sgaclk_parent)
  51. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  52. PRCMU_SGACLK, 0);
  53. else
  54. clk = clk_reg_prcmu_gate("sgclk", NULL,
  55. PRCMU_SGACLK, CLK_IS_ROOT);
  56. clk_register_clkdev(clk, NULL, "mali");
  57. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  58. clk_register_clkdev(clk, NULL, "UART");
  59. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  60. clk_register_clkdev(clk, NULL, "MSP02");
  61. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  62. clk_register_clkdev(clk, NULL, "MSP1");
  63. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  64. clk_register_clkdev(clk, NULL, "I2C");
  65. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  66. clk_register_clkdev(clk, NULL, "slim");
  67. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  68. clk_register_clkdev(clk, NULL, "PERIPH1");
  69. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  70. clk_register_clkdev(clk, NULL, "PERIPH2");
  71. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  72. clk_register_clkdev(clk, NULL, "PERIPH3");
  73. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  74. clk_register_clkdev(clk, NULL, "PERIPH5");
  75. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  76. clk_register_clkdev(clk, NULL, "PERIPH6");
  77. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  78. clk_register_clkdev(clk, NULL, "PERIPH7");
  79. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  80. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  81. clk_register_clkdev(clk, NULL, "lcd");
  82. clk_register_clkdev(clk, "lcd", "mcde");
  83. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  84. clk_register_clkdev(clk, NULL, "bml");
  85. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  86. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  87. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  88. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  89. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  90. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  91. clk_register_clkdev(clk, NULL, "hdmi");
  92. clk_register_clkdev(clk, "hdmi", "mcde");
  93. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  94. clk_register_clkdev(clk, NULL, "apeat");
  95. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  96. CLK_IS_ROOT);
  97. clk_register_clkdev(clk, NULL, "apetrace");
  98. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  99. clk_register_clkdev(clk, NULL, "mcde");
  100. clk_register_clkdev(clk, "mcde", "mcde");
  101. clk_register_clkdev(clk, "dsisys", "dsilink.0");
  102. clk_register_clkdev(clk, "dsisys", "dsilink.1");
  103. clk_register_clkdev(clk, "dsisys", "dsilink.2");
  104. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  105. CLK_IS_ROOT);
  106. clk_register_clkdev(clk, NULL, "ipi2");
  107. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  108. CLK_IS_ROOT);
  109. clk_register_clkdev(clk, NULL, "dsialt");
  110. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  111. clk_register_clkdev(clk, NULL, "dma40.0");
  112. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  113. clk_register_clkdev(clk, NULL, "b2r2");
  114. clk_register_clkdev(clk, NULL, "b2r2_core");
  115. clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
  116. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  117. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  118. clk_register_clkdev(clk, NULL, "tv");
  119. clk_register_clkdev(clk, "tv", "mcde");
  120. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  121. clk_register_clkdev(clk, NULL, "SSP");
  122. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  123. clk_register_clkdev(clk, NULL, "rngclk");
  124. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  125. clk_register_clkdev(clk, NULL, "uicc");
  126. /*
  127. * FIXME: The MTU clocks might need some kind of "parent muxed join"
  128. * and these have no K-clocks. For now, we ignore the missing
  129. * connection to the corresponding P-clocks, p6_mtu0_clk and
  130. * p6_mtu1_clk. Instead timclk is used which is the valid parent.
  131. */
  132. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  133. clk_register_clkdev(clk, NULL, "mtu0");
  134. clk_register_clkdev(clk, NULL, "mtu1");
  135. clk = clk_reg_prcmu_gate("sdmmcclk", NULL, PRCMU_SDMMCCLK, CLK_IS_ROOT);
  136. clk_register_clkdev(clk, NULL, "sdmmc");
  137. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  138. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  139. clk_register_clkdev(clk, "dsihs2", "mcde");
  140. clk_register_clkdev(clk, "dsihs2", "dsilink.2");
  141. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  142. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  143. clk_register_clkdev(clk, "dsihs0", "mcde");
  144. clk_register_clkdev(clk, "dsihs0", "dsilink.0");
  145. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  146. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  147. clk_register_clkdev(clk, "dsihs1", "mcde");
  148. clk_register_clkdev(clk, "dsihs1", "dsilink.1");
  149. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  150. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  151. clk_register_clkdev(clk, "dsilp0", "dsilink.0");
  152. clk_register_clkdev(clk, "dsilp0", "mcde");
  153. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  154. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  155. clk_register_clkdev(clk, "dsilp1", "dsilink.1");
  156. clk_register_clkdev(clk, "dsilp1", "mcde");
  157. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  158. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  159. clk_register_clkdev(clk, "dsilp2", "dsilink.2");
  160. clk_register_clkdev(clk, "dsilp2", "mcde");
  161. clk = clk_reg_prcmu_rate("smp_twd", NULL, PRCMU_ARMSS,
  162. CLK_IS_ROOT|CLK_GET_RATE_NOCACHE|
  163. CLK_IGNORE_UNUSED);
  164. clk_register_clkdev(clk, NULL, "smp_twd");
  165. /*
  166. * FIXME: Add special handled PRCMU clocks here:
  167. * 1. clk_arm, use PRCMU_ARMCLK.
  168. * 2. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  169. * 3. ab9540_clkout1yuv, see clkout0yuv
  170. */
  171. /* PRCC P-clocks */
  172. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", U8500_CLKRST1_BASE,
  173. BIT(0), 0);
  174. clk_register_clkdev(clk, "apb_pclk", "uart0");
  175. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", U8500_CLKRST1_BASE,
  176. BIT(1), 0);
  177. clk_register_clkdev(clk, "apb_pclk", "uart1");
  178. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", U8500_CLKRST1_BASE,
  179. BIT(2), 0);
  180. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", U8500_CLKRST1_BASE,
  181. BIT(3), 0);
  182. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", U8500_CLKRST1_BASE,
  183. BIT(4), 0);
  184. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", U8500_CLKRST1_BASE,
  185. BIT(5), 0);
  186. clk_register_clkdev(clk, "apb_pclk", "sdi0");
  187. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", U8500_CLKRST1_BASE,
  188. BIT(6), 0);
  189. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", U8500_CLKRST1_BASE,
  190. BIT(7), 0);
  191. clk_register_clkdev(clk, NULL, "spi3");
  192. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", U8500_CLKRST1_BASE,
  193. BIT(8), 0);
  194. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", U8500_CLKRST1_BASE,
  195. BIT(9), 0);
  196. clk_register_clkdev(clk, NULL, "gpio.0");
  197. clk_register_clkdev(clk, NULL, "gpio.1");
  198. clk_register_clkdev(clk, NULL, "gpioblock0");
  199. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", U8500_CLKRST1_BASE,
  200. BIT(10), 0);
  201. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", U8500_CLKRST1_BASE,
  202. BIT(11), 0);
  203. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", U8500_CLKRST2_BASE,
  204. BIT(0), 0);
  205. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", U8500_CLKRST2_BASE,
  206. BIT(1), 0);
  207. clk_register_clkdev(clk, NULL, "spi2");
  208. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", U8500_CLKRST2_BASE,
  209. BIT(2), 0);
  210. clk_register_clkdev(clk, NULL, "spi1");
  211. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", U8500_CLKRST2_BASE,
  212. BIT(3), 0);
  213. clk_register_clkdev(clk, NULL, "pwl");
  214. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", U8500_CLKRST2_BASE,
  215. BIT(4), 0);
  216. clk_register_clkdev(clk, "apb_pclk", "sdi4");
  217. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", U8500_CLKRST2_BASE,
  218. BIT(5), 0);
  219. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", U8500_CLKRST2_BASE,
  220. BIT(6), 0);
  221. clk_register_clkdev(clk, "apb_pclk", "sdi1");
  222. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", U8500_CLKRST2_BASE,
  223. BIT(7), 0);
  224. clk_register_clkdev(clk, "apb_pclk", "sdi3");
  225. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", U8500_CLKRST2_BASE,
  226. BIT(8), 0);
  227. clk_register_clkdev(clk, NULL, "spi0");
  228. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", U8500_CLKRST2_BASE,
  229. BIT(9), 0);
  230. clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
  231. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", U8500_CLKRST2_BASE,
  232. BIT(10), 0);
  233. clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
  234. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", U8500_CLKRST2_BASE,
  235. BIT(11), 0);
  236. clk_register_clkdev(clk, NULL, "gpio.6");
  237. clk_register_clkdev(clk, NULL, "gpio.7");
  238. clk_register_clkdev(clk, NULL, "gpioblock1");
  239. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", U8500_CLKRST2_BASE,
  240. BIT(11), 0);
  241. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", U8500_CLKRST3_BASE,
  242. BIT(0), 0);
  243. clk_register_clkdev(clk, NULL, "fsmc");
  244. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", U8500_CLKRST3_BASE,
  245. BIT(1), 0);
  246. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", U8500_CLKRST3_BASE,
  247. BIT(2), 0);
  248. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", U8500_CLKRST3_BASE,
  249. BIT(3), 0);
  250. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", U8500_CLKRST3_BASE,
  251. BIT(4), 0);
  252. clk_register_clkdev(clk, "apb_pclk", "sdi2");
  253. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", U8500_CLKRST3_BASE,
  254. BIT(5), 0);
  255. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", U8500_CLKRST3_BASE,
  256. BIT(6), 0);
  257. clk_register_clkdev(clk, "apb_pclk", "uart2");
  258. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", U8500_CLKRST3_BASE,
  259. BIT(7), 0);
  260. clk_register_clkdev(clk, "apb_pclk", "sdi5");
  261. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", U8500_CLKRST3_BASE,
  262. BIT(8), 0);
  263. clk_register_clkdev(clk, NULL, "gpio.2");
  264. clk_register_clkdev(clk, NULL, "gpio.3");
  265. clk_register_clkdev(clk, NULL, "gpio.4");
  266. clk_register_clkdev(clk, NULL, "gpio.5");
  267. clk_register_clkdev(clk, NULL, "gpioblock2");
  268. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", U8500_CLKRST5_BASE,
  269. BIT(0), 0);
  270. clk_register_clkdev(clk, "usb", "musb-ux500.0");
  271. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", U8500_CLKRST5_BASE,
  272. BIT(1), 0);
  273. clk_register_clkdev(clk, NULL, "gpio.8");
  274. clk_register_clkdev(clk, NULL, "gpioblock3");
  275. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", U8500_CLKRST6_BASE,
  276. BIT(0), 0);
  277. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", U8500_CLKRST6_BASE,
  278. BIT(1), 0);
  279. clk_register_clkdev(clk, NULL, "cryp0");
  280. clk_register_clkdev(clk, NULL, "cryp1");
  281. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", U8500_CLKRST6_BASE,
  282. BIT(2), 0);
  283. clk_register_clkdev(clk, NULL, "hash0");
  284. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", U8500_CLKRST6_BASE,
  285. BIT(3), 0);
  286. clk_register_clkdev(clk, NULL, "pka");
  287. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", U8500_CLKRST6_BASE,
  288. BIT(4), 0);
  289. clk_register_clkdev(clk, NULL, "hash1");
  290. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", U8500_CLKRST6_BASE,
  291. BIT(5), 0);
  292. clk_register_clkdev(clk, NULL, "cfgreg");
  293. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", U8500_CLKRST6_BASE,
  294. BIT(6), 0);
  295. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", U8500_CLKRST6_BASE,
  296. BIT(7), 0);
  297. /* PRCC K-clocks
  298. *
  299. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  300. * by enabling just the K-clock, even if it is not a valid parent to
  301. * the K-clock. Until drivers get fixed we might need some kind of
  302. * "parent muxed join".
  303. */
  304. /* Periph1 */
  305. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  306. U8500_CLKRST1_BASE, BIT(0), CLK_SET_RATE_GATE);
  307. clk_register_clkdev(clk, NULL, "uart0");
  308. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  309. U8500_CLKRST1_BASE, BIT(1), CLK_SET_RATE_GATE);
  310. clk_register_clkdev(clk, NULL, "uart1");
  311. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  312. U8500_CLKRST1_BASE, BIT(2), CLK_SET_RATE_GATE);
  313. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  314. U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
  315. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  316. U8500_CLKRST1_BASE, BIT(4), CLK_SET_RATE_GATE);
  317. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  318. U8500_CLKRST1_BASE, BIT(5), CLK_SET_RATE_GATE);
  319. clk_register_clkdev(clk, NULL, "sdi0");
  320. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  321. U8500_CLKRST1_BASE, BIT(6), CLK_SET_RATE_GATE);
  322. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  323. U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
  324. /* FIXME: Redefinition of BIT(3). */
  325. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  326. U8500_CLKRST1_BASE, BIT(9), CLK_SET_RATE_GATE);
  327. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  328. U8500_CLKRST1_BASE, BIT(10), CLK_SET_RATE_GATE);
  329. /* Periph2 */
  330. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  331. U8500_CLKRST2_BASE, BIT(0), CLK_SET_RATE_GATE);
  332. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  333. U8500_CLKRST2_BASE, BIT(2), CLK_SET_RATE_GATE);
  334. clk_register_clkdev(clk, NULL, "sdi4");
  335. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  336. U8500_CLKRST2_BASE, BIT(3), CLK_SET_RATE_GATE);
  337. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  338. U8500_CLKRST2_BASE, BIT(4), CLK_SET_RATE_GATE);
  339. clk_register_clkdev(clk, NULL, "sdi1");
  340. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  341. U8500_CLKRST2_BASE, BIT(5), CLK_SET_RATE_GATE);
  342. clk_register_clkdev(clk, NULL, "sdi3");
  343. /* Note that rate is received from parent. */
  344. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  345. U8500_CLKRST2_BASE, BIT(6),
  346. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  347. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  348. U8500_CLKRST2_BASE, BIT(7),
  349. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  350. /* Periph3 */
  351. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  352. U8500_CLKRST3_BASE, BIT(1), CLK_SET_RATE_GATE);
  353. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  354. U8500_CLKRST3_BASE, BIT(2), CLK_SET_RATE_GATE);
  355. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  356. U8500_CLKRST3_BASE, BIT(3), CLK_SET_RATE_GATE);
  357. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  358. U8500_CLKRST3_BASE, BIT(4), CLK_SET_RATE_GATE);
  359. clk_register_clkdev(clk, NULL, "sdi2");
  360. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  361. U8500_CLKRST3_BASE, BIT(5), CLK_SET_RATE_GATE);
  362. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  363. U8500_CLKRST3_BASE, BIT(6), CLK_SET_RATE_GATE);
  364. clk_register_clkdev(clk, NULL, "uart2");
  365. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  366. U8500_CLKRST3_BASE, BIT(7), CLK_SET_RATE_GATE);
  367. clk_register_clkdev(clk, NULL, "sdi5");
  368. /* Periph6 */
  369. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  370. U8500_CLKRST6_BASE, BIT(0), CLK_SET_RATE_GATE);
  371. }