nand.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Info:
  15. * Contains standard defines and IDs for NAND flash devices
  16. *
  17. * Changelog:
  18. * See git changelog.
  19. */
  20. #ifndef __LINUX_MTD_NAND_H
  21. #define __LINUX_MTD_NAND_H
  22. #include <linux/config.h>
  23. #include <linux/wait.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/mtd/mtd.h>
  26. struct mtd_info;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  29. /* Free resources held by the NAND device */
  30. extern void nand_release (struct mtd_info *mtd);
  31. /* Read raw data from the device without ECC */
  32. extern int nand_read_raw (struct mtd_info *mtd, uint8_t *buf, loff_t from,
  33. size_t len, size_t ooblen);
  34. extern int nand_write_raw(struct mtd_info *mtd, loff_t to, size_t len,
  35. size_t *retlen, const uint8_t *buf, uint8_t *oob);
  36. /* The maximum number of NAND chips in an array */
  37. #define NAND_MAX_CHIPS 8
  38. /* This constant declares the max. oobsize / page, which
  39. * is supported now. If you add a chip with bigger oobsize/page
  40. * adjust this accordingly.
  41. */
  42. #define NAND_MAX_OOBSIZE 64
  43. #define NAND_MAX_PAGESIZE 2048
  44. /*
  45. * Constants for hardware specific CLE/ALE/NCE function
  46. *
  47. * These are bits which can be or'ed to set/clear multiple
  48. * bits in one go.
  49. */
  50. /* Select the chip by setting nCE to low */
  51. #define NAND_NCE 0x01
  52. /* Select the command latch by setting CLE to high */
  53. #define NAND_CLE 0x02
  54. /* Select the address latch by setting ALE to high */
  55. #define NAND_ALE 0x04
  56. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  57. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  58. #define NAND_CTRL_CHANGE 0x80
  59. /*
  60. * Standard NAND flash commands
  61. */
  62. #define NAND_CMD_READ0 0
  63. #define NAND_CMD_READ1 1
  64. #define NAND_CMD_PAGEPROG 0x10
  65. #define NAND_CMD_READOOB 0x50
  66. #define NAND_CMD_ERASE1 0x60
  67. #define NAND_CMD_STATUS 0x70
  68. #define NAND_CMD_STATUS_MULTI 0x71
  69. #define NAND_CMD_SEQIN 0x80
  70. #define NAND_CMD_READID 0x90
  71. #define NAND_CMD_ERASE2 0xd0
  72. #define NAND_CMD_RESET 0xff
  73. /* Extended commands for large page devices */
  74. #define NAND_CMD_READSTART 0x30
  75. #define NAND_CMD_CACHEDPROG 0x15
  76. /* Extended commands for AG-AND device */
  77. /*
  78. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  79. * there is no way to distinguish that from NAND_CMD_READ0
  80. * until the remaining sequence of commands has been completed
  81. * so add a high order bit and mask it off in the command.
  82. */
  83. #define NAND_CMD_DEPLETE1 0x100
  84. #define NAND_CMD_DEPLETE2 0x38
  85. #define NAND_CMD_STATUS_MULTI 0x71
  86. #define NAND_CMD_STATUS_ERROR 0x72
  87. /* multi-bank error status (banks 0-3) */
  88. #define NAND_CMD_STATUS_ERROR0 0x73
  89. #define NAND_CMD_STATUS_ERROR1 0x74
  90. #define NAND_CMD_STATUS_ERROR2 0x75
  91. #define NAND_CMD_STATUS_ERROR3 0x76
  92. #define NAND_CMD_STATUS_RESET 0x7f
  93. #define NAND_CMD_STATUS_CLEAR 0xff
  94. #define NAND_CMD_NONE -1
  95. /* Status bits */
  96. #define NAND_STATUS_FAIL 0x01
  97. #define NAND_STATUS_FAIL_N1 0x02
  98. #define NAND_STATUS_TRUE_READY 0x20
  99. #define NAND_STATUS_READY 0x40
  100. #define NAND_STATUS_WP 0x80
  101. /*
  102. * Constants for ECC_MODES
  103. */
  104. typedef enum {
  105. NAND_ECC_NONE,
  106. NAND_ECC_SOFT,
  107. NAND_ECC_HW,
  108. NAND_ECC_HW_SYNDROME,
  109. } nand_ecc_modes_t;
  110. /*
  111. * Constants for Hardware ECC
  112. */
  113. /* Reset Hardware ECC for read */
  114. #define NAND_ECC_READ 0
  115. /* Reset Hardware ECC for write */
  116. #define NAND_ECC_WRITE 1
  117. /* Enable Hardware ECC before syndrom is read back from flash */
  118. #define NAND_ECC_READSYN 2
  119. /* Bit mask for flags passed to do_nand_read_ecc */
  120. #define NAND_GET_DEVICE 0x80
  121. /* Option constants for bizarre disfunctionality and real
  122. * features
  123. */
  124. /* Chip can not auto increment pages */
  125. #define NAND_NO_AUTOINCR 0x00000001
  126. /* Buswitdh is 16 bit */
  127. #define NAND_BUSWIDTH_16 0x00000002
  128. /* Device supports partial programming without padding */
  129. #define NAND_NO_PADDING 0x00000004
  130. /* Chip has cache program function */
  131. #define NAND_CACHEPRG 0x00000008
  132. /* Chip has copy back function */
  133. #define NAND_COPYBACK 0x00000010
  134. /* AND Chip which has 4 banks and a confusing page / block
  135. * assignment. See Renesas datasheet for further information */
  136. #define NAND_IS_AND 0x00000020
  137. /* Chip has a array of 4 pages which can be read without
  138. * additional ready /busy waits */
  139. #define NAND_4PAGE_ARRAY 0x00000040
  140. /* Chip requires that BBT is periodically rewritten to prevent
  141. * bits from adjacent blocks from 'leaking' in altering data.
  142. * This happens with the Renesas AG-AND chips, possibly others. */
  143. #define BBT_AUTO_REFRESH 0x00000080
  144. /* Chip does not require ready check on read. True
  145. * for all large page devices, as they do not support
  146. * autoincrement.*/
  147. #define NAND_NO_READRDY 0x00000100
  148. /* Options valid for Samsung large page devices */
  149. #define NAND_SAMSUNG_LP_OPTIONS \
  150. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  151. /* Macros to identify the above */
  152. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  153. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  154. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  155. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  156. /* Mask to zero out the chip options, which come from the id table */
  157. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  158. /* Non chip related options */
  159. /* Use a flash based bad block table. This option is passed to the
  160. * default bad block table function. */
  161. #define NAND_USE_FLASH_BBT 0x00010000
  162. /* This option skips the bbt scan during initialization. */
  163. #define NAND_SKIP_BBTSCAN 0x00020000
  164. /* Options set by nand scan */
  165. /* Nand scan has allocated controller struct */
  166. #define NAND_CONTROLLER_ALLOC 0x80000000
  167. /*
  168. * nand_state_t - chip states
  169. * Enumeration for NAND flash chip state
  170. */
  171. typedef enum {
  172. FL_READY,
  173. FL_READING,
  174. FL_WRITING,
  175. FL_ERASING,
  176. FL_SYNCING,
  177. FL_CACHEDPRG,
  178. FL_PM_SUSPENDED,
  179. } nand_state_t;
  180. /* Keep gcc happy */
  181. struct nand_chip;
  182. /**
  183. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independend devices
  184. * @lock: protection lock
  185. * @active: the mtd device which holds the controller currently
  186. * @wq: wait queue to sleep on if a NAND operation is in progress
  187. * used instead of the per chip wait queue when a hw controller is available
  188. */
  189. struct nand_hw_control {
  190. spinlock_t lock;
  191. struct nand_chip *active;
  192. wait_queue_head_t wq;
  193. };
  194. /**
  195. * struct nand_ecc_ctrl - Control structure for ecc
  196. * @mode: ecc mode
  197. * @steps: number of ecc steps per page
  198. * @size: data bytes per ecc step
  199. * @bytes: ecc bytes per step
  200. * @total: total number of ecc bytes per page
  201. * @prepad: padding information for syndrome based ecc generators
  202. * @postpad: padding information for syndrome based ecc generators
  203. * @hwctl: function to control hardware ecc generator. Must only
  204. * be provided if an hardware ECC is available
  205. * @calculate: function for ecc calculation or readback from ecc hardware
  206. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  207. * @read_page: function to read a page according to the ecc generator requirements
  208. * @write_page: function to write a page according to the ecc generator requirements
  209. */
  210. struct nand_ecc_ctrl {
  211. nand_ecc_modes_t mode;
  212. int steps;
  213. int size;
  214. int bytes;
  215. int total;
  216. int prepad;
  217. int postpad;
  218. void (*hwctl)(struct mtd_info *mtd, int mode);
  219. int (*calculate)(struct mtd_info *mtd,
  220. const uint8_t *dat,
  221. uint8_t *ecc_code);
  222. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  223. uint8_t *read_ecc,
  224. uint8_t *calc_ecc);
  225. int (*read_page)(struct mtd_info *mtd,
  226. struct nand_chip *chip,
  227. uint8_t *buf);
  228. void (*write_page)(struct mtd_info *mtd,
  229. struct nand_chip *chip,
  230. const uint8_t *buf);
  231. };
  232. /**
  233. * struct nand_buffers - buffer structure for read/write
  234. * @ecccalc: buffer for calculated ecc
  235. * @ecccode: buffer for ecc read from flash
  236. * @oobwbuf: buffer for write oob data
  237. * @databuf: buffer for data - dynamically sized
  238. * @oobrbuf: buffer to read oob data
  239. *
  240. * Do not change the order of buffers. databuf and oobrbuf must be in
  241. * consecutive order.
  242. */
  243. struct nand_buffers {
  244. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  245. uint8_t ecccode[NAND_MAX_OOBSIZE];
  246. uint8_t oobwbuf[NAND_MAX_OOBSIZE];
  247. uint8_t databuf[NAND_MAX_PAGESIZE];
  248. uint8_t oobrbuf[NAND_MAX_OOBSIZE];
  249. };
  250. /**
  251. * struct nand_chip - NAND Private Flash Chip Data
  252. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  253. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  254. * @read_byte: [REPLACEABLE] read one byte from the chip
  255. * @read_word: [REPLACEABLE] read one word from the chip
  256. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  257. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  258. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  259. * @select_chip: [REPLACEABLE] select chip nr
  260. * @block_bad: [REPLACEABLE] check, if the block is bad
  261. * @block_markbad: [REPLACEABLE] mark the block bad
  262. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  263. * ALE/CLE/nCE. Also used to write command and address
  264. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  265. * If set to NULL no access to ready/busy is available and the ready/busy information
  266. * is read from the chip status register
  267. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  268. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  269. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  270. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  271. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  272. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  273. * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
  274. * @state: [INTERN] the current state of the NAND device
  275. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  276. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  277. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  278. * @chip_shift: [INTERN] number of address bits in one chip
  279. * @datbuf: [INTERN] internal buffer for one page + oob
  280. * @oobbuf: [INTERN] oob buffer for one eraseblock
  281. * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
  282. * @data_poi: [INTERN] pointer to a data buffer
  283. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  284. * special functionality. See the defines for further explanation
  285. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  286. * @numchips: [INTERN] number of physical chips
  287. * @chipsize: [INTERN] the size of one chip for multichip arrays
  288. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  289. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  290. * @autooob: [REPLACEABLE] the default (auto)placement scheme
  291. * @bbt: [INTERN] bad block table pointer
  292. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  293. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  294. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  295. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  296. * which is shared among multiple independend devices
  297. * @priv: [OPTIONAL] pointer to private chip date
  298. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  299. * (determine if errors are correctable)
  300. */
  301. struct nand_chip {
  302. void __iomem *IO_ADDR_R;
  303. void __iomem *IO_ADDR_W;
  304. uint8_t (*read_byte)(struct mtd_info *mtd);
  305. u16 (*read_word)(struct mtd_info *mtd);
  306. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  307. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  308. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  309. void (*select_chip)(struct mtd_info *mtd, int chip);
  310. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  311. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  312. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  313. unsigned int ctrl);
  314. int (*dev_ready)(struct mtd_info *mtd);
  315. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  316. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this, int state);
  317. void (*erase_cmd)(struct mtd_info *mtd, int page);
  318. int (*scan_bbt)(struct mtd_info *mtd);
  319. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  320. int chip_delay;
  321. unsigned int options;
  322. int page_shift;
  323. int phys_erase_shift;
  324. int bbt_erase_shift;
  325. int chip_shift;
  326. int numchips;
  327. unsigned long chipsize;
  328. int pagemask;
  329. int pagebuf;
  330. int badblockpos;
  331. nand_state_t state;
  332. uint8_t *oob_poi;
  333. struct nand_hw_control *controller;
  334. struct nand_oobinfo *autooob;
  335. struct nand_ecc_ctrl ecc;
  336. struct nand_buffers buffers;
  337. struct nand_hw_control hwcontrol;
  338. uint8_t *bbt;
  339. struct nand_bbt_descr *bbt_td;
  340. struct nand_bbt_descr *bbt_md;
  341. struct nand_bbt_descr *badblock_pattern;
  342. void *priv;
  343. };
  344. /*
  345. * NAND Flash Manufacturer ID Codes
  346. */
  347. #define NAND_MFR_TOSHIBA 0x98
  348. #define NAND_MFR_SAMSUNG 0xec
  349. #define NAND_MFR_FUJITSU 0x04
  350. #define NAND_MFR_NATIONAL 0x8f
  351. #define NAND_MFR_RENESAS 0x07
  352. #define NAND_MFR_STMICRO 0x20
  353. #define NAND_MFR_HYNIX 0xad
  354. /**
  355. * struct nand_flash_dev - NAND Flash Device ID Structure
  356. *
  357. * @name: Identify the device type
  358. * @id: device ID code
  359. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  360. * If the pagesize is 0, then the real pagesize
  361. * and the eraseize are determined from the
  362. * extended id bytes in the chip
  363. * @erasesize: Size of an erase block in the flash device.
  364. * @chipsize: Total chipsize in Mega Bytes
  365. * @options: Bitfield to store chip relevant options
  366. */
  367. struct nand_flash_dev {
  368. char *name;
  369. int id;
  370. unsigned long pagesize;
  371. unsigned long chipsize;
  372. unsigned long erasesize;
  373. unsigned long options;
  374. };
  375. /**
  376. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  377. * @name: Manufacturer name
  378. * @id: manufacturer ID code of device.
  379. */
  380. struct nand_manufacturers {
  381. int id;
  382. char * name;
  383. };
  384. extern struct nand_flash_dev nand_flash_ids[];
  385. extern struct nand_manufacturers nand_manuf_ids[];
  386. /**
  387. * struct nand_bbt_descr - bad block table descriptor
  388. * @options: options for this descriptor
  389. * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
  390. * when bbt is searched, then we store the found bbts pages here.
  391. * Its an array and supports up to 8 chips now
  392. * @offs: offset of the pattern in the oob area of the page
  393. * @veroffs: offset of the bbt version counter in the oob are of the page
  394. * @version: version read from the bbt page during scan
  395. * @len: length of the pattern, if 0 no pattern check is performed
  396. * @maxblocks: maximum number of blocks to search for a bbt. This number of
  397. * blocks is reserved at the end of the device where the tables are
  398. * written.
  399. * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
  400. * bad) block in the stored bbt
  401. * @pattern: pattern to identify bad block table or factory marked good /
  402. * bad blocks, can be NULL, if len = 0
  403. *
  404. * Descriptor for the bad block table marker and the descriptor for the
  405. * pattern which identifies good and bad blocks. The assumption is made
  406. * that the pattern and the version count are always located in the oob area
  407. * of the first block.
  408. */
  409. struct nand_bbt_descr {
  410. int options;
  411. int pages[NAND_MAX_CHIPS];
  412. int offs;
  413. int veroffs;
  414. uint8_t version[NAND_MAX_CHIPS];
  415. int len;
  416. int maxblocks;
  417. int reserved_block_code;
  418. uint8_t *pattern;
  419. };
  420. /* Options for the bad block table descriptors */
  421. /* The number of bits used per block in the bbt on the device */
  422. #define NAND_BBT_NRBITS_MSK 0x0000000F
  423. #define NAND_BBT_1BIT 0x00000001
  424. #define NAND_BBT_2BIT 0x00000002
  425. #define NAND_BBT_4BIT 0x00000004
  426. #define NAND_BBT_8BIT 0x00000008
  427. /* The bad block table is in the last good block of the device */
  428. #define NAND_BBT_LASTBLOCK 0x00000010
  429. /* The bbt is at the given page, else we must scan for the bbt */
  430. #define NAND_BBT_ABSPAGE 0x00000020
  431. /* The bbt is at the given page, else we must scan for the bbt */
  432. #define NAND_BBT_SEARCH 0x00000040
  433. /* bbt is stored per chip on multichip devices */
  434. #define NAND_BBT_PERCHIP 0x00000080
  435. /* bbt has a version counter at offset veroffs */
  436. #define NAND_BBT_VERSION 0x00000100
  437. /* Create a bbt if none axists */
  438. #define NAND_BBT_CREATE 0x00000200
  439. /* Search good / bad pattern through all pages of a block */
  440. #define NAND_BBT_SCANALLPAGES 0x00000400
  441. /* Scan block empty during good / bad block scan */
  442. #define NAND_BBT_SCANEMPTY 0x00000800
  443. /* Write bbt if neccecary */
  444. #define NAND_BBT_WRITE 0x00001000
  445. /* Read and write back block contents when writing bbt */
  446. #define NAND_BBT_SAVECONTENT 0x00002000
  447. /* Search good / bad pattern on the first and the second page */
  448. #define NAND_BBT_SCAN2NDPAGE 0x00004000
  449. /* The maximum number of blocks to scan for a bbt */
  450. #define NAND_BBT_SCAN_MAXBLOCKS 4
  451. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  452. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  453. extern int nand_default_bbt(struct mtd_info *mtd);
  454. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  455. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  456. int allowbbt);
  457. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  458. size_t * retlen, uint8_t * buf);
  459. /*
  460. * Constants for oob configuration
  461. */
  462. #define NAND_SMALL_BADBLOCK_POS 5
  463. #define NAND_LARGE_BADBLOCK_POS 0
  464. /**
  465. * struct platform_nand_chip - chip level device structure
  466. *
  467. * @nr_chips: max. number of chips to scan for
  468. * @chip_offs: chip number offset
  469. * @nr_partitions: number of partitions pointed to be partitoons (or zero)
  470. * @partitions: mtd partition list
  471. * @chip_delay: R/B delay value in us
  472. * @options: Option flags, e.g. 16bit buswidth
  473. * @priv: hardware controller specific settings
  474. */
  475. struct platform_nand_chip {
  476. int nr_chips;
  477. int chip_offset;
  478. int nr_partitions;
  479. struct mtd_partition *partitions;
  480. int chip_delay;
  481. unsigned int options;
  482. void *priv;
  483. };
  484. /**
  485. * struct platform_nand_ctrl - controller level device structure
  486. *
  487. * @hwcontrol: platform specific hardware control structure
  488. * @dev_ready: platform specific function to read ready/busy pin
  489. * @select_chip: platform specific chip select function
  490. * @priv_data: private data to transport driver specific settings
  491. *
  492. * All fields are optional and depend on the hardware driver requirements
  493. */
  494. struct platform_nand_ctrl {
  495. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  496. int (*dev_ready)(struct mtd_info *mtd);
  497. void (*select_chip)(struct mtd_info *mtd, int chip);
  498. void *priv;
  499. };
  500. /* Some helpers to access the data structures */
  501. static inline
  502. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  503. {
  504. struct nand_chip *chip = mtd->priv;
  505. return chip->priv;
  506. }
  507. #endif /* __LINUX_MTD_NAND_H */