platsmp.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/gic.h>
  24. #include <asm/smp_scu.h>
  25. #include <mach/hardware.h>
  26. #include <mach/regs-clock.h>
  27. #include <mach/regs-pmu.h>
  28. #include <plat/cpu.h>
  29. extern unsigned int gic_bank_offset;
  30. extern void exynos4_secondary_startup(void);
  31. #define CPU1_BOOT_REG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
  32. S5P_INFORM5 : S5P_VA_SYSRAM)
  33. /*
  34. * control for which core is the next to come out of the secondary
  35. * boot "holding pen"
  36. */
  37. volatile int __cpuinitdata pen_release = -1;
  38. /*
  39. * Write pen_release in a way that is guaranteed to be visible to all
  40. * observers, irrespective of whether they're taking part in coherency
  41. * or not. This is necessary for the hotplug code to work reliably.
  42. */
  43. static void write_pen_release(int val)
  44. {
  45. pen_release = val;
  46. smp_wmb();
  47. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  48. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  49. }
  50. static void __iomem *scu_base_addr(void)
  51. {
  52. return (void __iomem *)(S5P_VA_SCU);
  53. }
  54. static DEFINE_SPINLOCK(boot_lock);
  55. static void __cpuinit exynos4_gic_secondary_init(void)
  56. {
  57. void __iomem *dist_base = S5P_VA_GIC_DIST +
  58. (gic_bank_offset * smp_processor_id());
  59. void __iomem *cpu_base = S5P_VA_GIC_CPU +
  60. (gic_bank_offset * smp_processor_id());
  61. int i;
  62. /*
  63. * Deal with the banked PPI and SGI interrupts - disable all
  64. * PPI interrupts, ensure all SGI interrupts are enabled.
  65. */
  66. __raw_writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  67. __raw_writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  68. /*
  69. * Set priority on PPI and SGI interrupts
  70. */
  71. for (i = 0; i < 32; i += 4)
  72. __raw_writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  73. __raw_writel(0xf0, cpu_base + GIC_CPU_PRIMASK);
  74. __raw_writel(1, cpu_base + GIC_CPU_CTRL);
  75. }
  76. void __cpuinit platform_secondary_init(unsigned int cpu)
  77. {
  78. /*
  79. * if any interrupts are already enabled for the primary
  80. * core (e.g. timer irq), then they will not have been enabled
  81. * for us: do so
  82. */
  83. exynos4_gic_secondary_init();
  84. /*
  85. * let the primary processor know we're out of the
  86. * pen, then head off into the C entry point
  87. */
  88. write_pen_release(-1);
  89. /*
  90. * Synchronise with the boot thread.
  91. */
  92. spin_lock(&boot_lock);
  93. spin_unlock(&boot_lock);
  94. }
  95. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  96. {
  97. unsigned long timeout;
  98. /*
  99. * Set synchronisation state between this boot processor
  100. * and the secondary one
  101. */
  102. spin_lock(&boot_lock);
  103. /*
  104. * The secondary processor is waiting to be released from
  105. * the holding pen - release it, then wait for it to flag
  106. * that it has been released by resetting pen_release.
  107. *
  108. * Note that "pen_release" is the hardware CPU ID, whereas
  109. * "cpu" is Linux's internal ID.
  110. */
  111. write_pen_release(cpu_logical_map(cpu));
  112. if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
  113. __raw_writel(S5P_CORE_LOCAL_PWR_EN,
  114. S5P_ARM_CORE1_CONFIGURATION);
  115. timeout = 10;
  116. /* wait max 10 ms until cpu1 is on */
  117. while ((__raw_readl(S5P_ARM_CORE1_STATUS)
  118. & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
  119. if (timeout-- == 0)
  120. break;
  121. mdelay(1);
  122. }
  123. if (timeout == 0) {
  124. printk(KERN_ERR "cpu1 power enable failed");
  125. spin_unlock(&boot_lock);
  126. return -ETIMEDOUT;
  127. }
  128. }
  129. /*
  130. * Send the secondary CPU a soft interrupt, thereby causing
  131. * the boot monitor to read the system wide flags register,
  132. * and branch to the address found there.
  133. */
  134. timeout = jiffies + (1 * HZ);
  135. while (time_before(jiffies, timeout)) {
  136. smp_rmb();
  137. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  138. CPU1_BOOT_REG);
  139. gic_raise_softirq(cpumask_of(cpu), 1);
  140. if (pen_release == -1)
  141. break;
  142. udelay(10);
  143. }
  144. /*
  145. * now the secondary core is starting up let it run its
  146. * calibrations, then wait for it to finish
  147. */
  148. spin_unlock(&boot_lock);
  149. return pen_release != -1 ? -ENOSYS : 0;
  150. }
  151. /*
  152. * Initialise the CPU possible map early - this describes the CPUs
  153. * which may be present or become present in the system.
  154. */
  155. void __init smp_init_cpus(void)
  156. {
  157. void __iomem *scu_base = scu_base_addr();
  158. unsigned int i, ncores;
  159. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  160. /* sanity check */
  161. if (ncores > nr_cpu_ids) {
  162. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  163. ncores, nr_cpu_ids);
  164. ncores = nr_cpu_ids;
  165. }
  166. for (i = 0; i < ncores; i++)
  167. set_cpu_possible(i, true);
  168. set_smp_cross_call(gic_raise_softirq);
  169. }
  170. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  171. {
  172. scu_enable(scu_base_addr());
  173. /*
  174. * Write the address of secondary startup into the
  175. * system-wide flags register. The boot monitor waits
  176. * until it receives a soft interrupt, and then the
  177. * secondary CPU branches to this address.
  178. */
  179. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  180. CPU1_BOOT_REG);
  181. }