pm8001_hwi.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
  53. pm8001_mr32(address, 0x00);
  54. pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
  55. pm8001_mr32(address, 0x04);
  56. pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
  57. pm8001_mr32(address, 0x08);
  58. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
  59. pm8001_mr32(address, 0x0C);
  60. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
  61. pm8001_mr32(address, 0x10);
  62. pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
  63. pm8001_mr32(address, 0x14);
  64. pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
  65. pm8001_mr32(address, 0x18);
  66. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
  67. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
  69. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
  71. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  72. /* read analog Setting offset from the configuration table */
  73. pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
  74. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  75. /* read Error Dump Offset and Length */
  76. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
  77. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  78. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
  79. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  80. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
  81. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  82. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
  83. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  84. }
  85. /**
  86. * read_general_status_table - read the general status table and save it.
  87. * @pm8001_ha: our hba card information
  88. */
  89. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  90. {
  91. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  92. pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
  93. pm8001_mr32(address, 0x00);
  94. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
  95. pm8001_mr32(address, 0x04);
  96. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
  97. pm8001_mr32(address, 0x08);
  98. pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
  99. pm8001_mr32(address, 0x0C);
  100. pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
  101. pm8001_mr32(address, 0x10);
  102. pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
  103. pm8001_mr32(address, 0x14);
  104. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
  105. pm8001_mr32(address, 0x18);
  106. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
  107. pm8001_mr32(address, 0x1C);
  108. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
  109. pm8001_mr32(address, 0x20);
  110. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
  111. pm8001_mr32(address, 0x24);
  112. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
  113. pm8001_mr32(address, 0x28);
  114. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
  115. pm8001_mr32(address, 0x2C);
  116. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
  117. pm8001_mr32(address, 0x30);
  118. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
  119. pm8001_mr32(address, 0x34);
  120. pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
  121. pm8001_mr32(address, 0x38);
  122. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
  123. pm8001_mr32(address, 0x3C);
  124. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
  125. pm8001_mr32(address, 0x40);
  126. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
  127. pm8001_mr32(address, 0x44);
  128. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
  129. pm8001_mr32(address, 0x48);
  130. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
  131. pm8001_mr32(address, 0x4C);
  132. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
  133. pm8001_mr32(address, 0x50);
  134. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
  135. pm8001_mr32(address, 0x54);
  136. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
  137. pm8001_mr32(address, 0x58);
  138. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
  139. pm8001_mr32(address, 0x5C);
  140. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
  141. pm8001_mr32(address, 0x60);
  142. }
  143. /**
  144. * read_inbnd_queue_table - read the inbound queue table and save it.
  145. * @pm8001_ha: our hba card information
  146. */
  147. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  148. {
  149. int i;
  150. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  151. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  152. u32 offset = i * 0x20;
  153. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  154. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  155. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  156. pm8001_mr32(address, (offset + 0x18));
  157. }
  158. }
  159. /**
  160. * read_outbnd_queue_table - read the outbound queue table and save it.
  161. * @pm8001_ha: our hba card information
  162. */
  163. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  164. {
  165. int i;
  166. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  167. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  168. u32 offset = i * 0x24;
  169. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  170. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  171. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  172. pm8001_mr32(address, (offset + 0x18));
  173. }
  174. }
  175. /**
  176. * init_default_table_values - init the default table.
  177. * @pm8001_ha: our hba card information
  178. */
  179. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  180. {
  181. int i;
  182. u32 offsetib, offsetob;
  183. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  184. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  185. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
  186. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
  187. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
  188. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
  189. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
  190. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
  191. 0;
  192. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
  193. 0;
  194. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  195. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  196. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  197. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  198. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
  199. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  200. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
  201. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  202. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
  203. PM8001_EVENT_LOG_SIZE;
  204. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
  205. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
  206. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  207. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
  208. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  209. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
  210. PM8001_EVENT_LOG_SIZE;
  211. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
  212. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
  213. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  214. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  215. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  216. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  217. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  218. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  219. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  220. pm8001_ha->inbnd_q_tbl[i].base_virt =
  221. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  222. pm8001_ha->inbnd_q_tbl[i].total_length =
  223. pm8001_ha->memoryMap.region[IB + i].total_len;
  224. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  225. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  226. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  227. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  228. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  229. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  230. offsetib = i * 0x20;
  231. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  232. get_pci_bar_index(pm8001_mr32(addressib,
  233. (offsetib + 0x14)));
  234. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  235. pm8001_mr32(addressib, (offsetib + 0x18));
  236. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  237. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  238. }
  239. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  240. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  241. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  242. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  243. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  244. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  245. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  246. pm8001_ha->outbnd_q_tbl[i].base_virt =
  247. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  248. pm8001_ha->outbnd_q_tbl[i].total_length =
  249. pm8001_ha->memoryMap.region[OB + i].total_len;
  250. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  251. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  252. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  253. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  254. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  255. 0 | (10 << 16) | (i << 24);
  256. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  257. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  258. offsetob = i * 0x24;
  259. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  260. get_pci_bar_index(pm8001_mr32(addressob,
  261. offsetob + 0x14));
  262. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  263. pm8001_mr32(addressob, (offsetob + 0x18));
  264. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  265. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  266. }
  267. }
  268. /**
  269. * update_main_config_table - update the main default table to the HBA.
  270. * @pm8001_ha: our hba card information
  271. */
  272. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  273. {
  274. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  275. pm8001_mw32(address, 0x24,
  276. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
  277. pm8001_mw32(address, 0x28,
  278. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
  279. pm8001_mw32(address, 0x2C,
  280. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
  281. pm8001_mw32(address, 0x30,
  282. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
  283. pm8001_mw32(address, 0x34,
  284. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
  285. pm8001_mw32(address, 0x38,
  286. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  287. outbound_tgt_ITNexus_event_pid0_3);
  288. pm8001_mw32(address, 0x3C,
  289. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  290. outbound_tgt_ITNexus_event_pid4_7);
  291. pm8001_mw32(address, 0x40,
  292. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  293. outbound_tgt_ssp_event_pid0_3);
  294. pm8001_mw32(address, 0x44,
  295. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  296. outbound_tgt_ssp_event_pid4_7);
  297. pm8001_mw32(address, 0x48,
  298. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  299. outbound_tgt_smp_event_pid0_3);
  300. pm8001_mw32(address, 0x4C,
  301. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  302. outbound_tgt_smp_event_pid4_7);
  303. pm8001_mw32(address, 0x50,
  304. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
  305. pm8001_mw32(address, 0x54,
  306. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
  307. pm8001_mw32(address, 0x58,
  308. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
  309. pm8001_mw32(address, 0x5C,
  310. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
  311. pm8001_mw32(address, 0x60,
  312. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
  313. pm8001_mw32(address, 0x64,
  314. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
  315. pm8001_mw32(address, 0x68,
  316. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
  317. pm8001_mw32(address, 0x6C,
  318. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
  319. pm8001_mw32(address, 0x70,
  320. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
  321. }
  322. /**
  323. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  324. * @pm8001_ha: our hba card information
  325. */
  326. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  327. int number)
  328. {
  329. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  330. u16 offset = number * 0x20;
  331. pm8001_mw32(address, offset + 0x00,
  332. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  333. pm8001_mw32(address, offset + 0x04,
  334. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  335. pm8001_mw32(address, offset + 0x08,
  336. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  337. pm8001_mw32(address, offset + 0x0C,
  338. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  339. pm8001_mw32(address, offset + 0x10,
  340. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  341. }
  342. /**
  343. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  344. * @pm8001_ha: our hba card information
  345. */
  346. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  347. int number)
  348. {
  349. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  350. u16 offset = number * 0x24;
  351. pm8001_mw32(address, offset + 0x00,
  352. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  353. pm8001_mw32(address, offset + 0x04,
  354. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  355. pm8001_mw32(address, offset + 0x08,
  356. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  357. pm8001_mw32(address, offset + 0x0C,
  358. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  359. pm8001_mw32(address, offset + 0x10,
  360. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  361. pm8001_mw32(address, offset + 0x1C,
  362. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  363. }
  364. /**
  365. * pm8001_bar4_shift - function is called to shift BAR base address
  366. * @pm8001_ha : our hba card infomation
  367. * @shiftValue : shifting value in memory bar.
  368. */
  369. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  370. {
  371. u32 regVal;
  372. unsigned long start;
  373. /* program the inbound AXI translation Lower Address */
  374. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  375. /* confirm the setting is written */
  376. start = jiffies + HZ; /* 1 sec */
  377. do {
  378. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  379. } while ((regVal != shiftValue) && time_before(jiffies, start));
  380. if (regVal != shiftValue) {
  381. PM8001_INIT_DBG(pm8001_ha,
  382. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  383. " = 0x%x\n", regVal));
  384. return -1;
  385. }
  386. return 0;
  387. }
  388. /**
  389. * mpi_set_phys_g3_with_ssc
  390. * @pm8001_ha: our hba card information
  391. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  392. */
  393. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  394. u32 SSCbit)
  395. {
  396. u32 value, offset, i;
  397. unsigned long flags;
  398. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  399. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  400. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  401. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  402. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  403. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  404. #define SNW3_PHY_CAPABILITIES_PARITY 31
  405. /*
  406. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  407. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  408. */
  409. spin_lock_irqsave(&pm8001_ha->lock, flags);
  410. if (-1 == pm8001_bar4_shift(pm8001_ha,
  411. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  412. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  413. return;
  414. }
  415. for (i = 0; i < 4; i++) {
  416. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  417. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  418. }
  419. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  420. if (-1 == pm8001_bar4_shift(pm8001_ha,
  421. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  422. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  423. return;
  424. }
  425. for (i = 4; i < 8; i++) {
  426. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  427. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  428. }
  429. /*************************************************************
  430. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  431. Device MABC SMOD0 Controls
  432. Address: (via MEMBASE-III):
  433. Using shifted destination address 0x0_0000: with Offset 0xD8
  434. 31:28 R/W Reserved Do not change
  435. 27:24 R/W SAS_SMOD_SPRDUP 0000
  436. 23:20 R/W SAS_SMOD_SPRDDN 0000
  437. 19:0 R/W Reserved Do not change
  438. Upon power-up this register will read as 0x8990c016,
  439. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  440. so that the written value will be 0x8090c016.
  441. This will ensure only down-spreading SSC is enabled on the SPC.
  442. *************************************************************/
  443. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  444. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  445. /*set the shifted destination address to 0x0 to avoid error operation */
  446. pm8001_bar4_shift(pm8001_ha, 0x0);
  447. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  448. return;
  449. }
  450. /**
  451. * mpi_set_open_retry_interval_reg
  452. * @pm8001_ha: our hba card information
  453. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  454. */
  455. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  456. u32 interval)
  457. {
  458. u32 offset;
  459. u32 value;
  460. u32 i;
  461. unsigned long flags;
  462. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  463. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  464. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  465. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  466. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  467. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  468. spin_lock_irqsave(&pm8001_ha->lock, flags);
  469. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  470. if (-1 == pm8001_bar4_shift(pm8001_ha,
  471. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  472. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  473. return;
  474. }
  475. for (i = 0; i < 4; i++) {
  476. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  477. pm8001_cw32(pm8001_ha, 2, offset, value);
  478. }
  479. if (-1 == pm8001_bar4_shift(pm8001_ha,
  480. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  481. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  482. return;
  483. }
  484. for (i = 4; i < 8; i++) {
  485. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  486. pm8001_cw32(pm8001_ha, 2, offset, value);
  487. }
  488. /*set the shifted destination address to 0x0 to avoid error operation */
  489. pm8001_bar4_shift(pm8001_ha, 0x0);
  490. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  491. return;
  492. }
  493. /**
  494. * mpi_init_check - check firmware initialization status.
  495. * @pm8001_ha: our hba card information
  496. */
  497. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  498. {
  499. u32 max_wait_count;
  500. u32 value;
  501. u32 gst_len_mpistate;
  502. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  503. table is updated */
  504. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  505. /* wait until Inbound DoorBell Clear Register toggled */
  506. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  507. do {
  508. udelay(1);
  509. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  510. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  511. } while ((value != 0) && (--max_wait_count));
  512. if (!max_wait_count)
  513. return -1;
  514. /* check the MPI-State for initialization */
  515. gst_len_mpistate =
  516. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  517. GST_GSTLEN_MPIS_OFFSET);
  518. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  519. return -1;
  520. /* check MPI Initialization error */
  521. gst_len_mpistate = gst_len_mpistate >> 16;
  522. if (0x0000 != gst_len_mpistate)
  523. return -1;
  524. return 0;
  525. }
  526. /**
  527. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  528. * @pm8001_ha: our hba card information
  529. */
  530. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  531. {
  532. u32 value, value1;
  533. u32 max_wait_count;
  534. /* check error state */
  535. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  536. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  537. /* check AAP error */
  538. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  539. /* error state */
  540. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  541. return -1;
  542. }
  543. /* check IOP error */
  544. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  545. /* error state */
  546. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  547. return -1;
  548. }
  549. /* bit 4-31 of scratch pad1 should be zeros if it is not
  550. in error state*/
  551. if (value & SCRATCH_PAD1_STATE_MASK) {
  552. /* error case */
  553. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  554. return -1;
  555. }
  556. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  557. in error state */
  558. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  559. /* error case */
  560. return -1;
  561. }
  562. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  563. /* wait until scratch pad 1 and 2 registers in ready state */
  564. do {
  565. udelay(1);
  566. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  567. & SCRATCH_PAD1_RDY;
  568. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  569. & SCRATCH_PAD2_RDY;
  570. if ((--max_wait_count) == 0)
  571. return -1;
  572. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  573. return 0;
  574. }
  575. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  576. {
  577. void __iomem *base_addr;
  578. u32 value;
  579. u32 offset;
  580. u32 pcibar;
  581. u32 pcilogic;
  582. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  583. offset = value & 0x03FFFFFF;
  584. PM8001_INIT_DBG(pm8001_ha,
  585. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  586. pcilogic = (value & 0xFC000000) >> 26;
  587. pcibar = get_pci_bar_index(pcilogic);
  588. PM8001_INIT_DBG(pm8001_ha,
  589. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  590. pm8001_ha->main_cfg_tbl_addr = base_addr =
  591. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  592. pm8001_ha->general_stat_tbl_addr =
  593. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  594. pm8001_ha->inbnd_q_tbl_addr =
  595. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  596. pm8001_ha->outbnd_q_tbl_addr =
  597. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  598. }
  599. /**
  600. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  601. * @pm8001_ha: our hba card information
  602. */
  603. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  604. {
  605. u8 i = 0;
  606. /* check the firmware status */
  607. if (-1 == check_fw_ready(pm8001_ha)) {
  608. PM8001_FAIL_DBG(pm8001_ha,
  609. pm8001_printk("Firmware is not ready!\n"));
  610. return -EBUSY;
  611. }
  612. /* Initialize pci space address eg: mpi offset */
  613. init_pci_device_addresses(pm8001_ha);
  614. init_default_table_values(pm8001_ha);
  615. read_main_config_table(pm8001_ha);
  616. read_general_status_table(pm8001_ha);
  617. read_inbnd_queue_table(pm8001_ha);
  618. read_outbnd_queue_table(pm8001_ha);
  619. /* update main config table ,inbound table and outbound table */
  620. update_main_config_table(pm8001_ha);
  621. for (i = 0; i < PM8001_MAX_INB_NUM; i++)
  622. update_inbnd_queue_table(pm8001_ha, i);
  623. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++)
  624. update_outbnd_queue_table(pm8001_ha, i);
  625. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  626. /* 7->130ms, 34->500ms, 119->1.5s */
  627. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  628. /* notify firmware update finished and check initialization status */
  629. if (0 == mpi_init_check(pm8001_ha)) {
  630. PM8001_INIT_DBG(pm8001_ha,
  631. pm8001_printk("MPI initialize successful!\n"));
  632. } else
  633. return -EBUSY;
  634. /*This register is a 16-bit timer with a resolution of 1us. This is the
  635. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  636. Zero is not a valid value. A value of 1 in the register will cause the
  637. interrupts to be normal. A value greater than 1 will cause coalescing
  638. delays.*/
  639. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  640. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  641. return 0;
  642. }
  643. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  644. {
  645. u32 max_wait_count;
  646. u32 value;
  647. u32 gst_len_mpistate;
  648. init_pci_device_addresses(pm8001_ha);
  649. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  650. table is stop */
  651. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  652. /* wait until Inbound DoorBell Clear Register toggled */
  653. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  654. do {
  655. udelay(1);
  656. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  657. value &= SPC_MSGU_CFG_TABLE_RESET;
  658. } while ((value != 0) && (--max_wait_count));
  659. if (!max_wait_count) {
  660. PM8001_FAIL_DBG(pm8001_ha,
  661. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  662. return -1;
  663. }
  664. /* check the MPI-State for termination in progress */
  665. /* wait until Inbound DoorBell Clear Register toggled */
  666. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  667. do {
  668. udelay(1);
  669. gst_len_mpistate =
  670. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  671. GST_GSTLEN_MPIS_OFFSET);
  672. if (GST_MPI_STATE_UNINIT ==
  673. (gst_len_mpistate & GST_MPI_STATE_MASK))
  674. break;
  675. } while (--max_wait_count);
  676. if (!max_wait_count) {
  677. PM8001_FAIL_DBG(pm8001_ha,
  678. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  679. gst_len_mpistate & GST_MPI_STATE_MASK));
  680. return -1;
  681. }
  682. return 0;
  683. }
  684. /**
  685. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  686. * @pm8001_ha: our hba card information
  687. */
  688. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  689. {
  690. u32 regVal, regVal1, regVal2;
  691. if (mpi_uninit_check(pm8001_ha) != 0) {
  692. PM8001_FAIL_DBG(pm8001_ha,
  693. pm8001_printk("MPI state is not ready\n"));
  694. return -1;
  695. }
  696. /* read the scratch pad 2 register bit 2 */
  697. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  698. & SCRATCH_PAD2_FWRDY_RST;
  699. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  700. PM8001_INIT_DBG(pm8001_ha,
  701. pm8001_printk("Firmware is ready for reset .\n"));
  702. } else {
  703. unsigned long flags;
  704. /* Trigger NMI twice via RB6 */
  705. spin_lock_irqsave(&pm8001_ha->lock, flags);
  706. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  707. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  708. PM8001_FAIL_DBG(pm8001_ha,
  709. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  710. RB6_ACCESS_REG));
  711. return -1;
  712. }
  713. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  714. RB6_MAGIC_NUMBER_RST);
  715. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  716. /* wait for 100 ms */
  717. mdelay(100);
  718. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  719. SCRATCH_PAD2_FWRDY_RST;
  720. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  721. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  722. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  723. PM8001_FAIL_DBG(pm8001_ha,
  724. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  725. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  726. regVal1, regVal2));
  727. PM8001_FAIL_DBG(pm8001_ha,
  728. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  729. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  730. PM8001_FAIL_DBG(pm8001_ha,
  731. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  732. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  733. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  734. return -1;
  735. }
  736. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  737. }
  738. return 0;
  739. }
  740. /**
  741. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  742. * the FW register status to the originated status.
  743. * @pm8001_ha: our hba card information
  744. * @signature: signature in host scratch pad0 register.
  745. */
  746. static int
  747. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  748. {
  749. u32 regVal, toggleVal;
  750. u32 max_wait_count;
  751. u32 regVal1, regVal2, regVal3;
  752. unsigned long flags;
  753. /* step1: Check FW is ready for soft reset */
  754. if (soft_reset_ready_check(pm8001_ha) != 0) {
  755. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  756. return -1;
  757. }
  758. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  759. value to clear */
  760. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  761. spin_lock_irqsave(&pm8001_ha->lock, flags);
  762. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  763. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  764. PM8001_FAIL_DBG(pm8001_ha,
  765. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  766. MBIC_AAP1_ADDR_BASE));
  767. return -1;
  768. }
  769. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  770. PM8001_INIT_DBG(pm8001_ha,
  771. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  772. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  773. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  774. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  775. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  776. PM8001_FAIL_DBG(pm8001_ha,
  777. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  778. MBIC_IOP_ADDR_BASE));
  779. return -1;
  780. }
  781. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  782. PM8001_INIT_DBG(pm8001_ha,
  783. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  784. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  785. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  786. PM8001_INIT_DBG(pm8001_ha,
  787. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  788. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  789. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  790. PM8001_INIT_DBG(pm8001_ha,
  791. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  792. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  793. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  794. PM8001_INIT_DBG(pm8001_ha,
  795. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  796. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  797. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  798. PM8001_INIT_DBG(pm8001_ha,
  799. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  800. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  801. /* read the scratch pad 1 register bit 2 */
  802. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  803. & SCRATCH_PAD1_RST;
  804. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  805. /* set signature in host scratch pad0 register to tell SPC that the
  806. host performs the soft reset */
  807. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  808. /* read required registers for confirmming */
  809. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  810. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  811. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  812. PM8001_FAIL_DBG(pm8001_ha,
  813. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  814. GSM_ADDR_BASE));
  815. return -1;
  816. }
  817. PM8001_INIT_DBG(pm8001_ha,
  818. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  819. " Reset = 0x%x\n",
  820. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  821. /* step 3: host read GSM Configuration and Reset register */
  822. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  823. /* Put those bits to low */
  824. /* GSM XCBI offset = 0x70 0000
  825. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  826. 0x00 Bit 12 QSSP_SW_RSTB 1
  827. 0x00 Bit 11 RAAE_SW_RSTB 1
  828. 0x00 Bit 9 RB_1_SW_RSTB 1
  829. 0x00 Bit 8 SM_SW_RSTB 1
  830. */
  831. regVal &= ~(0x00003b00);
  832. /* host write GSM Configuration and Reset register */
  833. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  834. PM8001_INIT_DBG(pm8001_ha,
  835. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  836. "Configuration and Reset is set to = 0x%x\n",
  837. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  838. /* step 4: */
  839. /* disable GSM - Read Address Parity Check */
  840. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  841. PM8001_INIT_DBG(pm8001_ha,
  842. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  843. "Enable = 0x%x\n", regVal1));
  844. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  845. PM8001_INIT_DBG(pm8001_ha,
  846. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  847. "is set to = 0x%x\n",
  848. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  849. /* disable GSM - Write Address Parity Check */
  850. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  851. PM8001_INIT_DBG(pm8001_ha,
  852. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  853. " Enable = 0x%x\n", regVal2));
  854. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  855. PM8001_INIT_DBG(pm8001_ha,
  856. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  857. "Enable is set to = 0x%x\n",
  858. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  859. /* disable GSM - Write Data Parity Check */
  860. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  861. PM8001_INIT_DBG(pm8001_ha,
  862. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  863. " Enable = 0x%x\n", regVal3));
  864. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  865. PM8001_INIT_DBG(pm8001_ha,
  866. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  867. "is set to = 0x%x\n",
  868. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  869. /* step 5: delay 10 usec */
  870. udelay(10);
  871. /* step 5-b: set GPIO-0 output control to tristate anyway */
  872. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  873. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  874. PM8001_INIT_DBG(pm8001_ha,
  875. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  876. GPIO_ADDR_BASE));
  877. return -1;
  878. }
  879. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  880. PM8001_INIT_DBG(pm8001_ha,
  881. pm8001_printk("GPIO Output Control Register:"
  882. " = 0x%x\n", regVal));
  883. /* set GPIO-0 output control to tri-state */
  884. regVal &= 0xFFFFFFFC;
  885. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  886. /* Step 6: Reset the IOP and AAP1 */
  887. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  888. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  889. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  890. PM8001_FAIL_DBG(pm8001_ha,
  891. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  892. SPC_TOP_LEVEL_ADDR_BASE));
  893. return -1;
  894. }
  895. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  896. PM8001_INIT_DBG(pm8001_ha,
  897. pm8001_printk("Top Register before resetting IOP/AAP1"
  898. ":= 0x%x\n", regVal));
  899. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  900. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  901. /* step 7: Reset the BDMA/OSSP */
  902. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  903. PM8001_INIT_DBG(pm8001_ha,
  904. pm8001_printk("Top Register before resetting BDMA/OSSP"
  905. ": = 0x%x\n", regVal));
  906. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  907. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  908. /* step 8: delay 10 usec */
  909. udelay(10);
  910. /* step 9: bring the BDMA and OSSP out of reset */
  911. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  912. PM8001_INIT_DBG(pm8001_ha,
  913. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  914. ":= 0x%x\n", regVal));
  915. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  916. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  917. /* step 10: delay 10 usec */
  918. udelay(10);
  919. /* step 11: reads and sets the GSM Configuration and Reset Register */
  920. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  921. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  922. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  923. PM8001_FAIL_DBG(pm8001_ha,
  924. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  925. GSM_ADDR_BASE));
  926. return -1;
  927. }
  928. PM8001_INIT_DBG(pm8001_ha,
  929. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  930. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  931. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  932. /* Put those bits to high */
  933. /* GSM XCBI offset = 0x70 0000
  934. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  935. 0x00 Bit 12 QSSP_SW_RSTB 1
  936. 0x00 Bit 11 RAAE_SW_RSTB 1
  937. 0x00 Bit 9 RB_1_SW_RSTB 1
  938. 0x00 Bit 8 SM_SW_RSTB 1
  939. */
  940. regVal |= (GSM_CONFIG_RESET_VALUE);
  941. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  942. PM8001_INIT_DBG(pm8001_ha,
  943. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  944. " Configuration and Reset is set to = 0x%x\n",
  945. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  946. /* step 12: Restore GSM - Read Address Parity Check */
  947. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  948. /* just for debugging */
  949. PM8001_INIT_DBG(pm8001_ha,
  950. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  951. " = 0x%x\n", regVal));
  952. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  953. PM8001_INIT_DBG(pm8001_ha,
  954. pm8001_printk("GSM 0x700038 - Read Address Parity"
  955. " Check Enable is set to = 0x%x\n",
  956. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  957. /* Restore GSM - Write Address Parity Check */
  958. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  959. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  960. PM8001_INIT_DBG(pm8001_ha,
  961. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  962. " Enable is set to = 0x%x\n",
  963. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  964. /* Restore GSM - Write Data Parity Check */
  965. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  966. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  967. PM8001_INIT_DBG(pm8001_ha,
  968. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  969. "is set to = 0x%x\n",
  970. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  971. /* step 13: bring the IOP and AAP1 out of reset */
  972. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  973. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  974. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  975. PM8001_FAIL_DBG(pm8001_ha,
  976. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  977. SPC_TOP_LEVEL_ADDR_BASE));
  978. return -1;
  979. }
  980. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  981. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  982. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  983. /* step 14: delay 10 usec - Normal Mode */
  984. udelay(10);
  985. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  986. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  987. /* step 15 (Normal Mode): wait until scratch pad1 register
  988. bit 2 toggled */
  989. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  990. do {
  991. udelay(1);
  992. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  993. SCRATCH_PAD1_RST;
  994. } while ((regVal != toggleVal) && (--max_wait_count));
  995. if (!max_wait_count) {
  996. regVal = pm8001_cr32(pm8001_ha, 0,
  997. MSGU_SCRATCH_PAD_1);
  998. PM8001_FAIL_DBG(pm8001_ha,
  999. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  1000. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  1001. toggleVal, regVal));
  1002. PM8001_FAIL_DBG(pm8001_ha,
  1003. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1004. pm8001_cr32(pm8001_ha, 0,
  1005. MSGU_SCRATCH_PAD_0)));
  1006. PM8001_FAIL_DBG(pm8001_ha,
  1007. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  1008. pm8001_cr32(pm8001_ha, 0,
  1009. MSGU_SCRATCH_PAD_2)));
  1010. PM8001_FAIL_DBG(pm8001_ha,
  1011. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1012. pm8001_cr32(pm8001_ha, 0,
  1013. MSGU_SCRATCH_PAD_3)));
  1014. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1015. return -1;
  1016. }
  1017. /* step 16 (Normal) - Clear ODMR and ODCR */
  1018. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1019. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1020. /* step 17 (Normal Mode): wait for the FW and IOP to get
  1021. ready - 1 sec timeout */
  1022. /* Wait for the SPC Configuration Table to be ready */
  1023. if (check_fw_ready(pm8001_ha) == -1) {
  1024. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  1025. /* return error if MPI Configuration Table not ready */
  1026. PM8001_INIT_DBG(pm8001_ha,
  1027. pm8001_printk("FW not ready SCRATCH_PAD1"
  1028. " = 0x%x\n", regVal));
  1029. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  1030. /* return error if MPI Configuration Table not ready */
  1031. PM8001_INIT_DBG(pm8001_ha,
  1032. pm8001_printk("FW not ready SCRATCH_PAD2"
  1033. " = 0x%x\n", regVal));
  1034. PM8001_INIT_DBG(pm8001_ha,
  1035. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1036. pm8001_cr32(pm8001_ha, 0,
  1037. MSGU_SCRATCH_PAD_0)));
  1038. PM8001_INIT_DBG(pm8001_ha,
  1039. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1040. pm8001_cr32(pm8001_ha, 0,
  1041. MSGU_SCRATCH_PAD_3)));
  1042. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1043. return -1;
  1044. }
  1045. }
  1046. pm8001_bar4_shift(pm8001_ha, 0);
  1047. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1048. PM8001_INIT_DBG(pm8001_ha,
  1049. pm8001_printk("SPC soft reset Complete\n"));
  1050. return 0;
  1051. }
  1052. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1053. {
  1054. u32 i;
  1055. u32 regVal;
  1056. PM8001_INIT_DBG(pm8001_ha,
  1057. pm8001_printk("chip reset start\n"));
  1058. /* do SPC chip reset. */
  1059. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1060. regVal &= ~(SPC_REG_RESET_DEVICE);
  1061. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1062. /* delay 10 usec */
  1063. udelay(10);
  1064. /* bring chip reset out of reset */
  1065. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1066. regVal |= SPC_REG_RESET_DEVICE;
  1067. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1068. /* delay 10 usec */
  1069. udelay(10);
  1070. /* wait for 20 msec until the firmware gets reloaded */
  1071. i = 20;
  1072. do {
  1073. mdelay(1);
  1074. } while ((--i) != 0);
  1075. PM8001_INIT_DBG(pm8001_ha,
  1076. pm8001_printk("chip reset finished\n"));
  1077. }
  1078. /**
  1079. * pm8001_chip_iounmap - which maped when initialized.
  1080. * @pm8001_ha: our hba card information
  1081. */
  1082. void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1083. {
  1084. s8 bar, logical = 0;
  1085. for (bar = 0; bar < 6; bar++) {
  1086. /*
  1087. ** logical BARs for SPC:
  1088. ** bar 0 and 1 - logical BAR0
  1089. ** bar 2 and 3 - logical BAR1
  1090. ** bar4 - logical BAR2
  1091. ** bar5 - logical BAR3
  1092. ** Skip the appropriate assignments:
  1093. */
  1094. if ((bar == 1) || (bar == 3))
  1095. continue;
  1096. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1097. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1098. logical++;
  1099. }
  1100. }
  1101. }
  1102. /**
  1103. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1104. * @pm8001_ha: our hba card information
  1105. */
  1106. static void
  1107. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1108. {
  1109. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1110. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1111. }
  1112. /**
  1113. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1114. * @pm8001_ha: our hba card information
  1115. */
  1116. static void
  1117. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1118. {
  1119. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1120. }
  1121. /**
  1122. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1123. * @pm8001_ha: our hba card information
  1124. */
  1125. static void
  1126. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1127. u32 int_vec_idx)
  1128. {
  1129. u32 msi_index;
  1130. u32 value;
  1131. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1132. msi_index += MSIX_TABLE_BASE;
  1133. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1134. value = (1 << int_vec_idx);
  1135. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1136. }
  1137. /**
  1138. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1139. * @pm8001_ha: our hba card information
  1140. */
  1141. static void
  1142. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1143. u32 int_vec_idx)
  1144. {
  1145. u32 msi_index;
  1146. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1147. msi_index += MSIX_TABLE_BASE;
  1148. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1149. }
  1150. /**
  1151. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1152. * @pm8001_ha: our hba card information
  1153. */
  1154. static void
  1155. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1156. {
  1157. #ifdef PM8001_USE_MSIX
  1158. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1159. return;
  1160. #endif
  1161. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1162. }
  1163. /**
  1164. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1165. * @pm8001_ha: our hba card information
  1166. */
  1167. static void
  1168. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1169. {
  1170. #ifdef PM8001_USE_MSIX
  1171. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1172. return;
  1173. #endif
  1174. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1175. }
  1176. /**
  1177. * pm8001_mpi_msg_free_get - get the free message buffer for transfer
  1178. * inbound queue.
  1179. * @circularQ: the inbound queue we want to transfer to HBA.
  1180. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1181. * @messagePtr: the pointer to message.
  1182. */
  1183. int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1184. u16 messageSize, void **messagePtr)
  1185. {
  1186. u32 offset, consumer_index;
  1187. struct mpi_msg_hdr *msgHeader;
  1188. u8 bcCount = 1; /* only support single buffer */
  1189. /* Checks is the requested message size can be allocated in this queue*/
  1190. if (messageSize > IOMB_SIZE_SPCV) {
  1191. *messagePtr = NULL;
  1192. return -1;
  1193. }
  1194. /* Stores the new consumer index */
  1195. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1196. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1197. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1198. le32_to_cpu(circularQ->consumer_index)) {
  1199. *messagePtr = NULL;
  1200. return -1;
  1201. }
  1202. /* get memory IOMB buffer address */
  1203. offset = circularQ->producer_idx * messageSize;
  1204. /* increment to next bcCount element */
  1205. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1206. % PM8001_MPI_QUEUE;
  1207. /* Adds that distance to the base of the region virtual address plus
  1208. the message header size*/
  1209. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1210. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1211. return 0;
  1212. }
  1213. /**
  1214. * pm8001_mpi_build_cmd- build the message queue for transfer, update the PI to
  1215. * FW to tell the fw to get this message from IOMB.
  1216. * @pm8001_ha: our hba card information
  1217. * @circularQ: the inbound queue we want to transfer to HBA.
  1218. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1219. * @payload: the command payload of each operation command.
  1220. */
  1221. int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1222. struct inbound_queue_table *circularQ,
  1223. u32 opCode, void *payload, u32 responseQueue)
  1224. {
  1225. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1226. void *pMessage;
  1227. if (pm8001_mpi_msg_free_get(circularQ, pm8001_ha->iomb_size,
  1228. &pMessage) < 0) {
  1229. PM8001_IO_DBG(pm8001_ha,
  1230. pm8001_printk("No free mpi buffer\n"));
  1231. return -1;
  1232. }
  1233. BUG_ON(!payload);
  1234. /*Copy to the payload*/
  1235. memcpy(pMessage, payload, (pm8001_ha->iomb_size -
  1236. sizeof(struct mpi_msg_hdr)));
  1237. /*Build the header*/
  1238. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1239. | ((responseQueue & 0x3F) << 16)
  1240. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1241. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1242. /*Update the PI to the firmware*/
  1243. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1244. circularQ->pi_offset, circularQ->producer_idx);
  1245. PM8001_IO_DBG(pm8001_ha,
  1246. pm8001_printk("INB Q %x OPCODE:%x , UPDATED PI=%d CI=%d\n",
  1247. responseQueue, opCode, circularQ->producer_idx,
  1248. circularQ->consumer_index));
  1249. return 0;
  1250. }
  1251. u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1252. struct outbound_queue_table *circularQ, u8 bc)
  1253. {
  1254. u32 producer_index;
  1255. struct mpi_msg_hdr *msgHeader;
  1256. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1257. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1258. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1259. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1260. if (pOutBoundMsgHeader != msgHeader) {
  1261. PM8001_FAIL_DBG(pm8001_ha,
  1262. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1263. circularQ->consumer_idx, msgHeader));
  1264. /* Update the producer index from SPC */
  1265. producer_index = pm8001_read_32(circularQ->pi_virt);
  1266. circularQ->producer_index = cpu_to_le32(producer_index);
  1267. PM8001_FAIL_DBG(pm8001_ha,
  1268. pm8001_printk("consumer_idx = %d producer_index = %d"
  1269. "msgHeader = %p\n", circularQ->consumer_idx,
  1270. circularQ->producer_index, msgHeader));
  1271. return 0;
  1272. }
  1273. /* free the circular queue buffer elements associated with the message*/
  1274. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1275. % PM8001_MPI_QUEUE;
  1276. /* update the CI of outbound queue */
  1277. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1278. circularQ->consumer_idx);
  1279. /* Update the producer index from SPC*/
  1280. producer_index = pm8001_read_32(circularQ->pi_virt);
  1281. circularQ->producer_index = cpu_to_le32(producer_index);
  1282. PM8001_IO_DBG(pm8001_ha,
  1283. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1284. circularQ->producer_index));
  1285. return 0;
  1286. }
  1287. /**
  1288. * pm8001_mpi_msg_consume- get the MPI message from outbound queue
  1289. * message table.
  1290. * @pm8001_ha: our hba card information
  1291. * @circularQ: the outbound queue table.
  1292. * @messagePtr1: the message contents of this outbound message.
  1293. * @pBC: the message size.
  1294. */
  1295. u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1296. struct outbound_queue_table *circularQ,
  1297. void **messagePtr1, u8 *pBC)
  1298. {
  1299. struct mpi_msg_hdr *msgHeader;
  1300. __le32 msgHeader_tmp;
  1301. u32 header_tmp;
  1302. do {
  1303. /* If there are not-yet-delivered messages ... */
  1304. if (le32_to_cpu(circularQ->producer_index)
  1305. != circularQ->consumer_idx) {
  1306. /*Get the pointer to the circular queue buffer element*/
  1307. msgHeader = (struct mpi_msg_hdr *)
  1308. (circularQ->base_virt +
  1309. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1310. /* read header */
  1311. header_tmp = pm8001_read_32(msgHeader);
  1312. msgHeader_tmp = cpu_to_le32(header_tmp);
  1313. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1314. if (OPC_OUB_SKIP_ENTRY !=
  1315. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1316. *messagePtr1 =
  1317. ((u8 *)msgHeader) +
  1318. sizeof(struct mpi_msg_hdr);
  1319. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1320. >> 24) & 0x1f);
  1321. PM8001_IO_DBG(pm8001_ha,
  1322. pm8001_printk(": CI=%d PI=%d "
  1323. "msgHeader=%x\n",
  1324. circularQ->consumer_idx,
  1325. circularQ->producer_index,
  1326. msgHeader_tmp));
  1327. return MPI_IO_STATUS_SUCCESS;
  1328. } else {
  1329. circularQ->consumer_idx =
  1330. (circularQ->consumer_idx +
  1331. ((le32_to_cpu(msgHeader_tmp)
  1332. >> 24) & 0x1f))
  1333. % PM8001_MPI_QUEUE;
  1334. msgHeader_tmp = 0;
  1335. pm8001_write_32(msgHeader, 0, 0);
  1336. /* update the CI of outbound queue */
  1337. pm8001_cw32(pm8001_ha,
  1338. circularQ->ci_pci_bar,
  1339. circularQ->ci_offset,
  1340. circularQ->consumer_idx);
  1341. }
  1342. } else {
  1343. circularQ->consumer_idx =
  1344. (circularQ->consumer_idx +
  1345. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1346. 0x1f)) % PM8001_MPI_QUEUE;
  1347. msgHeader_tmp = 0;
  1348. pm8001_write_32(msgHeader, 0, 0);
  1349. /* update the CI of outbound queue */
  1350. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1351. circularQ->ci_offset,
  1352. circularQ->consumer_idx);
  1353. return MPI_IO_STATUS_FAIL;
  1354. }
  1355. } else {
  1356. u32 producer_index;
  1357. void *pi_virt = circularQ->pi_virt;
  1358. /* Update the producer index from SPC */
  1359. producer_index = pm8001_read_32(pi_virt);
  1360. circularQ->producer_index = cpu_to_le32(producer_index);
  1361. }
  1362. } while (le32_to_cpu(circularQ->producer_index) !=
  1363. circularQ->consumer_idx);
  1364. /* while we don't have any more not-yet-delivered message */
  1365. /* report empty */
  1366. return MPI_IO_STATUS_BUSY;
  1367. }
  1368. void pm8001_work_fn(struct work_struct *work)
  1369. {
  1370. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1371. struct pm8001_device *pm8001_dev;
  1372. struct domain_device *dev;
  1373. /*
  1374. * So far, all users of this stash an associated structure here.
  1375. * If we get here, and this pointer is null, then the action
  1376. * was cancelled. This nullification happens when the device
  1377. * goes away.
  1378. */
  1379. pm8001_dev = pw->data; /* Most stash device structure */
  1380. if ((pm8001_dev == NULL)
  1381. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1382. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1383. kfree(pw);
  1384. return;
  1385. }
  1386. switch (pw->handler) {
  1387. case IO_XFER_ERROR_BREAK:
  1388. { /* This one stashes the sas_task instead */
  1389. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1390. u32 tag;
  1391. struct pm8001_ccb_info *ccb;
  1392. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1393. unsigned long flags, flags1;
  1394. struct task_status_struct *ts;
  1395. int i;
  1396. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1397. break; /* Task still on lu */
  1398. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1399. spin_lock_irqsave(&t->task_state_lock, flags1);
  1400. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1401. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1402. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1403. break; /* Task got completed by another */
  1404. }
  1405. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1406. /* Search for a possible ccb that matches the task */
  1407. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1408. ccb = &pm8001_ha->ccb_info[i];
  1409. tag = ccb->ccb_tag;
  1410. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1411. break;
  1412. }
  1413. if (!ccb) {
  1414. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1415. break; /* Task got freed by another */
  1416. }
  1417. ts = &t->task_status;
  1418. ts->resp = SAS_TASK_COMPLETE;
  1419. /* Force the midlayer to retry */
  1420. ts->stat = SAS_QUEUE_FULL;
  1421. pm8001_dev = ccb->device;
  1422. if (pm8001_dev)
  1423. pm8001_dev->running_req--;
  1424. spin_lock_irqsave(&t->task_state_lock, flags1);
  1425. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1426. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1427. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1428. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1429. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1430. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1431. " done with event 0x%x resp 0x%x stat 0x%x but"
  1432. " aborted by upper layer!\n",
  1433. t, pw->handler, ts->resp, ts->stat));
  1434. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1435. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1436. } else {
  1437. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1438. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1439. mb();/* in order to force CPU ordering */
  1440. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1441. t->task_done(t);
  1442. }
  1443. } break;
  1444. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1445. { /* This one stashes the sas_task instead */
  1446. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1447. u32 tag;
  1448. struct pm8001_ccb_info *ccb;
  1449. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1450. unsigned long flags, flags1;
  1451. int i, ret = 0;
  1452. PM8001_IO_DBG(pm8001_ha,
  1453. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1454. ret = pm8001_query_task(t);
  1455. PM8001_IO_DBG(pm8001_ha,
  1456. switch (ret) {
  1457. case TMF_RESP_FUNC_SUCC:
  1458. pm8001_printk("...Task on lu\n");
  1459. break;
  1460. case TMF_RESP_FUNC_COMPLETE:
  1461. pm8001_printk("...Task NOT on lu\n");
  1462. break;
  1463. default:
  1464. pm8001_printk("...query task failed!!!\n");
  1465. break;
  1466. });
  1467. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1468. spin_lock_irqsave(&t->task_state_lock, flags1);
  1469. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1470. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1471. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1472. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1473. (void)pm8001_abort_task(t);
  1474. break; /* Task got completed by another */
  1475. }
  1476. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1477. /* Search for a possible ccb that matches the task */
  1478. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1479. ccb = &pm8001_ha->ccb_info[i];
  1480. tag = ccb->ccb_tag;
  1481. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1482. break;
  1483. }
  1484. if (!ccb) {
  1485. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1486. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1487. (void)pm8001_abort_task(t);
  1488. break; /* Task got freed by another */
  1489. }
  1490. pm8001_dev = ccb->device;
  1491. dev = pm8001_dev->sas_device;
  1492. switch (ret) {
  1493. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1494. ccb->open_retry = 1; /* Snub completion */
  1495. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1496. ret = pm8001_abort_task(t);
  1497. ccb->open_retry = 0;
  1498. switch (ret) {
  1499. case TMF_RESP_FUNC_SUCC:
  1500. case TMF_RESP_FUNC_COMPLETE:
  1501. break;
  1502. default: /* device misbehavior */
  1503. ret = TMF_RESP_FUNC_FAILED;
  1504. PM8001_IO_DBG(pm8001_ha,
  1505. pm8001_printk("...Reset phy\n"));
  1506. pm8001_I_T_nexus_reset(dev);
  1507. break;
  1508. }
  1509. break;
  1510. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1511. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1512. /* Do we need to abort the task locally? */
  1513. break;
  1514. default: /* device misbehavior */
  1515. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1516. ret = TMF_RESP_FUNC_FAILED;
  1517. PM8001_IO_DBG(pm8001_ha,
  1518. pm8001_printk("...Reset phy\n"));
  1519. pm8001_I_T_nexus_reset(dev);
  1520. }
  1521. if (ret == TMF_RESP_FUNC_FAILED)
  1522. t = NULL;
  1523. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1524. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1525. } break;
  1526. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1527. dev = pm8001_dev->sas_device;
  1528. pm8001_I_T_nexus_reset(dev);
  1529. break;
  1530. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1531. dev = pm8001_dev->sas_device;
  1532. pm8001_I_T_nexus_reset(dev);
  1533. break;
  1534. case IO_DS_IN_ERROR:
  1535. dev = pm8001_dev->sas_device;
  1536. pm8001_I_T_nexus_reset(dev);
  1537. break;
  1538. case IO_DS_NON_OPERATIONAL:
  1539. dev = pm8001_dev->sas_device;
  1540. pm8001_I_T_nexus_reset(dev);
  1541. break;
  1542. }
  1543. kfree(pw);
  1544. }
  1545. int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1546. int handler)
  1547. {
  1548. struct pm8001_work *pw;
  1549. int ret = 0;
  1550. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1551. if (pw) {
  1552. pw->pm8001_ha = pm8001_ha;
  1553. pw->data = data;
  1554. pw->handler = handler;
  1555. INIT_WORK(&pw->work, pm8001_work_fn);
  1556. queue_work(pm8001_wq, &pw->work);
  1557. } else
  1558. ret = -ENOMEM;
  1559. return ret;
  1560. }
  1561. /**
  1562. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1563. * @pm8001_ha: our hba card information
  1564. * @piomb: the message contents of this outbound message.
  1565. *
  1566. * When FW has completed a ssp request for example a IO request, after it has
  1567. * filled the SG data with the data, it will trigger this event represent
  1568. * that he has finished the job,please check the coresponding buffer.
  1569. * So we will tell the caller who maybe waiting the result to tell upper layer
  1570. * that the task has been finished.
  1571. */
  1572. static void
  1573. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1574. {
  1575. struct sas_task *t;
  1576. struct pm8001_ccb_info *ccb;
  1577. unsigned long flags;
  1578. u32 status;
  1579. u32 param;
  1580. u32 tag;
  1581. struct ssp_completion_resp *psspPayload;
  1582. struct task_status_struct *ts;
  1583. struct ssp_response_iu *iu;
  1584. struct pm8001_device *pm8001_dev;
  1585. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1586. status = le32_to_cpu(psspPayload->status);
  1587. tag = le32_to_cpu(psspPayload->tag);
  1588. ccb = &pm8001_ha->ccb_info[tag];
  1589. if ((status == IO_ABORTED) && ccb->open_retry) {
  1590. /* Being completed by another */
  1591. ccb->open_retry = 0;
  1592. return;
  1593. }
  1594. pm8001_dev = ccb->device;
  1595. param = le32_to_cpu(psspPayload->param);
  1596. t = ccb->task;
  1597. if (status && status != IO_UNDERFLOW)
  1598. PM8001_FAIL_DBG(pm8001_ha,
  1599. pm8001_printk("sas IO status 0x%x\n", status));
  1600. if (unlikely(!t || !t->lldd_task || !t->dev))
  1601. return;
  1602. ts = &t->task_status;
  1603. switch (status) {
  1604. case IO_SUCCESS:
  1605. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1606. ",param = %d\n", param));
  1607. if (param == 0) {
  1608. ts->resp = SAS_TASK_COMPLETE;
  1609. ts->stat = SAM_STAT_GOOD;
  1610. } else {
  1611. ts->resp = SAS_TASK_COMPLETE;
  1612. ts->stat = SAS_PROTO_RESPONSE;
  1613. ts->residual = param;
  1614. iu = &psspPayload->ssp_resp_iu;
  1615. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1616. }
  1617. if (pm8001_dev)
  1618. pm8001_dev->running_req--;
  1619. break;
  1620. case IO_ABORTED:
  1621. PM8001_IO_DBG(pm8001_ha,
  1622. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1623. ts->resp = SAS_TASK_COMPLETE;
  1624. ts->stat = SAS_ABORTED_TASK;
  1625. break;
  1626. case IO_UNDERFLOW:
  1627. /* SSP Completion with error */
  1628. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1629. ",param = %d\n", param));
  1630. ts->resp = SAS_TASK_COMPLETE;
  1631. ts->stat = SAS_DATA_UNDERRUN;
  1632. ts->residual = param;
  1633. if (pm8001_dev)
  1634. pm8001_dev->running_req--;
  1635. break;
  1636. case IO_NO_DEVICE:
  1637. PM8001_IO_DBG(pm8001_ha,
  1638. pm8001_printk("IO_NO_DEVICE\n"));
  1639. ts->resp = SAS_TASK_UNDELIVERED;
  1640. ts->stat = SAS_PHY_DOWN;
  1641. break;
  1642. case IO_XFER_ERROR_BREAK:
  1643. PM8001_IO_DBG(pm8001_ha,
  1644. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1645. ts->resp = SAS_TASK_COMPLETE;
  1646. ts->stat = SAS_OPEN_REJECT;
  1647. /* Force the midlayer to retry */
  1648. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1649. break;
  1650. case IO_XFER_ERROR_PHY_NOT_READY:
  1651. PM8001_IO_DBG(pm8001_ha,
  1652. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1653. ts->resp = SAS_TASK_COMPLETE;
  1654. ts->stat = SAS_OPEN_REJECT;
  1655. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1656. break;
  1657. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1658. PM8001_IO_DBG(pm8001_ha,
  1659. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1660. ts->resp = SAS_TASK_COMPLETE;
  1661. ts->stat = SAS_OPEN_REJECT;
  1662. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1663. break;
  1664. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1665. PM8001_IO_DBG(pm8001_ha,
  1666. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1667. ts->resp = SAS_TASK_COMPLETE;
  1668. ts->stat = SAS_OPEN_REJECT;
  1669. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1670. break;
  1671. case IO_OPEN_CNX_ERROR_BREAK:
  1672. PM8001_IO_DBG(pm8001_ha,
  1673. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1674. ts->resp = SAS_TASK_COMPLETE;
  1675. ts->stat = SAS_OPEN_REJECT;
  1676. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1677. break;
  1678. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1679. PM8001_IO_DBG(pm8001_ha,
  1680. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1681. ts->resp = SAS_TASK_COMPLETE;
  1682. ts->stat = SAS_OPEN_REJECT;
  1683. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1684. if (!t->uldd_task)
  1685. pm8001_handle_event(pm8001_ha,
  1686. pm8001_dev,
  1687. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1688. break;
  1689. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1690. PM8001_IO_DBG(pm8001_ha,
  1691. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1692. ts->resp = SAS_TASK_COMPLETE;
  1693. ts->stat = SAS_OPEN_REJECT;
  1694. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1695. break;
  1696. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1697. PM8001_IO_DBG(pm8001_ha,
  1698. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1699. "NOT_SUPPORTED\n"));
  1700. ts->resp = SAS_TASK_COMPLETE;
  1701. ts->stat = SAS_OPEN_REJECT;
  1702. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1703. break;
  1704. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1705. PM8001_IO_DBG(pm8001_ha,
  1706. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1707. ts->resp = SAS_TASK_UNDELIVERED;
  1708. ts->stat = SAS_OPEN_REJECT;
  1709. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1710. break;
  1711. case IO_XFER_ERROR_NAK_RECEIVED:
  1712. PM8001_IO_DBG(pm8001_ha,
  1713. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1714. ts->resp = SAS_TASK_COMPLETE;
  1715. ts->stat = SAS_OPEN_REJECT;
  1716. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1717. break;
  1718. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1719. PM8001_IO_DBG(pm8001_ha,
  1720. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1721. ts->resp = SAS_TASK_COMPLETE;
  1722. ts->stat = SAS_NAK_R_ERR;
  1723. break;
  1724. case IO_XFER_ERROR_DMA:
  1725. PM8001_IO_DBG(pm8001_ha,
  1726. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1727. ts->resp = SAS_TASK_COMPLETE;
  1728. ts->stat = SAS_OPEN_REJECT;
  1729. break;
  1730. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1731. PM8001_IO_DBG(pm8001_ha,
  1732. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1733. ts->resp = SAS_TASK_COMPLETE;
  1734. ts->stat = SAS_OPEN_REJECT;
  1735. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1736. break;
  1737. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1738. PM8001_IO_DBG(pm8001_ha,
  1739. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1740. ts->resp = SAS_TASK_COMPLETE;
  1741. ts->stat = SAS_OPEN_REJECT;
  1742. break;
  1743. case IO_PORT_IN_RESET:
  1744. PM8001_IO_DBG(pm8001_ha,
  1745. pm8001_printk("IO_PORT_IN_RESET\n"));
  1746. ts->resp = SAS_TASK_COMPLETE;
  1747. ts->stat = SAS_OPEN_REJECT;
  1748. break;
  1749. case IO_DS_NON_OPERATIONAL:
  1750. PM8001_IO_DBG(pm8001_ha,
  1751. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1752. ts->resp = SAS_TASK_COMPLETE;
  1753. ts->stat = SAS_OPEN_REJECT;
  1754. if (!t->uldd_task)
  1755. pm8001_handle_event(pm8001_ha,
  1756. pm8001_dev,
  1757. IO_DS_NON_OPERATIONAL);
  1758. break;
  1759. case IO_DS_IN_RECOVERY:
  1760. PM8001_IO_DBG(pm8001_ha,
  1761. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1762. ts->resp = SAS_TASK_COMPLETE;
  1763. ts->stat = SAS_OPEN_REJECT;
  1764. break;
  1765. case IO_TM_TAG_NOT_FOUND:
  1766. PM8001_IO_DBG(pm8001_ha,
  1767. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1768. ts->resp = SAS_TASK_COMPLETE;
  1769. ts->stat = SAS_OPEN_REJECT;
  1770. break;
  1771. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1772. PM8001_IO_DBG(pm8001_ha,
  1773. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1774. ts->resp = SAS_TASK_COMPLETE;
  1775. ts->stat = SAS_OPEN_REJECT;
  1776. break;
  1777. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1778. PM8001_IO_DBG(pm8001_ha,
  1779. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1780. ts->resp = SAS_TASK_COMPLETE;
  1781. ts->stat = SAS_OPEN_REJECT;
  1782. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1783. break;
  1784. default:
  1785. PM8001_IO_DBG(pm8001_ha,
  1786. pm8001_printk("Unknown status 0x%x\n", status));
  1787. /* not allowed case. Therefore, return failed status */
  1788. ts->resp = SAS_TASK_COMPLETE;
  1789. ts->stat = SAS_OPEN_REJECT;
  1790. break;
  1791. }
  1792. PM8001_IO_DBG(pm8001_ha,
  1793. pm8001_printk("scsi_status = %x \n ",
  1794. psspPayload->ssp_resp_iu.status));
  1795. spin_lock_irqsave(&t->task_state_lock, flags);
  1796. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1797. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1798. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1799. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1800. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1801. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1802. " io_status 0x%x resp 0x%x "
  1803. "stat 0x%x but aborted by upper layer!\n",
  1804. t, status, ts->resp, ts->stat));
  1805. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1806. } else {
  1807. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1808. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1809. mb();/* in order to force CPU ordering */
  1810. t->task_done(t);
  1811. }
  1812. }
  1813. /*See the comments for mpi_ssp_completion */
  1814. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1815. {
  1816. struct sas_task *t;
  1817. unsigned long flags;
  1818. struct task_status_struct *ts;
  1819. struct pm8001_ccb_info *ccb;
  1820. struct pm8001_device *pm8001_dev;
  1821. struct ssp_event_resp *psspPayload =
  1822. (struct ssp_event_resp *)(piomb + 4);
  1823. u32 event = le32_to_cpu(psspPayload->event);
  1824. u32 tag = le32_to_cpu(psspPayload->tag);
  1825. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1826. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1827. ccb = &pm8001_ha->ccb_info[tag];
  1828. t = ccb->task;
  1829. pm8001_dev = ccb->device;
  1830. if (event)
  1831. PM8001_FAIL_DBG(pm8001_ha,
  1832. pm8001_printk("sas IO status 0x%x\n", event));
  1833. if (unlikely(!t || !t->lldd_task || !t->dev))
  1834. return;
  1835. ts = &t->task_status;
  1836. PM8001_IO_DBG(pm8001_ha,
  1837. pm8001_printk("port_id = %x,device_id = %x\n",
  1838. port_id, dev_id));
  1839. switch (event) {
  1840. case IO_OVERFLOW:
  1841. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1842. ts->resp = SAS_TASK_COMPLETE;
  1843. ts->stat = SAS_DATA_OVERRUN;
  1844. ts->residual = 0;
  1845. if (pm8001_dev)
  1846. pm8001_dev->running_req--;
  1847. break;
  1848. case IO_XFER_ERROR_BREAK:
  1849. PM8001_IO_DBG(pm8001_ha,
  1850. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1851. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1852. return;
  1853. case IO_XFER_ERROR_PHY_NOT_READY:
  1854. PM8001_IO_DBG(pm8001_ha,
  1855. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1856. ts->resp = SAS_TASK_COMPLETE;
  1857. ts->stat = SAS_OPEN_REJECT;
  1858. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1859. break;
  1860. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1861. PM8001_IO_DBG(pm8001_ha,
  1862. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1863. "_SUPPORTED\n"));
  1864. ts->resp = SAS_TASK_COMPLETE;
  1865. ts->stat = SAS_OPEN_REJECT;
  1866. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1867. break;
  1868. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1869. PM8001_IO_DBG(pm8001_ha,
  1870. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1871. ts->resp = SAS_TASK_COMPLETE;
  1872. ts->stat = SAS_OPEN_REJECT;
  1873. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1874. break;
  1875. case IO_OPEN_CNX_ERROR_BREAK:
  1876. PM8001_IO_DBG(pm8001_ha,
  1877. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1878. ts->resp = SAS_TASK_COMPLETE;
  1879. ts->stat = SAS_OPEN_REJECT;
  1880. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1881. break;
  1882. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1883. PM8001_IO_DBG(pm8001_ha,
  1884. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1885. ts->resp = SAS_TASK_COMPLETE;
  1886. ts->stat = SAS_OPEN_REJECT;
  1887. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1888. if (!t->uldd_task)
  1889. pm8001_handle_event(pm8001_ha,
  1890. pm8001_dev,
  1891. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1892. break;
  1893. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1894. PM8001_IO_DBG(pm8001_ha,
  1895. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1896. ts->resp = SAS_TASK_COMPLETE;
  1897. ts->stat = SAS_OPEN_REJECT;
  1898. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1899. break;
  1900. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1901. PM8001_IO_DBG(pm8001_ha,
  1902. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1903. "NOT_SUPPORTED\n"));
  1904. ts->resp = SAS_TASK_COMPLETE;
  1905. ts->stat = SAS_OPEN_REJECT;
  1906. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1907. break;
  1908. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1909. PM8001_IO_DBG(pm8001_ha,
  1910. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1911. ts->resp = SAS_TASK_COMPLETE;
  1912. ts->stat = SAS_OPEN_REJECT;
  1913. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1914. break;
  1915. case IO_XFER_ERROR_NAK_RECEIVED:
  1916. PM8001_IO_DBG(pm8001_ha,
  1917. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1918. ts->resp = SAS_TASK_COMPLETE;
  1919. ts->stat = SAS_OPEN_REJECT;
  1920. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1921. break;
  1922. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1923. PM8001_IO_DBG(pm8001_ha,
  1924. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1925. ts->resp = SAS_TASK_COMPLETE;
  1926. ts->stat = SAS_NAK_R_ERR;
  1927. break;
  1928. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1929. PM8001_IO_DBG(pm8001_ha,
  1930. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1931. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1932. return;
  1933. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1934. PM8001_IO_DBG(pm8001_ha,
  1935. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1936. ts->resp = SAS_TASK_COMPLETE;
  1937. ts->stat = SAS_DATA_OVERRUN;
  1938. break;
  1939. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1940. PM8001_IO_DBG(pm8001_ha,
  1941. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1942. ts->resp = SAS_TASK_COMPLETE;
  1943. ts->stat = SAS_DATA_OVERRUN;
  1944. break;
  1945. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1946. PM8001_IO_DBG(pm8001_ha,
  1947. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1948. ts->resp = SAS_TASK_COMPLETE;
  1949. ts->stat = SAS_DATA_OVERRUN;
  1950. break;
  1951. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1952. PM8001_IO_DBG(pm8001_ha,
  1953. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1954. ts->resp = SAS_TASK_COMPLETE;
  1955. ts->stat = SAS_DATA_OVERRUN;
  1956. break;
  1957. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1958. PM8001_IO_DBG(pm8001_ha,
  1959. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1960. ts->resp = SAS_TASK_COMPLETE;
  1961. ts->stat = SAS_DATA_OVERRUN;
  1962. break;
  1963. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1964. PM8001_IO_DBG(pm8001_ha,
  1965. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1966. ts->resp = SAS_TASK_COMPLETE;
  1967. ts->stat = SAS_DATA_OVERRUN;
  1968. break;
  1969. case IO_XFER_CMD_FRAME_ISSUED:
  1970. PM8001_IO_DBG(pm8001_ha,
  1971. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1972. return;
  1973. default:
  1974. PM8001_IO_DBG(pm8001_ha,
  1975. pm8001_printk("Unknown status 0x%x\n", event));
  1976. /* not allowed case. Therefore, return failed status */
  1977. ts->resp = SAS_TASK_COMPLETE;
  1978. ts->stat = SAS_DATA_OVERRUN;
  1979. break;
  1980. }
  1981. spin_lock_irqsave(&t->task_state_lock, flags);
  1982. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1983. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1984. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1985. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1986. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1987. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1988. " event 0x%x resp 0x%x "
  1989. "stat 0x%x but aborted by upper layer!\n",
  1990. t, event, ts->resp, ts->stat));
  1991. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1992. } else {
  1993. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1994. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1995. mb();/* in order to force CPU ordering */
  1996. t->task_done(t);
  1997. }
  1998. }
  1999. /*See the comments for mpi_ssp_completion */
  2000. static void
  2001. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2002. {
  2003. struct sas_task *t;
  2004. struct pm8001_ccb_info *ccb;
  2005. u32 param;
  2006. u32 status;
  2007. u32 tag;
  2008. struct sata_completion_resp *psataPayload;
  2009. struct task_status_struct *ts;
  2010. struct ata_task_resp *resp ;
  2011. u32 *sata_resp;
  2012. struct pm8001_device *pm8001_dev;
  2013. unsigned long flags;
  2014. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  2015. status = le32_to_cpu(psataPayload->status);
  2016. tag = le32_to_cpu(psataPayload->tag);
  2017. ccb = &pm8001_ha->ccb_info[tag];
  2018. param = le32_to_cpu(psataPayload->param);
  2019. t = ccb->task;
  2020. ts = &t->task_status;
  2021. pm8001_dev = ccb->device;
  2022. if (status)
  2023. PM8001_FAIL_DBG(pm8001_ha,
  2024. pm8001_printk("sata IO status 0x%x\n", status));
  2025. if (unlikely(!t || !t->lldd_task || !t->dev))
  2026. return;
  2027. switch (status) {
  2028. case IO_SUCCESS:
  2029. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2030. if (param == 0) {
  2031. ts->resp = SAS_TASK_COMPLETE;
  2032. ts->stat = SAM_STAT_GOOD;
  2033. } else {
  2034. u8 len;
  2035. ts->resp = SAS_TASK_COMPLETE;
  2036. ts->stat = SAS_PROTO_RESPONSE;
  2037. ts->residual = param;
  2038. PM8001_IO_DBG(pm8001_ha,
  2039. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  2040. param));
  2041. sata_resp = &psataPayload->sata_resp[0];
  2042. resp = (struct ata_task_resp *)ts->buf;
  2043. if (t->ata_task.dma_xfer == 0 &&
  2044. t->data_dir == PCI_DMA_FROMDEVICE) {
  2045. len = sizeof(struct pio_setup_fis);
  2046. PM8001_IO_DBG(pm8001_ha,
  2047. pm8001_printk("PIO read len = %d\n", len));
  2048. } else if (t->ata_task.use_ncq) {
  2049. len = sizeof(struct set_dev_bits_fis);
  2050. PM8001_IO_DBG(pm8001_ha,
  2051. pm8001_printk("FPDMA len = %d\n", len));
  2052. } else {
  2053. len = sizeof(struct dev_to_host_fis);
  2054. PM8001_IO_DBG(pm8001_ha,
  2055. pm8001_printk("other len = %d\n", len));
  2056. }
  2057. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2058. resp->frame_len = len;
  2059. memcpy(&resp->ending_fis[0], sata_resp, len);
  2060. ts->buf_valid_size = sizeof(*resp);
  2061. } else
  2062. PM8001_IO_DBG(pm8001_ha,
  2063. pm8001_printk("response to large\n"));
  2064. }
  2065. if (pm8001_dev)
  2066. pm8001_dev->running_req--;
  2067. break;
  2068. case IO_ABORTED:
  2069. PM8001_IO_DBG(pm8001_ha,
  2070. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2071. ts->resp = SAS_TASK_COMPLETE;
  2072. ts->stat = SAS_ABORTED_TASK;
  2073. if (pm8001_dev)
  2074. pm8001_dev->running_req--;
  2075. break;
  2076. /* following cases are to do cases */
  2077. case IO_UNDERFLOW:
  2078. /* SATA Completion with error */
  2079. PM8001_IO_DBG(pm8001_ha,
  2080. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2081. ts->resp = SAS_TASK_COMPLETE;
  2082. ts->stat = SAS_DATA_UNDERRUN;
  2083. ts->residual = param;
  2084. if (pm8001_dev)
  2085. pm8001_dev->running_req--;
  2086. break;
  2087. case IO_NO_DEVICE:
  2088. PM8001_IO_DBG(pm8001_ha,
  2089. pm8001_printk("IO_NO_DEVICE\n"));
  2090. ts->resp = SAS_TASK_UNDELIVERED;
  2091. ts->stat = SAS_PHY_DOWN;
  2092. break;
  2093. case IO_XFER_ERROR_BREAK:
  2094. PM8001_IO_DBG(pm8001_ha,
  2095. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2096. ts->resp = SAS_TASK_COMPLETE;
  2097. ts->stat = SAS_INTERRUPTED;
  2098. break;
  2099. case IO_XFER_ERROR_PHY_NOT_READY:
  2100. PM8001_IO_DBG(pm8001_ha,
  2101. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2102. ts->resp = SAS_TASK_COMPLETE;
  2103. ts->stat = SAS_OPEN_REJECT;
  2104. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2105. break;
  2106. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2107. PM8001_IO_DBG(pm8001_ha,
  2108. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2109. "_SUPPORTED\n"));
  2110. ts->resp = SAS_TASK_COMPLETE;
  2111. ts->stat = SAS_OPEN_REJECT;
  2112. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2113. break;
  2114. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2115. PM8001_IO_DBG(pm8001_ha,
  2116. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2117. ts->resp = SAS_TASK_COMPLETE;
  2118. ts->stat = SAS_OPEN_REJECT;
  2119. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2120. break;
  2121. case IO_OPEN_CNX_ERROR_BREAK:
  2122. PM8001_IO_DBG(pm8001_ha,
  2123. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2124. ts->resp = SAS_TASK_COMPLETE;
  2125. ts->stat = SAS_OPEN_REJECT;
  2126. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2127. break;
  2128. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2129. PM8001_IO_DBG(pm8001_ha,
  2130. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2131. ts->resp = SAS_TASK_COMPLETE;
  2132. ts->stat = SAS_DEV_NO_RESPONSE;
  2133. if (!t->uldd_task) {
  2134. pm8001_handle_event(pm8001_ha,
  2135. pm8001_dev,
  2136. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2137. ts->resp = SAS_TASK_UNDELIVERED;
  2138. ts->stat = SAS_QUEUE_FULL;
  2139. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2140. mb();/*in order to force CPU ordering*/
  2141. spin_unlock_irq(&pm8001_ha->lock);
  2142. t->task_done(t);
  2143. spin_lock_irq(&pm8001_ha->lock);
  2144. return;
  2145. }
  2146. break;
  2147. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2148. PM8001_IO_DBG(pm8001_ha,
  2149. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2150. ts->resp = SAS_TASK_UNDELIVERED;
  2151. ts->stat = SAS_OPEN_REJECT;
  2152. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2153. if (!t->uldd_task) {
  2154. pm8001_handle_event(pm8001_ha,
  2155. pm8001_dev,
  2156. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2157. ts->resp = SAS_TASK_UNDELIVERED;
  2158. ts->stat = SAS_QUEUE_FULL;
  2159. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2160. mb();/*ditto*/
  2161. spin_unlock_irq(&pm8001_ha->lock);
  2162. t->task_done(t);
  2163. spin_lock_irq(&pm8001_ha->lock);
  2164. return;
  2165. }
  2166. break;
  2167. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2168. PM8001_IO_DBG(pm8001_ha,
  2169. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2170. "NOT_SUPPORTED\n"));
  2171. ts->resp = SAS_TASK_COMPLETE;
  2172. ts->stat = SAS_OPEN_REJECT;
  2173. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2174. break;
  2175. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2176. PM8001_IO_DBG(pm8001_ha,
  2177. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2178. "_BUSY\n"));
  2179. ts->resp = SAS_TASK_COMPLETE;
  2180. ts->stat = SAS_DEV_NO_RESPONSE;
  2181. if (!t->uldd_task) {
  2182. pm8001_handle_event(pm8001_ha,
  2183. pm8001_dev,
  2184. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2185. ts->resp = SAS_TASK_UNDELIVERED;
  2186. ts->stat = SAS_QUEUE_FULL;
  2187. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2188. mb();/* ditto*/
  2189. spin_unlock_irq(&pm8001_ha->lock);
  2190. t->task_done(t);
  2191. spin_lock_irq(&pm8001_ha->lock);
  2192. return;
  2193. }
  2194. break;
  2195. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2196. PM8001_IO_DBG(pm8001_ha,
  2197. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2198. ts->resp = SAS_TASK_COMPLETE;
  2199. ts->stat = SAS_OPEN_REJECT;
  2200. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2201. break;
  2202. case IO_XFER_ERROR_NAK_RECEIVED:
  2203. PM8001_IO_DBG(pm8001_ha,
  2204. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2205. ts->resp = SAS_TASK_COMPLETE;
  2206. ts->stat = SAS_NAK_R_ERR;
  2207. break;
  2208. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2209. PM8001_IO_DBG(pm8001_ha,
  2210. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2211. ts->resp = SAS_TASK_COMPLETE;
  2212. ts->stat = SAS_NAK_R_ERR;
  2213. break;
  2214. case IO_XFER_ERROR_DMA:
  2215. PM8001_IO_DBG(pm8001_ha,
  2216. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2217. ts->resp = SAS_TASK_COMPLETE;
  2218. ts->stat = SAS_ABORTED_TASK;
  2219. break;
  2220. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2221. PM8001_IO_DBG(pm8001_ha,
  2222. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2223. ts->resp = SAS_TASK_UNDELIVERED;
  2224. ts->stat = SAS_DEV_NO_RESPONSE;
  2225. break;
  2226. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2227. PM8001_IO_DBG(pm8001_ha,
  2228. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2229. ts->resp = SAS_TASK_COMPLETE;
  2230. ts->stat = SAS_DATA_UNDERRUN;
  2231. break;
  2232. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2233. PM8001_IO_DBG(pm8001_ha,
  2234. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2235. ts->resp = SAS_TASK_COMPLETE;
  2236. ts->stat = SAS_OPEN_TO;
  2237. break;
  2238. case IO_PORT_IN_RESET:
  2239. PM8001_IO_DBG(pm8001_ha,
  2240. pm8001_printk("IO_PORT_IN_RESET\n"));
  2241. ts->resp = SAS_TASK_COMPLETE;
  2242. ts->stat = SAS_DEV_NO_RESPONSE;
  2243. break;
  2244. case IO_DS_NON_OPERATIONAL:
  2245. PM8001_IO_DBG(pm8001_ha,
  2246. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2247. ts->resp = SAS_TASK_COMPLETE;
  2248. ts->stat = SAS_DEV_NO_RESPONSE;
  2249. if (!t->uldd_task) {
  2250. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2251. IO_DS_NON_OPERATIONAL);
  2252. ts->resp = SAS_TASK_UNDELIVERED;
  2253. ts->stat = SAS_QUEUE_FULL;
  2254. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2255. mb();/*ditto*/
  2256. spin_unlock_irq(&pm8001_ha->lock);
  2257. t->task_done(t);
  2258. spin_lock_irq(&pm8001_ha->lock);
  2259. return;
  2260. }
  2261. break;
  2262. case IO_DS_IN_RECOVERY:
  2263. PM8001_IO_DBG(pm8001_ha,
  2264. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2265. ts->resp = SAS_TASK_COMPLETE;
  2266. ts->stat = SAS_DEV_NO_RESPONSE;
  2267. break;
  2268. case IO_DS_IN_ERROR:
  2269. PM8001_IO_DBG(pm8001_ha,
  2270. pm8001_printk("IO_DS_IN_ERROR\n"));
  2271. ts->resp = SAS_TASK_COMPLETE;
  2272. ts->stat = SAS_DEV_NO_RESPONSE;
  2273. if (!t->uldd_task) {
  2274. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2275. IO_DS_IN_ERROR);
  2276. ts->resp = SAS_TASK_UNDELIVERED;
  2277. ts->stat = SAS_QUEUE_FULL;
  2278. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2279. mb();/*ditto*/
  2280. spin_unlock_irq(&pm8001_ha->lock);
  2281. t->task_done(t);
  2282. spin_lock_irq(&pm8001_ha->lock);
  2283. return;
  2284. }
  2285. break;
  2286. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2287. PM8001_IO_DBG(pm8001_ha,
  2288. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2289. ts->resp = SAS_TASK_COMPLETE;
  2290. ts->stat = SAS_OPEN_REJECT;
  2291. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2292. default:
  2293. PM8001_IO_DBG(pm8001_ha,
  2294. pm8001_printk("Unknown status 0x%x\n", status));
  2295. /* not allowed case. Therefore, return failed status */
  2296. ts->resp = SAS_TASK_COMPLETE;
  2297. ts->stat = SAS_DEV_NO_RESPONSE;
  2298. break;
  2299. }
  2300. spin_lock_irqsave(&t->task_state_lock, flags);
  2301. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2302. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2303. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2304. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2305. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2306. PM8001_FAIL_DBG(pm8001_ha,
  2307. pm8001_printk("task 0x%p done with io_status 0x%x"
  2308. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2309. t, status, ts->resp, ts->stat));
  2310. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2311. } else if (t->uldd_task) {
  2312. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2313. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2314. mb();/* ditto */
  2315. spin_unlock_irq(&pm8001_ha->lock);
  2316. t->task_done(t);
  2317. spin_lock_irq(&pm8001_ha->lock);
  2318. } else if (!t->uldd_task) {
  2319. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2320. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2321. mb();/*ditto*/
  2322. spin_unlock_irq(&pm8001_ha->lock);
  2323. t->task_done(t);
  2324. spin_lock_irq(&pm8001_ha->lock);
  2325. }
  2326. }
  2327. /*See the comments for mpi_ssp_completion */
  2328. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2329. {
  2330. struct sas_task *t;
  2331. struct task_status_struct *ts;
  2332. struct pm8001_ccb_info *ccb;
  2333. struct pm8001_device *pm8001_dev;
  2334. struct sata_event_resp *psataPayload =
  2335. (struct sata_event_resp *)(piomb + 4);
  2336. u32 event = le32_to_cpu(psataPayload->event);
  2337. u32 tag = le32_to_cpu(psataPayload->tag);
  2338. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2339. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2340. unsigned long flags;
  2341. ccb = &pm8001_ha->ccb_info[tag];
  2342. t = ccb->task;
  2343. pm8001_dev = ccb->device;
  2344. if (event)
  2345. PM8001_FAIL_DBG(pm8001_ha,
  2346. pm8001_printk("sata IO status 0x%x\n", event));
  2347. if (unlikely(!t || !t->lldd_task || !t->dev))
  2348. return;
  2349. ts = &t->task_status;
  2350. PM8001_IO_DBG(pm8001_ha,
  2351. pm8001_printk("port_id = %x,device_id = %x\n",
  2352. port_id, dev_id));
  2353. switch (event) {
  2354. case IO_OVERFLOW:
  2355. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2356. ts->resp = SAS_TASK_COMPLETE;
  2357. ts->stat = SAS_DATA_OVERRUN;
  2358. ts->residual = 0;
  2359. if (pm8001_dev)
  2360. pm8001_dev->running_req--;
  2361. break;
  2362. case IO_XFER_ERROR_BREAK:
  2363. PM8001_IO_DBG(pm8001_ha,
  2364. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2365. ts->resp = SAS_TASK_COMPLETE;
  2366. ts->stat = SAS_INTERRUPTED;
  2367. break;
  2368. case IO_XFER_ERROR_PHY_NOT_READY:
  2369. PM8001_IO_DBG(pm8001_ha,
  2370. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2371. ts->resp = SAS_TASK_COMPLETE;
  2372. ts->stat = SAS_OPEN_REJECT;
  2373. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2374. break;
  2375. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2376. PM8001_IO_DBG(pm8001_ha,
  2377. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2378. "_SUPPORTED\n"));
  2379. ts->resp = SAS_TASK_COMPLETE;
  2380. ts->stat = SAS_OPEN_REJECT;
  2381. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2382. break;
  2383. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2384. PM8001_IO_DBG(pm8001_ha,
  2385. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2386. ts->resp = SAS_TASK_COMPLETE;
  2387. ts->stat = SAS_OPEN_REJECT;
  2388. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2389. break;
  2390. case IO_OPEN_CNX_ERROR_BREAK:
  2391. PM8001_IO_DBG(pm8001_ha,
  2392. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2393. ts->resp = SAS_TASK_COMPLETE;
  2394. ts->stat = SAS_OPEN_REJECT;
  2395. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2396. break;
  2397. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2398. PM8001_IO_DBG(pm8001_ha,
  2399. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2400. ts->resp = SAS_TASK_UNDELIVERED;
  2401. ts->stat = SAS_DEV_NO_RESPONSE;
  2402. if (!t->uldd_task) {
  2403. pm8001_handle_event(pm8001_ha,
  2404. pm8001_dev,
  2405. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2406. ts->resp = SAS_TASK_COMPLETE;
  2407. ts->stat = SAS_QUEUE_FULL;
  2408. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2409. mb();/*ditto*/
  2410. spin_unlock_irq(&pm8001_ha->lock);
  2411. t->task_done(t);
  2412. spin_lock_irq(&pm8001_ha->lock);
  2413. return;
  2414. }
  2415. break;
  2416. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2417. PM8001_IO_DBG(pm8001_ha,
  2418. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2419. ts->resp = SAS_TASK_UNDELIVERED;
  2420. ts->stat = SAS_OPEN_REJECT;
  2421. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2422. break;
  2423. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2424. PM8001_IO_DBG(pm8001_ha,
  2425. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2426. "NOT_SUPPORTED\n"));
  2427. ts->resp = SAS_TASK_COMPLETE;
  2428. ts->stat = SAS_OPEN_REJECT;
  2429. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2430. break;
  2431. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2432. PM8001_IO_DBG(pm8001_ha,
  2433. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2434. ts->resp = SAS_TASK_COMPLETE;
  2435. ts->stat = SAS_OPEN_REJECT;
  2436. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2437. break;
  2438. case IO_XFER_ERROR_NAK_RECEIVED:
  2439. PM8001_IO_DBG(pm8001_ha,
  2440. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2441. ts->resp = SAS_TASK_COMPLETE;
  2442. ts->stat = SAS_NAK_R_ERR;
  2443. break;
  2444. case IO_XFER_ERROR_PEER_ABORTED:
  2445. PM8001_IO_DBG(pm8001_ha,
  2446. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2447. ts->resp = SAS_TASK_COMPLETE;
  2448. ts->stat = SAS_NAK_R_ERR;
  2449. break;
  2450. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2451. PM8001_IO_DBG(pm8001_ha,
  2452. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2453. ts->resp = SAS_TASK_COMPLETE;
  2454. ts->stat = SAS_DATA_UNDERRUN;
  2455. break;
  2456. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2457. PM8001_IO_DBG(pm8001_ha,
  2458. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2459. ts->resp = SAS_TASK_COMPLETE;
  2460. ts->stat = SAS_OPEN_TO;
  2461. break;
  2462. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2463. PM8001_IO_DBG(pm8001_ha,
  2464. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2465. ts->resp = SAS_TASK_COMPLETE;
  2466. ts->stat = SAS_OPEN_TO;
  2467. break;
  2468. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2469. PM8001_IO_DBG(pm8001_ha,
  2470. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2471. ts->resp = SAS_TASK_COMPLETE;
  2472. ts->stat = SAS_OPEN_TO;
  2473. break;
  2474. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2475. PM8001_IO_DBG(pm8001_ha,
  2476. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2477. ts->resp = SAS_TASK_COMPLETE;
  2478. ts->stat = SAS_OPEN_TO;
  2479. break;
  2480. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2481. PM8001_IO_DBG(pm8001_ha,
  2482. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2483. ts->resp = SAS_TASK_COMPLETE;
  2484. ts->stat = SAS_OPEN_TO;
  2485. break;
  2486. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2487. PM8001_IO_DBG(pm8001_ha,
  2488. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2489. ts->resp = SAS_TASK_COMPLETE;
  2490. ts->stat = SAS_OPEN_TO;
  2491. break;
  2492. case IO_XFER_CMD_FRAME_ISSUED:
  2493. PM8001_IO_DBG(pm8001_ha,
  2494. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2495. break;
  2496. case IO_XFER_PIO_SETUP_ERROR:
  2497. PM8001_IO_DBG(pm8001_ha,
  2498. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2499. ts->resp = SAS_TASK_COMPLETE;
  2500. ts->stat = SAS_OPEN_TO;
  2501. break;
  2502. default:
  2503. PM8001_IO_DBG(pm8001_ha,
  2504. pm8001_printk("Unknown status 0x%x\n", event));
  2505. /* not allowed case. Therefore, return failed status */
  2506. ts->resp = SAS_TASK_COMPLETE;
  2507. ts->stat = SAS_OPEN_TO;
  2508. break;
  2509. }
  2510. spin_lock_irqsave(&t->task_state_lock, flags);
  2511. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2512. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2513. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2514. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2515. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2516. PM8001_FAIL_DBG(pm8001_ha,
  2517. pm8001_printk("task 0x%p done with io_status 0x%x"
  2518. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2519. t, event, ts->resp, ts->stat));
  2520. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2521. } else if (t->uldd_task) {
  2522. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2523. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2524. mb();/* ditto */
  2525. spin_unlock_irq(&pm8001_ha->lock);
  2526. t->task_done(t);
  2527. spin_lock_irq(&pm8001_ha->lock);
  2528. } else if (!t->uldd_task) {
  2529. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2530. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2531. mb();/*ditto*/
  2532. spin_unlock_irq(&pm8001_ha->lock);
  2533. t->task_done(t);
  2534. spin_lock_irq(&pm8001_ha->lock);
  2535. }
  2536. }
  2537. /*See the comments for mpi_ssp_completion */
  2538. static void
  2539. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2540. {
  2541. u32 param;
  2542. struct sas_task *t;
  2543. struct pm8001_ccb_info *ccb;
  2544. unsigned long flags;
  2545. u32 status;
  2546. u32 tag;
  2547. struct smp_completion_resp *psmpPayload;
  2548. struct task_status_struct *ts;
  2549. struct pm8001_device *pm8001_dev;
  2550. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2551. status = le32_to_cpu(psmpPayload->status);
  2552. tag = le32_to_cpu(psmpPayload->tag);
  2553. ccb = &pm8001_ha->ccb_info[tag];
  2554. param = le32_to_cpu(psmpPayload->param);
  2555. t = ccb->task;
  2556. ts = &t->task_status;
  2557. pm8001_dev = ccb->device;
  2558. if (status)
  2559. PM8001_FAIL_DBG(pm8001_ha,
  2560. pm8001_printk("smp IO status 0x%x\n", status));
  2561. if (unlikely(!t || !t->lldd_task || !t->dev))
  2562. return;
  2563. switch (status) {
  2564. case IO_SUCCESS:
  2565. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2566. ts->resp = SAS_TASK_COMPLETE;
  2567. ts->stat = SAM_STAT_GOOD;
  2568. if (pm8001_dev)
  2569. pm8001_dev->running_req--;
  2570. break;
  2571. case IO_ABORTED:
  2572. PM8001_IO_DBG(pm8001_ha,
  2573. pm8001_printk("IO_ABORTED IOMB\n"));
  2574. ts->resp = SAS_TASK_COMPLETE;
  2575. ts->stat = SAS_ABORTED_TASK;
  2576. if (pm8001_dev)
  2577. pm8001_dev->running_req--;
  2578. break;
  2579. case IO_OVERFLOW:
  2580. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2581. ts->resp = SAS_TASK_COMPLETE;
  2582. ts->stat = SAS_DATA_OVERRUN;
  2583. ts->residual = 0;
  2584. if (pm8001_dev)
  2585. pm8001_dev->running_req--;
  2586. break;
  2587. case IO_NO_DEVICE:
  2588. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2589. ts->resp = SAS_TASK_COMPLETE;
  2590. ts->stat = SAS_PHY_DOWN;
  2591. break;
  2592. case IO_ERROR_HW_TIMEOUT:
  2593. PM8001_IO_DBG(pm8001_ha,
  2594. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2595. ts->resp = SAS_TASK_COMPLETE;
  2596. ts->stat = SAM_STAT_BUSY;
  2597. break;
  2598. case IO_XFER_ERROR_BREAK:
  2599. PM8001_IO_DBG(pm8001_ha,
  2600. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2601. ts->resp = SAS_TASK_COMPLETE;
  2602. ts->stat = SAM_STAT_BUSY;
  2603. break;
  2604. case IO_XFER_ERROR_PHY_NOT_READY:
  2605. PM8001_IO_DBG(pm8001_ha,
  2606. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2607. ts->resp = SAS_TASK_COMPLETE;
  2608. ts->stat = SAM_STAT_BUSY;
  2609. break;
  2610. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2611. PM8001_IO_DBG(pm8001_ha,
  2612. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2613. ts->resp = SAS_TASK_COMPLETE;
  2614. ts->stat = SAS_OPEN_REJECT;
  2615. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2616. break;
  2617. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2618. PM8001_IO_DBG(pm8001_ha,
  2619. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2620. ts->resp = SAS_TASK_COMPLETE;
  2621. ts->stat = SAS_OPEN_REJECT;
  2622. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2623. break;
  2624. case IO_OPEN_CNX_ERROR_BREAK:
  2625. PM8001_IO_DBG(pm8001_ha,
  2626. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2627. ts->resp = SAS_TASK_COMPLETE;
  2628. ts->stat = SAS_OPEN_REJECT;
  2629. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2630. break;
  2631. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2632. PM8001_IO_DBG(pm8001_ha,
  2633. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2634. ts->resp = SAS_TASK_COMPLETE;
  2635. ts->stat = SAS_OPEN_REJECT;
  2636. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2637. pm8001_handle_event(pm8001_ha,
  2638. pm8001_dev,
  2639. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2640. break;
  2641. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2642. PM8001_IO_DBG(pm8001_ha,
  2643. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2644. ts->resp = SAS_TASK_COMPLETE;
  2645. ts->stat = SAS_OPEN_REJECT;
  2646. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2647. break;
  2648. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2649. PM8001_IO_DBG(pm8001_ha,
  2650. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2651. "NOT_SUPPORTED\n"));
  2652. ts->resp = SAS_TASK_COMPLETE;
  2653. ts->stat = SAS_OPEN_REJECT;
  2654. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2655. break;
  2656. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2657. PM8001_IO_DBG(pm8001_ha,
  2658. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2659. ts->resp = SAS_TASK_COMPLETE;
  2660. ts->stat = SAS_OPEN_REJECT;
  2661. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2662. break;
  2663. case IO_XFER_ERROR_RX_FRAME:
  2664. PM8001_IO_DBG(pm8001_ha,
  2665. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2666. ts->resp = SAS_TASK_COMPLETE;
  2667. ts->stat = SAS_DEV_NO_RESPONSE;
  2668. break;
  2669. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2670. PM8001_IO_DBG(pm8001_ha,
  2671. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2672. ts->resp = SAS_TASK_COMPLETE;
  2673. ts->stat = SAS_OPEN_REJECT;
  2674. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2675. break;
  2676. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2677. PM8001_IO_DBG(pm8001_ha,
  2678. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2679. ts->resp = SAS_TASK_COMPLETE;
  2680. ts->stat = SAS_QUEUE_FULL;
  2681. break;
  2682. case IO_PORT_IN_RESET:
  2683. PM8001_IO_DBG(pm8001_ha,
  2684. pm8001_printk("IO_PORT_IN_RESET\n"));
  2685. ts->resp = SAS_TASK_COMPLETE;
  2686. ts->stat = SAS_OPEN_REJECT;
  2687. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2688. break;
  2689. case IO_DS_NON_OPERATIONAL:
  2690. PM8001_IO_DBG(pm8001_ha,
  2691. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2692. ts->resp = SAS_TASK_COMPLETE;
  2693. ts->stat = SAS_DEV_NO_RESPONSE;
  2694. break;
  2695. case IO_DS_IN_RECOVERY:
  2696. PM8001_IO_DBG(pm8001_ha,
  2697. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2698. ts->resp = SAS_TASK_COMPLETE;
  2699. ts->stat = SAS_OPEN_REJECT;
  2700. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2701. break;
  2702. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2703. PM8001_IO_DBG(pm8001_ha,
  2704. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2705. ts->resp = SAS_TASK_COMPLETE;
  2706. ts->stat = SAS_OPEN_REJECT;
  2707. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2708. break;
  2709. default:
  2710. PM8001_IO_DBG(pm8001_ha,
  2711. pm8001_printk("Unknown status 0x%x\n", status));
  2712. ts->resp = SAS_TASK_COMPLETE;
  2713. ts->stat = SAS_DEV_NO_RESPONSE;
  2714. /* not allowed case. Therefore, return failed status */
  2715. break;
  2716. }
  2717. spin_lock_irqsave(&t->task_state_lock, flags);
  2718. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2719. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2720. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2721. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2722. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2723. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2724. " io_status 0x%x resp 0x%x "
  2725. "stat 0x%x but aborted by upper layer!\n",
  2726. t, status, ts->resp, ts->stat));
  2727. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2728. } else {
  2729. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2730. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2731. mb();/* in order to force CPU ordering */
  2732. t->task_done(t);
  2733. }
  2734. }
  2735. void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
  2736. void *piomb)
  2737. {
  2738. struct set_dev_state_resp *pPayload =
  2739. (struct set_dev_state_resp *)(piomb + 4);
  2740. u32 tag = le32_to_cpu(pPayload->tag);
  2741. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2742. struct pm8001_device *pm8001_dev = ccb->device;
  2743. u32 status = le32_to_cpu(pPayload->status);
  2744. u32 device_id = le32_to_cpu(pPayload->device_id);
  2745. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2746. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2747. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2748. "from 0x%x to 0x%x status = 0x%x!\n",
  2749. device_id, pds, nds, status));
  2750. complete(pm8001_dev->setds_completion);
  2751. ccb->task = NULL;
  2752. ccb->ccb_tag = 0xFFFFFFFF;
  2753. pm8001_ccb_free(pm8001_ha, tag);
  2754. }
  2755. void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2756. {
  2757. struct get_nvm_data_resp *pPayload =
  2758. (struct get_nvm_data_resp *)(piomb + 4);
  2759. u32 tag = le32_to_cpu(pPayload->tag);
  2760. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2761. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2762. complete(pm8001_ha->nvmd_completion);
  2763. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2764. if ((dlen_status & NVMD_STAT) != 0) {
  2765. PM8001_FAIL_DBG(pm8001_ha,
  2766. pm8001_printk("Set nvm data error!\n"));
  2767. return;
  2768. }
  2769. ccb->task = NULL;
  2770. ccb->ccb_tag = 0xFFFFFFFF;
  2771. pm8001_ccb_free(pm8001_ha, tag);
  2772. }
  2773. void
  2774. pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2775. {
  2776. struct fw_control_ex *fw_control_context;
  2777. struct get_nvm_data_resp *pPayload =
  2778. (struct get_nvm_data_resp *)(piomb + 4);
  2779. u32 tag = le32_to_cpu(pPayload->tag);
  2780. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2781. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2782. u32 ir_tds_bn_dps_das_nvm =
  2783. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2784. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2785. fw_control_context = ccb->fw_control_context;
  2786. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2787. if ((dlen_status & NVMD_STAT) != 0) {
  2788. PM8001_FAIL_DBG(pm8001_ha,
  2789. pm8001_printk("Get nvm data error!\n"));
  2790. complete(pm8001_ha->nvmd_completion);
  2791. return;
  2792. }
  2793. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2794. /* indirect mode - IR bit set */
  2795. PM8001_MSG_DBG(pm8001_ha,
  2796. pm8001_printk("Get NVMD success, IR=1\n"));
  2797. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2798. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2799. memcpy(pm8001_ha->sas_addr,
  2800. ((u8 *)virt_addr + 4),
  2801. SAS_ADDR_SIZE);
  2802. PM8001_MSG_DBG(pm8001_ha,
  2803. pm8001_printk("Get SAS address"
  2804. " from VPD successfully!\n"));
  2805. }
  2806. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2807. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2808. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2809. ;
  2810. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2811. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2812. ;
  2813. } else {
  2814. /* Should not be happened*/
  2815. PM8001_MSG_DBG(pm8001_ha,
  2816. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2817. ir_tds_bn_dps_das_nvm));
  2818. }
  2819. } else /* direct mode */{
  2820. PM8001_MSG_DBG(pm8001_ha,
  2821. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2822. (dlen_status & NVMD_LEN) >> 24));
  2823. }
  2824. memcpy(fw_control_context->usrAddr,
  2825. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2826. fw_control_context->len);
  2827. complete(pm8001_ha->nvmd_completion);
  2828. ccb->task = NULL;
  2829. ccb->ccb_tag = 0xFFFFFFFF;
  2830. pm8001_ccb_free(pm8001_ha, tag);
  2831. }
  2832. int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2833. {
  2834. struct local_phy_ctl_resp *pPayload =
  2835. (struct local_phy_ctl_resp *)(piomb + 4);
  2836. u32 status = le32_to_cpu(pPayload->status);
  2837. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2838. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2839. if (status != 0) {
  2840. PM8001_MSG_DBG(pm8001_ha,
  2841. pm8001_printk("%x phy execute %x phy op failed!\n",
  2842. phy_id, phy_op));
  2843. } else
  2844. PM8001_MSG_DBG(pm8001_ha,
  2845. pm8001_printk("%x phy execute %x phy op success!\n",
  2846. phy_id, phy_op));
  2847. return 0;
  2848. }
  2849. /**
  2850. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2851. * @pm8001_ha: our hba card information
  2852. * @i: which phy that received the event.
  2853. *
  2854. * when HBA driver received the identify done event or initiate FIS received
  2855. * event(for SATA), it will invoke this function to notify the sas layer that
  2856. * the sas toplogy has formed, please discover the the whole sas domain,
  2857. * while receive a broadcast(change) primitive just tell the sas
  2858. * layer to discover the changed domain rather than the whole domain.
  2859. */
  2860. void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2861. {
  2862. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2863. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2864. struct sas_ha_struct *sas_ha;
  2865. if (!phy->phy_attached)
  2866. return;
  2867. sas_ha = pm8001_ha->sas;
  2868. if (sas_phy->phy) {
  2869. struct sas_phy *sphy = sas_phy->phy;
  2870. sphy->negotiated_linkrate = sas_phy->linkrate;
  2871. sphy->minimum_linkrate = phy->minimum_linkrate;
  2872. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2873. sphy->maximum_linkrate = phy->maximum_linkrate;
  2874. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2875. }
  2876. if (phy->phy_type & PORT_TYPE_SAS) {
  2877. struct sas_identify_frame *id;
  2878. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2879. id->dev_type = phy->identify.device_type;
  2880. id->initiator_bits = SAS_PROTOCOL_ALL;
  2881. id->target_bits = phy->identify.target_port_protocols;
  2882. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2883. /*Nothing*/
  2884. }
  2885. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2886. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2887. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2888. }
  2889. /* Get the link rate speed */
  2890. void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2891. {
  2892. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2893. switch (link_rate) {
  2894. case PHY_SPEED_60:
  2895. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2896. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2897. break;
  2898. case PHY_SPEED_30:
  2899. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2900. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2901. break;
  2902. case PHY_SPEED_15:
  2903. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2904. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2905. break;
  2906. }
  2907. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2908. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2909. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2910. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2911. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2912. }
  2913. /**
  2914. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2915. * @phy: pointer to asd_phy
  2916. * @sas_addr: pointer to buffer where the SAS address is to be written
  2917. *
  2918. * This function extracts the SAS address from an IDENTIFY frame
  2919. * received. If OOB is SATA, then a SAS address is generated from the
  2920. * HA tables.
  2921. *
  2922. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2923. * buffer.
  2924. */
  2925. void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2926. u8 *sas_addr)
  2927. {
  2928. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2929. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2930. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2931. /* FIS device-to-host */
  2932. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2933. addr += phy->sas_phy.id;
  2934. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2935. } else {
  2936. struct sas_identify_frame *idframe =
  2937. (void *) phy->sas_phy.frame_rcvd;
  2938. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2939. }
  2940. }
  2941. /**
  2942. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2943. * @pm8001_ha: our hba card information
  2944. * @Qnum: the outbound queue message number.
  2945. * @SEA: source of event to ack
  2946. * @port_id: port id.
  2947. * @phyId: phy id.
  2948. * @param0: parameter 0.
  2949. * @param1: parameter 1.
  2950. */
  2951. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2952. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2953. {
  2954. struct hw_event_ack_req payload;
  2955. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2956. struct inbound_queue_table *circularQ;
  2957. memset((u8 *)&payload, 0, sizeof(payload));
  2958. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2959. payload.tag = cpu_to_le32(1);
  2960. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2961. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2962. payload.param0 = cpu_to_le32(param0);
  2963. payload.param1 = cpu_to_le32(param1);
  2964. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  2965. }
  2966. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2967. u32 phyId, u32 phy_op);
  2968. /**
  2969. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2970. * @pm8001_ha: our hba card information
  2971. * @piomb: IO message buffer
  2972. */
  2973. static void
  2974. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2975. {
  2976. struct hw_event_resp *pPayload =
  2977. (struct hw_event_resp *)(piomb + 4);
  2978. u32 lr_evt_status_phyid_portid =
  2979. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2980. u8 link_rate =
  2981. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2982. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2983. u8 phy_id =
  2984. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2985. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2986. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2987. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2988. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2989. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2990. unsigned long flags;
  2991. u8 deviceType = pPayload->sas_identify.dev_type;
  2992. port->port_state = portstate;
  2993. PM8001_MSG_DBG(pm8001_ha,
  2994. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2995. port_id, phy_id));
  2996. switch (deviceType) {
  2997. case SAS_PHY_UNUSED:
  2998. PM8001_MSG_DBG(pm8001_ha,
  2999. pm8001_printk("device type no device.\n"));
  3000. break;
  3001. case SAS_END_DEVICE:
  3002. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  3003. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  3004. PHY_NOTIFY_ENABLE_SPINUP);
  3005. port->port_attached = 1;
  3006. pm8001_get_lrate_mode(phy, link_rate);
  3007. break;
  3008. case SAS_EDGE_EXPANDER_DEVICE:
  3009. PM8001_MSG_DBG(pm8001_ha,
  3010. pm8001_printk("expander device.\n"));
  3011. port->port_attached = 1;
  3012. pm8001_get_lrate_mode(phy, link_rate);
  3013. break;
  3014. case SAS_FANOUT_EXPANDER_DEVICE:
  3015. PM8001_MSG_DBG(pm8001_ha,
  3016. pm8001_printk("fanout expander device.\n"));
  3017. port->port_attached = 1;
  3018. pm8001_get_lrate_mode(phy, link_rate);
  3019. break;
  3020. default:
  3021. PM8001_MSG_DBG(pm8001_ha,
  3022. pm8001_printk("unknown device type(%x)\n", deviceType));
  3023. break;
  3024. }
  3025. phy->phy_type |= PORT_TYPE_SAS;
  3026. phy->identify.device_type = deviceType;
  3027. phy->phy_attached = 1;
  3028. if (phy->identify.device_type == SAS_END_DEVICE)
  3029. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  3030. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  3031. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  3032. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  3033. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3034. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3035. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  3036. sizeof(struct sas_identify_frame)-4);
  3037. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  3038. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3039. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3040. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3041. mdelay(200);/*delay a moment to wait disk to spinup*/
  3042. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3043. }
  3044. /**
  3045. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3046. * @pm8001_ha: our hba card information
  3047. * @piomb: IO message buffer
  3048. */
  3049. static void
  3050. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3051. {
  3052. struct hw_event_resp *pPayload =
  3053. (struct hw_event_resp *)(piomb + 4);
  3054. u32 lr_evt_status_phyid_portid =
  3055. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3056. u8 link_rate =
  3057. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3058. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3059. u8 phy_id =
  3060. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3061. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3062. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3063. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3064. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3065. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3066. unsigned long flags;
  3067. PM8001_MSG_DBG(pm8001_ha,
  3068. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3069. " phy id = %d\n", port_id, phy_id));
  3070. port->port_state = portstate;
  3071. port->port_attached = 1;
  3072. pm8001_get_lrate_mode(phy, link_rate);
  3073. phy->phy_type |= PORT_TYPE_SATA;
  3074. phy->phy_attached = 1;
  3075. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3076. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3077. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3078. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3079. sizeof(struct dev_to_host_fis));
  3080. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3081. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3082. phy->identify.device_type = SATA_DEV;
  3083. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3084. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3085. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3086. }
  3087. /**
  3088. * hw_event_phy_down -we should notify the libsas the phy is down.
  3089. * @pm8001_ha: our hba card information
  3090. * @piomb: IO message buffer
  3091. */
  3092. static void
  3093. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3094. {
  3095. struct hw_event_resp *pPayload =
  3096. (struct hw_event_resp *)(piomb + 4);
  3097. u32 lr_evt_status_phyid_portid =
  3098. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3099. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3100. u8 phy_id =
  3101. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3102. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3103. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3104. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3105. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3106. port->port_state = portstate;
  3107. phy->phy_type = 0;
  3108. phy->identify.device_type = 0;
  3109. phy->phy_attached = 0;
  3110. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3111. switch (portstate) {
  3112. case PORT_VALID:
  3113. break;
  3114. case PORT_INVALID:
  3115. PM8001_MSG_DBG(pm8001_ha,
  3116. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3117. PM8001_MSG_DBG(pm8001_ha,
  3118. pm8001_printk(" Last phy Down and port invalid\n"));
  3119. port->port_attached = 0;
  3120. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3121. port_id, phy_id, 0, 0);
  3122. break;
  3123. case PORT_IN_RESET:
  3124. PM8001_MSG_DBG(pm8001_ha,
  3125. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3126. break;
  3127. case PORT_NOT_ESTABLISHED:
  3128. PM8001_MSG_DBG(pm8001_ha,
  3129. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3130. port->port_attached = 0;
  3131. break;
  3132. case PORT_LOSTCOMM:
  3133. PM8001_MSG_DBG(pm8001_ha,
  3134. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3135. PM8001_MSG_DBG(pm8001_ha,
  3136. pm8001_printk(" Last phy Down and port invalid\n"));
  3137. port->port_attached = 0;
  3138. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3139. port_id, phy_id, 0, 0);
  3140. break;
  3141. default:
  3142. port->port_attached = 0;
  3143. PM8001_MSG_DBG(pm8001_ha,
  3144. pm8001_printk(" phy Down and(default) = %x\n",
  3145. portstate));
  3146. break;
  3147. }
  3148. }
  3149. /**
  3150. * pm8001_mpi_reg_resp -process register device ID response.
  3151. * @pm8001_ha: our hba card information
  3152. * @piomb: IO message buffer
  3153. *
  3154. * when sas layer find a device it will notify LLDD, then the driver register
  3155. * the domain device to FW, this event is the return device ID which the FW
  3156. * has assigned, from now,inter-communication with FW is no longer using the
  3157. * SAS address, use device ID which FW assigned.
  3158. */
  3159. int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3160. {
  3161. u32 status;
  3162. u32 device_id;
  3163. u32 htag;
  3164. struct pm8001_ccb_info *ccb;
  3165. struct pm8001_device *pm8001_dev;
  3166. struct dev_reg_resp *registerRespPayload =
  3167. (struct dev_reg_resp *)(piomb + 4);
  3168. htag = le32_to_cpu(registerRespPayload->tag);
  3169. ccb = &pm8001_ha->ccb_info[htag];
  3170. pm8001_dev = ccb->device;
  3171. status = le32_to_cpu(registerRespPayload->status);
  3172. device_id = le32_to_cpu(registerRespPayload->device_id);
  3173. PM8001_MSG_DBG(pm8001_ha,
  3174. pm8001_printk(" register device is status = %d\n", status));
  3175. switch (status) {
  3176. case DEVREG_SUCCESS:
  3177. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3178. pm8001_dev->device_id = device_id;
  3179. break;
  3180. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3181. PM8001_MSG_DBG(pm8001_ha,
  3182. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3183. break;
  3184. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3185. PM8001_MSG_DBG(pm8001_ha,
  3186. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3187. break;
  3188. case DEVREG_FAILURE_INVALID_PHY_ID:
  3189. PM8001_MSG_DBG(pm8001_ha,
  3190. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3191. break;
  3192. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3193. PM8001_MSG_DBG(pm8001_ha,
  3194. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3195. break;
  3196. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3197. PM8001_MSG_DBG(pm8001_ha,
  3198. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3199. break;
  3200. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3201. PM8001_MSG_DBG(pm8001_ha,
  3202. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3203. break;
  3204. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3205. PM8001_MSG_DBG(pm8001_ha,
  3206. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3207. break;
  3208. default:
  3209. PM8001_MSG_DBG(pm8001_ha,
  3210. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3211. break;
  3212. }
  3213. complete(pm8001_dev->dcompletion);
  3214. ccb->task = NULL;
  3215. ccb->ccb_tag = 0xFFFFFFFF;
  3216. pm8001_ccb_free(pm8001_ha, htag);
  3217. return 0;
  3218. }
  3219. int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3220. {
  3221. u32 status;
  3222. u32 device_id;
  3223. struct dev_reg_resp *registerRespPayload =
  3224. (struct dev_reg_resp *)(piomb + 4);
  3225. status = le32_to_cpu(registerRespPayload->status);
  3226. device_id = le32_to_cpu(registerRespPayload->device_id);
  3227. if (status != 0)
  3228. PM8001_MSG_DBG(pm8001_ha,
  3229. pm8001_printk(" deregister device failed ,status = %x"
  3230. ", device_id = %x\n", status, device_id));
  3231. return 0;
  3232. }
  3233. /**
  3234. * fw_flash_update_resp - Response from FW for flash update command.
  3235. * @pm8001_ha: our hba card information
  3236. * @piomb: IO message buffer
  3237. */
  3238. int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
  3239. void *piomb)
  3240. {
  3241. u32 status;
  3242. struct fw_control_ex fw_control_context;
  3243. struct fw_flash_Update_resp *ppayload =
  3244. (struct fw_flash_Update_resp *)(piomb + 4);
  3245. u32 tag = le32_to_cpu(ppayload->tag);
  3246. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3247. status = le32_to_cpu(ppayload->status);
  3248. memcpy(&fw_control_context,
  3249. ccb->fw_control_context,
  3250. sizeof(fw_control_context));
  3251. switch (status) {
  3252. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3253. PM8001_MSG_DBG(pm8001_ha,
  3254. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3255. break;
  3256. case FLASH_UPDATE_IN_PROGRESS:
  3257. PM8001_MSG_DBG(pm8001_ha,
  3258. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3259. break;
  3260. case FLASH_UPDATE_HDR_ERR:
  3261. PM8001_MSG_DBG(pm8001_ha,
  3262. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3263. break;
  3264. case FLASH_UPDATE_OFFSET_ERR:
  3265. PM8001_MSG_DBG(pm8001_ha,
  3266. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3267. break;
  3268. case FLASH_UPDATE_CRC_ERR:
  3269. PM8001_MSG_DBG(pm8001_ha,
  3270. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3271. break;
  3272. case FLASH_UPDATE_LENGTH_ERR:
  3273. PM8001_MSG_DBG(pm8001_ha,
  3274. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3275. break;
  3276. case FLASH_UPDATE_HW_ERR:
  3277. PM8001_MSG_DBG(pm8001_ha,
  3278. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3279. break;
  3280. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3281. PM8001_MSG_DBG(pm8001_ha,
  3282. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3283. break;
  3284. case FLASH_UPDATE_DISABLED:
  3285. PM8001_MSG_DBG(pm8001_ha,
  3286. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3287. break;
  3288. default:
  3289. PM8001_MSG_DBG(pm8001_ha,
  3290. pm8001_printk("No matched status = %d\n", status));
  3291. break;
  3292. }
  3293. ccb->fw_control_context->fw_control->retcode = status;
  3294. pci_free_consistent(pm8001_ha->pdev,
  3295. fw_control_context.len,
  3296. fw_control_context.virtAddr,
  3297. fw_control_context.phys_addr);
  3298. complete(pm8001_ha->nvmd_completion);
  3299. ccb->task = NULL;
  3300. ccb->ccb_tag = 0xFFFFFFFF;
  3301. pm8001_ccb_free(pm8001_ha, tag);
  3302. return 0;
  3303. }
  3304. int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3305. {
  3306. u32 status;
  3307. int i;
  3308. struct general_event_resp *pPayload =
  3309. (struct general_event_resp *)(piomb + 4);
  3310. status = le32_to_cpu(pPayload->status);
  3311. PM8001_MSG_DBG(pm8001_ha,
  3312. pm8001_printk(" status = 0x%x\n", status));
  3313. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3314. PM8001_MSG_DBG(pm8001_ha,
  3315. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3316. pPayload->inb_IOMB_payload[i]));
  3317. return 0;
  3318. }
  3319. int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3320. {
  3321. struct sas_task *t;
  3322. struct pm8001_ccb_info *ccb;
  3323. unsigned long flags;
  3324. u32 status ;
  3325. u32 tag, scp;
  3326. struct task_status_struct *ts;
  3327. struct task_abort_resp *pPayload =
  3328. (struct task_abort_resp *)(piomb + 4);
  3329. status = le32_to_cpu(pPayload->status);
  3330. tag = le32_to_cpu(pPayload->tag);
  3331. scp = le32_to_cpu(pPayload->scp);
  3332. ccb = &pm8001_ha->ccb_info[tag];
  3333. t = ccb->task;
  3334. PM8001_IO_DBG(pm8001_ha,
  3335. pm8001_printk(" status = 0x%x\n", status));
  3336. if (t == NULL)
  3337. return -1;
  3338. ts = &t->task_status;
  3339. if (status != 0)
  3340. PM8001_FAIL_DBG(pm8001_ha,
  3341. pm8001_printk("task abort failed status 0x%x ,"
  3342. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3343. switch (status) {
  3344. case IO_SUCCESS:
  3345. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3346. ts->resp = SAS_TASK_COMPLETE;
  3347. ts->stat = SAM_STAT_GOOD;
  3348. break;
  3349. case IO_NOT_VALID:
  3350. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3351. ts->resp = TMF_RESP_FUNC_FAILED;
  3352. break;
  3353. }
  3354. spin_lock_irqsave(&t->task_state_lock, flags);
  3355. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3356. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3357. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3358. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3359. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3360. mb();
  3361. t->task_done(t);
  3362. return 0;
  3363. }
  3364. /**
  3365. * mpi_hw_event -The hw event has come.
  3366. * @pm8001_ha: our hba card information
  3367. * @piomb: IO message buffer
  3368. */
  3369. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3370. {
  3371. unsigned long flags;
  3372. struct hw_event_resp *pPayload =
  3373. (struct hw_event_resp *)(piomb + 4);
  3374. u32 lr_evt_status_phyid_portid =
  3375. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3376. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3377. u8 phy_id =
  3378. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3379. u16 eventType =
  3380. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3381. u8 status =
  3382. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3383. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3384. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3385. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3386. PM8001_MSG_DBG(pm8001_ha,
  3387. pm8001_printk("outbound queue HW event & event type : "));
  3388. switch (eventType) {
  3389. case HW_EVENT_PHY_START_STATUS:
  3390. PM8001_MSG_DBG(pm8001_ha,
  3391. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3392. " status = %x\n", status));
  3393. if (status == 0) {
  3394. phy->phy_state = 1;
  3395. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3396. complete(phy->enable_completion);
  3397. }
  3398. break;
  3399. case HW_EVENT_SAS_PHY_UP:
  3400. PM8001_MSG_DBG(pm8001_ha,
  3401. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3402. hw_event_sas_phy_up(pm8001_ha, piomb);
  3403. break;
  3404. case HW_EVENT_SATA_PHY_UP:
  3405. PM8001_MSG_DBG(pm8001_ha,
  3406. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3407. hw_event_sata_phy_up(pm8001_ha, piomb);
  3408. break;
  3409. case HW_EVENT_PHY_STOP_STATUS:
  3410. PM8001_MSG_DBG(pm8001_ha,
  3411. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3412. "status = %x\n", status));
  3413. if (status == 0)
  3414. phy->phy_state = 0;
  3415. break;
  3416. case HW_EVENT_SATA_SPINUP_HOLD:
  3417. PM8001_MSG_DBG(pm8001_ha,
  3418. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3419. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3420. break;
  3421. case HW_EVENT_PHY_DOWN:
  3422. PM8001_MSG_DBG(pm8001_ha,
  3423. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3424. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3425. phy->phy_attached = 0;
  3426. phy->phy_state = 0;
  3427. hw_event_phy_down(pm8001_ha, piomb);
  3428. break;
  3429. case HW_EVENT_PORT_INVALID:
  3430. PM8001_MSG_DBG(pm8001_ha,
  3431. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3432. sas_phy_disconnected(sas_phy);
  3433. phy->phy_attached = 0;
  3434. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3435. break;
  3436. /* the broadcast change primitive received, tell the LIBSAS this event
  3437. to revalidate the sas domain*/
  3438. case HW_EVENT_BROADCAST_CHANGE:
  3439. PM8001_MSG_DBG(pm8001_ha,
  3440. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3441. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3442. port_id, phy_id, 1, 0);
  3443. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3444. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3445. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3446. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3447. break;
  3448. case HW_EVENT_PHY_ERROR:
  3449. PM8001_MSG_DBG(pm8001_ha,
  3450. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3451. sas_phy_disconnected(&phy->sas_phy);
  3452. phy->phy_attached = 0;
  3453. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3454. break;
  3455. case HW_EVENT_BROADCAST_EXP:
  3456. PM8001_MSG_DBG(pm8001_ha,
  3457. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3458. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3459. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3460. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3461. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3462. break;
  3463. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3464. PM8001_MSG_DBG(pm8001_ha,
  3465. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3466. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3467. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3468. sas_phy_disconnected(sas_phy);
  3469. phy->phy_attached = 0;
  3470. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3471. break;
  3472. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3473. PM8001_MSG_DBG(pm8001_ha,
  3474. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3475. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3476. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3477. port_id, phy_id, 0, 0);
  3478. sas_phy_disconnected(sas_phy);
  3479. phy->phy_attached = 0;
  3480. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3481. break;
  3482. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3483. PM8001_MSG_DBG(pm8001_ha,
  3484. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3485. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3486. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3487. port_id, phy_id, 0, 0);
  3488. sas_phy_disconnected(sas_phy);
  3489. phy->phy_attached = 0;
  3490. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3491. break;
  3492. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3493. PM8001_MSG_DBG(pm8001_ha,
  3494. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3495. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3496. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3497. port_id, phy_id, 0, 0);
  3498. sas_phy_disconnected(sas_phy);
  3499. phy->phy_attached = 0;
  3500. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3501. break;
  3502. case HW_EVENT_MALFUNCTION:
  3503. PM8001_MSG_DBG(pm8001_ha,
  3504. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3505. break;
  3506. case HW_EVENT_BROADCAST_SES:
  3507. PM8001_MSG_DBG(pm8001_ha,
  3508. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3509. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3510. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3511. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3512. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3513. break;
  3514. case HW_EVENT_INBOUND_CRC_ERROR:
  3515. PM8001_MSG_DBG(pm8001_ha,
  3516. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3517. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3518. HW_EVENT_INBOUND_CRC_ERROR,
  3519. port_id, phy_id, 0, 0);
  3520. break;
  3521. case HW_EVENT_HARD_RESET_RECEIVED:
  3522. PM8001_MSG_DBG(pm8001_ha,
  3523. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3524. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3525. break;
  3526. case HW_EVENT_ID_FRAME_TIMEOUT:
  3527. PM8001_MSG_DBG(pm8001_ha,
  3528. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3529. sas_phy_disconnected(sas_phy);
  3530. phy->phy_attached = 0;
  3531. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3532. break;
  3533. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3534. PM8001_MSG_DBG(pm8001_ha,
  3535. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3536. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3537. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3538. port_id, phy_id, 0, 0);
  3539. sas_phy_disconnected(sas_phy);
  3540. phy->phy_attached = 0;
  3541. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3542. break;
  3543. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3544. PM8001_MSG_DBG(pm8001_ha,
  3545. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3546. sas_phy_disconnected(sas_phy);
  3547. phy->phy_attached = 0;
  3548. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3549. break;
  3550. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3551. PM8001_MSG_DBG(pm8001_ha,
  3552. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3553. sas_phy_disconnected(sas_phy);
  3554. phy->phy_attached = 0;
  3555. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3556. break;
  3557. case HW_EVENT_PORT_RECOVER:
  3558. PM8001_MSG_DBG(pm8001_ha,
  3559. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3560. break;
  3561. case HW_EVENT_PORT_RESET_COMPLETE:
  3562. PM8001_MSG_DBG(pm8001_ha,
  3563. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3564. break;
  3565. case EVENT_BROADCAST_ASYNCH_EVENT:
  3566. PM8001_MSG_DBG(pm8001_ha,
  3567. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3568. break;
  3569. default:
  3570. PM8001_MSG_DBG(pm8001_ha,
  3571. pm8001_printk("Unknown event type = %x\n", eventType));
  3572. break;
  3573. }
  3574. return 0;
  3575. }
  3576. /**
  3577. * process_one_iomb - process one outbound Queue memory block
  3578. * @pm8001_ha: our hba card information
  3579. * @piomb: IO message buffer
  3580. */
  3581. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3582. {
  3583. __le32 pHeader = *(__le32 *)piomb;
  3584. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3585. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3586. switch (opc) {
  3587. case OPC_OUB_ECHO:
  3588. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3589. break;
  3590. case OPC_OUB_HW_EVENT:
  3591. PM8001_MSG_DBG(pm8001_ha,
  3592. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3593. mpi_hw_event(pm8001_ha, piomb);
  3594. break;
  3595. case OPC_OUB_SSP_COMP:
  3596. PM8001_MSG_DBG(pm8001_ha,
  3597. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3598. mpi_ssp_completion(pm8001_ha, piomb);
  3599. break;
  3600. case OPC_OUB_SMP_COMP:
  3601. PM8001_MSG_DBG(pm8001_ha,
  3602. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3603. mpi_smp_completion(pm8001_ha, piomb);
  3604. break;
  3605. case OPC_OUB_LOCAL_PHY_CNTRL:
  3606. PM8001_MSG_DBG(pm8001_ha,
  3607. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3608. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3609. break;
  3610. case OPC_OUB_DEV_REGIST:
  3611. PM8001_MSG_DBG(pm8001_ha,
  3612. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3613. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3614. break;
  3615. case OPC_OUB_DEREG_DEV:
  3616. PM8001_MSG_DBG(pm8001_ha,
  3617. pm8001_printk("unregister the device\n"));
  3618. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3619. break;
  3620. case OPC_OUB_GET_DEV_HANDLE:
  3621. PM8001_MSG_DBG(pm8001_ha,
  3622. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3623. break;
  3624. case OPC_OUB_SATA_COMP:
  3625. PM8001_MSG_DBG(pm8001_ha,
  3626. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3627. mpi_sata_completion(pm8001_ha, piomb);
  3628. break;
  3629. case OPC_OUB_SATA_EVENT:
  3630. PM8001_MSG_DBG(pm8001_ha,
  3631. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3632. mpi_sata_event(pm8001_ha, piomb);
  3633. break;
  3634. case OPC_OUB_SSP_EVENT:
  3635. PM8001_MSG_DBG(pm8001_ha,
  3636. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3637. mpi_ssp_event(pm8001_ha, piomb);
  3638. break;
  3639. case OPC_OUB_DEV_HANDLE_ARRIV:
  3640. PM8001_MSG_DBG(pm8001_ha,
  3641. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3642. /*This is for target*/
  3643. break;
  3644. case OPC_OUB_SSP_RECV_EVENT:
  3645. PM8001_MSG_DBG(pm8001_ha,
  3646. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3647. /*This is for target*/
  3648. break;
  3649. case OPC_OUB_DEV_INFO:
  3650. PM8001_MSG_DBG(pm8001_ha,
  3651. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3652. break;
  3653. case OPC_OUB_FW_FLASH_UPDATE:
  3654. PM8001_MSG_DBG(pm8001_ha,
  3655. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3656. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3657. break;
  3658. case OPC_OUB_GPIO_RESPONSE:
  3659. PM8001_MSG_DBG(pm8001_ha,
  3660. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3661. break;
  3662. case OPC_OUB_GPIO_EVENT:
  3663. PM8001_MSG_DBG(pm8001_ha,
  3664. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3665. break;
  3666. case OPC_OUB_GENERAL_EVENT:
  3667. PM8001_MSG_DBG(pm8001_ha,
  3668. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3669. pm8001_mpi_general_event(pm8001_ha, piomb);
  3670. break;
  3671. case OPC_OUB_SSP_ABORT_RSP:
  3672. PM8001_MSG_DBG(pm8001_ha,
  3673. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3674. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3675. break;
  3676. case OPC_OUB_SATA_ABORT_RSP:
  3677. PM8001_MSG_DBG(pm8001_ha,
  3678. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3679. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3680. break;
  3681. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3682. PM8001_MSG_DBG(pm8001_ha,
  3683. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3684. break;
  3685. case OPC_OUB_SAS_DIAG_EXECUTE:
  3686. PM8001_MSG_DBG(pm8001_ha,
  3687. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3688. break;
  3689. case OPC_OUB_GET_TIME_STAMP:
  3690. PM8001_MSG_DBG(pm8001_ha,
  3691. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3692. break;
  3693. case OPC_OUB_SAS_HW_EVENT_ACK:
  3694. PM8001_MSG_DBG(pm8001_ha,
  3695. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3696. break;
  3697. case OPC_OUB_PORT_CONTROL:
  3698. PM8001_MSG_DBG(pm8001_ha,
  3699. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3700. break;
  3701. case OPC_OUB_SMP_ABORT_RSP:
  3702. PM8001_MSG_DBG(pm8001_ha,
  3703. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3704. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3705. break;
  3706. case OPC_OUB_GET_NVMD_DATA:
  3707. PM8001_MSG_DBG(pm8001_ha,
  3708. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3709. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3710. break;
  3711. case OPC_OUB_SET_NVMD_DATA:
  3712. PM8001_MSG_DBG(pm8001_ha,
  3713. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3714. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3715. break;
  3716. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3717. PM8001_MSG_DBG(pm8001_ha,
  3718. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3719. break;
  3720. case OPC_OUB_SET_DEVICE_STATE:
  3721. PM8001_MSG_DBG(pm8001_ha,
  3722. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3723. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3724. break;
  3725. case OPC_OUB_GET_DEVICE_STATE:
  3726. PM8001_MSG_DBG(pm8001_ha,
  3727. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3728. break;
  3729. case OPC_OUB_SET_DEV_INFO:
  3730. PM8001_MSG_DBG(pm8001_ha,
  3731. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3732. break;
  3733. case OPC_OUB_SAS_RE_INITIALIZE:
  3734. PM8001_MSG_DBG(pm8001_ha,
  3735. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3736. break;
  3737. default:
  3738. PM8001_MSG_DBG(pm8001_ha,
  3739. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3740. opc));
  3741. break;
  3742. }
  3743. }
  3744. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3745. {
  3746. struct outbound_queue_table *circularQ;
  3747. void *pMsg1 = NULL;
  3748. u8 uninitialized_var(bc);
  3749. u32 ret = MPI_IO_STATUS_FAIL;
  3750. unsigned long flags;
  3751. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3752. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3753. do {
  3754. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3755. if (MPI_IO_STATUS_SUCCESS == ret) {
  3756. /* process the outbound message */
  3757. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3758. /* free the message from the outbound circular buffer */
  3759. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3760. circularQ, bc);
  3761. }
  3762. if (MPI_IO_STATUS_BUSY == ret) {
  3763. /* Update the producer index from SPC */
  3764. circularQ->producer_index =
  3765. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3766. if (le32_to_cpu(circularQ->producer_index) ==
  3767. circularQ->consumer_idx)
  3768. /* OQ is empty */
  3769. break;
  3770. }
  3771. } while (1);
  3772. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3773. return ret;
  3774. }
  3775. /* PCI_DMA_... to our direction translation. */
  3776. static const u8 data_dir_flags[] = {
  3777. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3778. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3779. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3780. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3781. };
  3782. void
  3783. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3784. {
  3785. int i;
  3786. struct scatterlist *sg;
  3787. struct pm8001_prd *buf_prd = prd;
  3788. for_each_sg(scatter, sg, nr, i) {
  3789. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3790. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3791. buf_prd->im_len.e = 0;
  3792. buf_prd++;
  3793. }
  3794. }
  3795. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3796. {
  3797. psmp_cmd->tag = hTag;
  3798. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3799. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3800. }
  3801. /**
  3802. * pm8001_chip_smp_req - send a SMP task to FW
  3803. * @pm8001_ha: our hba card information.
  3804. * @ccb: the ccb information this request used.
  3805. */
  3806. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3807. struct pm8001_ccb_info *ccb)
  3808. {
  3809. int elem, rc;
  3810. struct sas_task *task = ccb->task;
  3811. struct domain_device *dev = task->dev;
  3812. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3813. struct scatterlist *sg_req, *sg_resp;
  3814. u32 req_len, resp_len;
  3815. struct smp_req smp_cmd;
  3816. u32 opc;
  3817. struct inbound_queue_table *circularQ;
  3818. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3819. /*
  3820. * DMA-map SMP request, response buffers
  3821. */
  3822. sg_req = &task->smp_task.smp_req;
  3823. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3824. if (!elem)
  3825. return -ENOMEM;
  3826. req_len = sg_dma_len(sg_req);
  3827. sg_resp = &task->smp_task.smp_resp;
  3828. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3829. if (!elem) {
  3830. rc = -ENOMEM;
  3831. goto err_out;
  3832. }
  3833. resp_len = sg_dma_len(sg_resp);
  3834. /* must be in dwords */
  3835. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3836. rc = -EINVAL;
  3837. goto err_out_2;
  3838. }
  3839. opc = OPC_INB_SMP_REQUEST;
  3840. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3841. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3842. smp_cmd.long_smp_req.long_req_addr =
  3843. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3844. smp_cmd.long_smp_req.long_req_size =
  3845. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3846. smp_cmd.long_smp_req.long_resp_addr =
  3847. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3848. smp_cmd.long_smp_req.long_resp_size =
  3849. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3850. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3851. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  3852. return 0;
  3853. err_out_2:
  3854. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3855. PCI_DMA_FROMDEVICE);
  3856. err_out:
  3857. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3858. PCI_DMA_TODEVICE);
  3859. return rc;
  3860. }
  3861. /**
  3862. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3863. * @pm8001_ha: our hba card information.
  3864. * @ccb: the ccb information this request used.
  3865. */
  3866. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3867. struct pm8001_ccb_info *ccb)
  3868. {
  3869. struct sas_task *task = ccb->task;
  3870. struct domain_device *dev = task->dev;
  3871. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3872. struct ssp_ini_io_start_req ssp_cmd;
  3873. u32 tag = ccb->ccb_tag;
  3874. int ret;
  3875. u64 phys_addr;
  3876. struct inbound_queue_table *circularQ;
  3877. u32 opc = OPC_INB_SSPINIIOSTART;
  3878. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3879. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3880. ssp_cmd.dir_m_tlr =
  3881. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3882. SAS 1.1 compatible TLR*/
  3883. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3884. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3885. ssp_cmd.tag = cpu_to_le32(tag);
  3886. if (task->ssp_task.enable_first_burst)
  3887. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3888. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3889. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3890. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3891. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3892. /* fill in PRD (scatter/gather) table, if any */
  3893. if (task->num_scatter > 1) {
  3894. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3895. phys_addr = ccb->ccb_dma_handle +
  3896. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3897. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3898. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3899. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3900. } else if (task->num_scatter == 1) {
  3901. u64 dma_addr = sg_dma_address(task->scatter);
  3902. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3903. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3904. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3905. ssp_cmd.esgl = 0;
  3906. } else if (task->num_scatter == 0) {
  3907. ssp_cmd.addr_low = 0;
  3908. ssp_cmd.addr_high = 0;
  3909. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3910. ssp_cmd.esgl = 0;
  3911. }
  3912. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd, 0);
  3913. return ret;
  3914. }
  3915. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3916. struct pm8001_ccb_info *ccb)
  3917. {
  3918. struct sas_task *task = ccb->task;
  3919. struct domain_device *dev = task->dev;
  3920. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3921. u32 tag = ccb->ccb_tag;
  3922. int ret;
  3923. struct sata_start_req sata_cmd;
  3924. u32 hdr_tag, ncg_tag = 0;
  3925. u64 phys_addr;
  3926. u32 ATAP = 0x0;
  3927. u32 dir;
  3928. struct inbound_queue_table *circularQ;
  3929. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3930. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3931. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3932. if (task->data_dir == PCI_DMA_NONE) {
  3933. ATAP = 0x04; /* no data*/
  3934. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3935. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3936. if (task->ata_task.dma_xfer) {
  3937. ATAP = 0x06; /* DMA */
  3938. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3939. } else {
  3940. ATAP = 0x05; /* PIO*/
  3941. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3942. }
  3943. if (task->ata_task.use_ncq &&
  3944. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3945. ATAP = 0x07; /* FPDMA */
  3946. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3947. }
  3948. }
  3949. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3950. ncg_tag = hdr_tag;
  3951. dir = data_dir_flags[task->data_dir] << 8;
  3952. sata_cmd.tag = cpu_to_le32(tag);
  3953. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3954. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3955. sata_cmd.ncqtag_atap_dir_m =
  3956. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3957. sata_cmd.sata_fis = task->ata_task.fis;
  3958. if (likely(!task->ata_task.device_control_reg_update))
  3959. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3960. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3961. /* fill in PRD (scatter/gather) table, if any */
  3962. if (task->num_scatter > 1) {
  3963. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3964. phys_addr = ccb->ccb_dma_handle +
  3965. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3966. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3967. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3968. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3969. } else if (task->num_scatter == 1) {
  3970. u64 dma_addr = sg_dma_address(task->scatter);
  3971. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3972. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3973. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3974. sata_cmd.esgl = 0;
  3975. } else if (task->num_scatter == 0) {
  3976. sata_cmd.addr_low = 0;
  3977. sata_cmd.addr_high = 0;
  3978. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3979. sata_cmd.esgl = 0;
  3980. }
  3981. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  3982. return ret;
  3983. }
  3984. /**
  3985. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3986. * @pm8001_ha: our hba card information.
  3987. * @num: the inbound queue number
  3988. * @phy_id: the phy id which we wanted to start up.
  3989. */
  3990. static int
  3991. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3992. {
  3993. struct phy_start_req payload;
  3994. struct inbound_queue_table *circularQ;
  3995. int ret;
  3996. u32 tag = 0x01;
  3997. u32 opcode = OPC_INB_PHYSTART;
  3998. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3999. memset(&payload, 0, sizeof(payload));
  4000. payload.tag = cpu_to_le32(tag);
  4001. /*
  4002. ** [0:7] PHY Identifier
  4003. ** [8:11] link rate 1.5G, 3G, 6G
  4004. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  4005. ** [14] 0b disable spin up hold; 1b enable spin up hold
  4006. */
  4007. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  4008. LINKMODE_AUTO | LINKRATE_15 |
  4009. LINKRATE_30 | LINKRATE_60 | phy_id);
  4010. payload.sas_identify.dev_type = SAS_END_DEV;
  4011. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  4012. memcpy(payload.sas_identify.sas_addr,
  4013. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  4014. payload.sas_identify.phy_id = phy_id;
  4015. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4016. return ret;
  4017. }
  4018. /**
  4019. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  4020. * @pm8001_ha: our hba card information.
  4021. * @num: the inbound queue number
  4022. * @phy_id: the phy id which we wanted to start up.
  4023. */
  4024. int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  4025. u8 phy_id)
  4026. {
  4027. struct phy_stop_req payload;
  4028. struct inbound_queue_table *circularQ;
  4029. int ret;
  4030. u32 tag = 0x01;
  4031. u32 opcode = OPC_INB_PHYSTOP;
  4032. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4033. memset(&payload, 0, sizeof(payload));
  4034. payload.tag = cpu_to_le32(tag);
  4035. payload.phy_id = cpu_to_le32(phy_id);
  4036. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4037. return ret;
  4038. }
  4039. /**
  4040. * see comments on pm8001_mpi_reg_resp.
  4041. */
  4042. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4043. struct pm8001_device *pm8001_dev, u32 flag)
  4044. {
  4045. struct reg_dev_req payload;
  4046. u32 opc;
  4047. u32 stp_sspsmp_sata = 0x4;
  4048. struct inbound_queue_table *circularQ;
  4049. u32 linkrate, phy_id;
  4050. int rc, tag = 0xdeadbeef;
  4051. struct pm8001_ccb_info *ccb;
  4052. u8 retryFlag = 0x1;
  4053. u16 firstBurstSize = 0;
  4054. u16 ITNT = 2000;
  4055. struct domain_device *dev = pm8001_dev->sas_device;
  4056. struct domain_device *parent_dev = dev->parent;
  4057. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4058. memset(&payload, 0, sizeof(payload));
  4059. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4060. if (rc)
  4061. return rc;
  4062. ccb = &pm8001_ha->ccb_info[tag];
  4063. ccb->device = pm8001_dev;
  4064. ccb->ccb_tag = tag;
  4065. payload.tag = cpu_to_le32(tag);
  4066. if (flag == 1)
  4067. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4068. else {
  4069. if (pm8001_dev->dev_type == SATA_DEV)
  4070. stp_sspsmp_sata = 0x00; /* stp*/
  4071. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4072. pm8001_dev->dev_type == EDGE_DEV ||
  4073. pm8001_dev->dev_type == FANOUT_DEV)
  4074. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4075. }
  4076. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4077. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4078. else
  4079. phy_id = pm8001_dev->attached_phy;
  4080. opc = OPC_INB_REG_DEV;
  4081. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4082. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4083. payload.phyid_portid =
  4084. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4085. ((phy_id & 0x0F) << 4));
  4086. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4087. ((linkrate & 0x0F) * 0x1000000) |
  4088. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4089. payload.firstburstsize_ITNexustimeout =
  4090. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4091. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4092. SAS_ADDR_SIZE);
  4093. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4094. return rc;
  4095. }
  4096. /**
  4097. * see comments on pm8001_mpi_reg_resp.
  4098. */
  4099. int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4100. u32 device_id)
  4101. {
  4102. struct dereg_dev_req payload;
  4103. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4104. int ret;
  4105. struct inbound_queue_table *circularQ;
  4106. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4107. memset(&payload, 0, sizeof(payload));
  4108. payload.tag = cpu_to_le32(1);
  4109. payload.device_id = cpu_to_le32(device_id);
  4110. PM8001_MSG_DBG(pm8001_ha,
  4111. pm8001_printk("unregister device device_id = %d\n", device_id));
  4112. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4113. return ret;
  4114. }
  4115. /**
  4116. * pm8001_chip_phy_ctl_req - support the local phy operation
  4117. * @pm8001_ha: our hba card information.
  4118. * @num: the inbound queue number
  4119. * @phy_id: the phy id which we wanted to operate
  4120. * @phy_op:
  4121. */
  4122. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4123. u32 phyId, u32 phy_op)
  4124. {
  4125. struct local_phy_ctl_req payload;
  4126. struct inbound_queue_table *circularQ;
  4127. int ret;
  4128. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4129. memset(&payload, 0, sizeof(payload));
  4130. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4131. payload.tag = cpu_to_le32(1);
  4132. payload.phyop_phyid =
  4133. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4134. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4135. return ret;
  4136. }
  4137. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4138. {
  4139. u32 value;
  4140. #ifdef PM8001_USE_MSIX
  4141. return 1;
  4142. #endif
  4143. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4144. if (value)
  4145. return 1;
  4146. return 0;
  4147. }
  4148. /**
  4149. * pm8001_chip_isr - PM8001 isr handler.
  4150. * @pm8001_ha: our hba card information.
  4151. * @irq: irq number.
  4152. * @stat: stat.
  4153. */
  4154. static irqreturn_t
  4155. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  4156. {
  4157. pm8001_chip_interrupt_disable(pm8001_ha, vec);
  4158. process_oq(pm8001_ha, vec);
  4159. pm8001_chip_interrupt_enable(pm8001_ha, vec);
  4160. return IRQ_HANDLED;
  4161. }
  4162. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4163. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4164. {
  4165. struct task_abort_req task_abort;
  4166. struct inbound_queue_table *circularQ;
  4167. int ret;
  4168. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4169. memset(&task_abort, 0, sizeof(task_abort));
  4170. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4171. task_abort.abort_all = 0;
  4172. task_abort.device_id = cpu_to_le32(dev_id);
  4173. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4174. task_abort.tag = cpu_to_le32(cmd_tag);
  4175. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4176. task_abort.abort_all = cpu_to_le32(1);
  4177. task_abort.device_id = cpu_to_le32(dev_id);
  4178. task_abort.tag = cpu_to_le32(cmd_tag);
  4179. }
  4180. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  4181. return ret;
  4182. }
  4183. /**
  4184. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4185. * @task: the task we wanted to aborted.
  4186. * @flag: the abort flag.
  4187. */
  4188. int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4189. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4190. {
  4191. u32 opc, device_id;
  4192. int rc = TMF_RESP_FUNC_FAILED;
  4193. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  4194. " = %x", cmd_tag, task_tag));
  4195. if (pm8001_dev->dev_type == SAS_END_DEV)
  4196. opc = OPC_INB_SSP_ABORT;
  4197. else if (pm8001_dev->dev_type == SATA_DEV)
  4198. opc = OPC_INB_SATA_ABORT;
  4199. else
  4200. opc = OPC_INB_SMP_ABORT;/* SMP */
  4201. device_id = pm8001_dev->device_id;
  4202. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4203. task_tag, cmd_tag);
  4204. if (rc != TMF_RESP_FUNC_COMPLETE)
  4205. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4206. return rc;
  4207. }
  4208. /**
  4209. * pm8001_chip_ssp_tm_req - built the task management command.
  4210. * @pm8001_ha: our hba card information.
  4211. * @ccb: the ccb information.
  4212. * @tmf: task management function.
  4213. */
  4214. int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4215. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4216. {
  4217. struct sas_task *task = ccb->task;
  4218. struct domain_device *dev = task->dev;
  4219. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4220. u32 opc = OPC_INB_SSPINITMSTART;
  4221. struct inbound_queue_table *circularQ;
  4222. struct ssp_ini_tm_start_req sspTMCmd;
  4223. int ret;
  4224. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4225. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4226. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4227. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4228. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4229. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4230. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4231. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd, 0);
  4232. return ret;
  4233. }
  4234. int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4235. void *payload)
  4236. {
  4237. u32 opc = OPC_INB_GET_NVMD_DATA;
  4238. u32 nvmd_type;
  4239. int rc;
  4240. u32 tag;
  4241. struct pm8001_ccb_info *ccb;
  4242. struct inbound_queue_table *circularQ;
  4243. struct get_nvm_data_req nvmd_req;
  4244. struct fw_control_ex *fw_control_context;
  4245. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4246. nvmd_type = ioctl_payload->minor_function;
  4247. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4248. if (!fw_control_context)
  4249. return -ENOMEM;
  4250. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4251. fw_control_context->len = ioctl_payload->length;
  4252. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4253. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4254. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4255. if (rc) {
  4256. kfree(fw_control_context);
  4257. return rc;
  4258. }
  4259. ccb = &pm8001_ha->ccb_info[tag];
  4260. ccb->ccb_tag = tag;
  4261. ccb->fw_control_context = fw_control_context;
  4262. nvmd_req.tag = cpu_to_le32(tag);
  4263. switch (nvmd_type) {
  4264. case TWI_DEVICE: {
  4265. u32 twi_addr, twi_page_size;
  4266. twi_addr = 0xa8;
  4267. twi_page_size = 2;
  4268. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4269. twi_page_size << 8 | TWI_DEVICE);
  4270. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4271. nvmd_req.resp_addr_hi =
  4272. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4273. nvmd_req.resp_addr_lo =
  4274. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4275. break;
  4276. }
  4277. case C_SEEPROM: {
  4278. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4279. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4280. nvmd_req.resp_addr_hi =
  4281. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4282. nvmd_req.resp_addr_lo =
  4283. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4284. break;
  4285. }
  4286. case VPD_FLASH: {
  4287. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4288. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4289. nvmd_req.resp_addr_hi =
  4290. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4291. nvmd_req.resp_addr_lo =
  4292. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4293. break;
  4294. }
  4295. case EXPAN_ROM: {
  4296. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4297. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4298. nvmd_req.resp_addr_hi =
  4299. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4300. nvmd_req.resp_addr_lo =
  4301. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4302. break;
  4303. }
  4304. default:
  4305. break;
  4306. }
  4307. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4308. return rc;
  4309. }
  4310. int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4311. void *payload)
  4312. {
  4313. u32 opc = OPC_INB_SET_NVMD_DATA;
  4314. u32 nvmd_type;
  4315. int rc;
  4316. u32 tag;
  4317. struct pm8001_ccb_info *ccb;
  4318. struct inbound_queue_table *circularQ;
  4319. struct set_nvm_data_req nvmd_req;
  4320. struct fw_control_ex *fw_control_context;
  4321. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4322. nvmd_type = ioctl_payload->minor_function;
  4323. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4324. if (!fw_control_context)
  4325. return -ENOMEM;
  4326. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4327. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4328. ioctl_payload->func_specific,
  4329. ioctl_payload->length);
  4330. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4331. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4332. if (rc) {
  4333. kfree(fw_control_context);
  4334. return rc;
  4335. }
  4336. ccb = &pm8001_ha->ccb_info[tag];
  4337. ccb->fw_control_context = fw_control_context;
  4338. ccb->ccb_tag = tag;
  4339. nvmd_req.tag = cpu_to_le32(tag);
  4340. switch (nvmd_type) {
  4341. case TWI_DEVICE: {
  4342. u32 twi_addr, twi_page_size;
  4343. twi_addr = 0xa8;
  4344. twi_page_size = 2;
  4345. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4346. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4347. twi_page_size << 8 | TWI_DEVICE);
  4348. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4349. nvmd_req.resp_addr_hi =
  4350. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4351. nvmd_req.resp_addr_lo =
  4352. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4353. break;
  4354. }
  4355. case C_SEEPROM:
  4356. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4357. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4358. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4359. nvmd_req.resp_addr_hi =
  4360. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4361. nvmd_req.resp_addr_lo =
  4362. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4363. break;
  4364. case VPD_FLASH:
  4365. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4366. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4367. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4368. nvmd_req.resp_addr_hi =
  4369. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4370. nvmd_req.resp_addr_lo =
  4371. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4372. break;
  4373. case EXPAN_ROM:
  4374. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4375. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4376. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4377. nvmd_req.resp_addr_hi =
  4378. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4379. nvmd_req.resp_addr_lo =
  4380. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4381. break;
  4382. default:
  4383. break;
  4384. }
  4385. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4386. return rc;
  4387. }
  4388. /**
  4389. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4390. * @pm8001_ha: our hba card information.
  4391. * @fw_flash_updata_info: firmware flash update param
  4392. */
  4393. int
  4394. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4395. void *fw_flash_updata_info, u32 tag)
  4396. {
  4397. struct fw_flash_Update_req payload;
  4398. struct fw_flash_updata_info *info;
  4399. struct inbound_queue_table *circularQ;
  4400. int ret;
  4401. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4402. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4403. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4404. info = fw_flash_updata_info;
  4405. payload.tag = cpu_to_le32(tag);
  4406. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4407. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4408. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4409. payload.len = info->sgl.im_len.len ;
  4410. payload.sgl_addr_lo =
  4411. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4412. payload.sgl_addr_hi =
  4413. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4414. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4415. return ret;
  4416. }
  4417. int
  4418. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4419. void *payload)
  4420. {
  4421. struct fw_flash_updata_info flash_update_info;
  4422. struct fw_control_info *fw_control;
  4423. struct fw_control_ex *fw_control_context;
  4424. int rc;
  4425. u32 tag;
  4426. struct pm8001_ccb_info *ccb;
  4427. void *buffer = NULL;
  4428. dma_addr_t phys_addr;
  4429. u32 phys_addr_hi;
  4430. u32 phys_addr_lo;
  4431. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4432. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4433. if (!fw_control_context)
  4434. return -ENOMEM;
  4435. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4436. if (fw_control->len != 0) {
  4437. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4438. (void **)&buffer,
  4439. &phys_addr,
  4440. &phys_addr_hi,
  4441. &phys_addr_lo,
  4442. fw_control->len, 0) != 0) {
  4443. PM8001_FAIL_DBG(pm8001_ha,
  4444. pm8001_printk("Mem alloc failure\n"));
  4445. kfree(fw_control_context);
  4446. return -ENOMEM;
  4447. }
  4448. }
  4449. memcpy(buffer, fw_control->buffer, fw_control->len);
  4450. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4451. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4452. flash_update_info.sgl.im_len.e = 0;
  4453. flash_update_info.cur_image_offset = fw_control->offset;
  4454. flash_update_info.cur_image_len = fw_control->len;
  4455. flash_update_info.total_image_len = fw_control->size;
  4456. fw_control_context->fw_control = fw_control;
  4457. fw_control_context->virtAddr = buffer;
  4458. fw_control_context->len = fw_control->len;
  4459. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4460. if (rc) {
  4461. kfree(fw_control_context);
  4462. return rc;
  4463. }
  4464. ccb = &pm8001_ha->ccb_info[tag];
  4465. ccb->fw_control_context = fw_control_context;
  4466. ccb->ccb_tag = tag;
  4467. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4468. tag);
  4469. return rc;
  4470. }
  4471. int
  4472. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4473. struct pm8001_device *pm8001_dev, u32 state)
  4474. {
  4475. struct set_dev_state_req payload;
  4476. struct inbound_queue_table *circularQ;
  4477. struct pm8001_ccb_info *ccb;
  4478. int rc;
  4479. u32 tag;
  4480. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4481. memset(&payload, 0, sizeof(payload));
  4482. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4483. if (rc)
  4484. return -1;
  4485. ccb = &pm8001_ha->ccb_info[tag];
  4486. ccb->ccb_tag = tag;
  4487. ccb->device = pm8001_dev;
  4488. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4489. payload.tag = cpu_to_le32(tag);
  4490. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4491. payload.nds = cpu_to_le32(state);
  4492. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4493. return rc;
  4494. }
  4495. static int
  4496. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4497. {
  4498. struct sas_re_initialization_req payload;
  4499. struct inbound_queue_table *circularQ;
  4500. struct pm8001_ccb_info *ccb;
  4501. int rc;
  4502. u32 tag;
  4503. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4504. memset(&payload, 0, sizeof(payload));
  4505. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4506. if (rc)
  4507. return -1;
  4508. ccb = &pm8001_ha->ccb_info[tag];
  4509. ccb->ccb_tag = tag;
  4510. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4511. payload.tag = cpu_to_le32(tag);
  4512. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4513. payload.sata_hol_tmo = cpu_to_le32(80);
  4514. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4515. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4516. return rc;
  4517. }
  4518. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4519. .name = "pmc8001",
  4520. .chip_init = pm8001_chip_init,
  4521. .chip_soft_rst = pm8001_chip_soft_rst,
  4522. .chip_rst = pm8001_hw_chip_rst,
  4523. .chip_iounmap = pm8001_chip_iounmap,
  4524. .isr = pm8001_chip_isr,
  4525. .is_our_interupt = pm8001_chip_is_our_interupt,
  4526. .isr_process_oq = process_oq,
  4527. .interrupt_enable = pm8001_chip_interrupt_enable,
  4528. .interrupt_disable = pm8001_chip_interrupt_disable,
  4529. .make_prd = pm8001_chip_make_sg,
  4530. .smp_req = pm8001_chip_smp_req,
  4531. .ssp_io_req = pm8001_chip_ssp_io_req,
  4532. .sata_req = pm8001_chip_sata_req,
  4533. .phy_start_req = pm8001_chip_phy_start_req,
  4534. .phy_stop_req = pm8001_chip_phy_stop_req,
  4535. .reg_dev_req = pm8001_chip_reg_dev_req,
  4536. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4537. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4538. .task_abort = pm8001_chip_abort_task,
  4539. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4540. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4541. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4542. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4543. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4544. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4545. };