pata_sl82c105.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * pata_sl82c105.c - SL82C105 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Based in part on linux/drivers/ide/pci/sl82c105.c
  7. * SL82C105/Winbond 553 IDE driver
  8. *
  9. * and in part on the documentation and errata sheet
  10. *
  11. *
  12. * Note: The controller like many controllers has shared timings for
  13. * PIO and DMA. We thus flip to the DMA timings in dma_start and flip back
  14. * in the dma_stop function. Thus we actually don't need a set_dmamode
  15. * method as the PIO method is always called and will set the right PIO
  16. * timing parameters.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <scsi/scsi_host.h>
  25. #include <linux/libata.h>
  26. #define DRV_NAME "pata_sl82c105"
  27. #define DRV_VERSION "0.3.0"
  28. enum {
  29. /*
  30. * SL82C105 PCI config register 0x40 bits.
  31. */
  32. CTRL_IDE_IRQB = (1 << 30),
  33. CTRL_IDE_IRQA = (1 << 28),
  34. CTRL_LEGIRQ = (1 << 11),
  35. CTRL_P1F16 = (1 << 5),
  36. CTRL_P1EN = (1 << 4),
  37. CTRL_P0F16 = (1 << 1),
  38. CTRL_P0EN = (1 << 0)
  39. };
  40. /**
  41. * sl82c105_pre_reset - probe begin
  42. * @ap: ATA port
  43. *
  44. * Set up cable type and use generic probe init
  45. */
  46. static int sl82c105_pre_reset(struct ata_port *ap)
  47. {
  48. static const struct pci_bits sl82c105_enable_bits[] = {
  49. { 0x40, 1, 0x01, 0x01 },
  50. { 0x40, 1, 0x10, 0x10 }
  51. };
  52. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  53. if (ap->port_no && !pci_test_config_bits(pdev, &sl82c105_enable_bits[ap->port_no]))
  54. return -ENOENT;
  55. return ata_std_prereset(ap);
  56. }
  57. static void sl82c105_error_handler(struct ata_port *ap)
  58. {
  59. ata_bmdma_drive_eh(ap, sl82c105_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  60. }
  61. /**
  62. * sl82c105_configure_piomode - set chip PIO timing
  63. * @ap: ATA interface
  64. * @adev: ATA device
  65. * @pio: PIO mode
  66. *
  67. * Called to do the PIO mode setup. Our timing registers are shared
  68. * so a configure_dmamode call will undo any work we do here and vice
  69. * versa
  70. */
  71. static void sl82c105_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
  72. {
  73. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  74. static u16 pio_timing[5] = {
  75. 0x50D, 0x407, 0x304, 0x242, 0x240
  76. };
  77. u16 dummy;
  78. int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
  79. pci_write_config_word(pdev, timing, pio_timing[pio]);
  80. /* Can we lose this oddity of the old driver */
  81. pci_read_config_word(pdev, timing, &dummy);
  82. }
  83. /**
  84. * sl82c105_set_piomode - set initial PIO mode data
  85. * @ap: ATA interface
  86. * @adev: ATA device
  87. *
  88. * Called to do the PIO mode setup. Our timing registers are shared
  89. * but we want to set the PIO timing by default.
  90. */
  91. static void sl82c105_set_piomode(struct ata_port *ap, struct ata_device *adev)
  92. {
  93. sl82c105_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  94. }
  95. /**
  96. * sl82c105_configure_dmamode - set DMA mode in chip
  97. * @ap: ATA interface
  98. * @adev: ATA device
  99. *
  100. * Load DMA cycle times into the chip ready for a DMA transfer
  101. * to occur.
  102. */
  103. static void sl82c105_configure_dmamode(struct ata_port *ap, struct ata_device *adev)
  104. {
  105. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  106. static u16 dma_timing[3] = {
  107. 0x707, 0x201, 0x200
  108. };
  109. u16 dummy;
  110. int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
  111. int dma = adev->dma_mode - XFER_MW_DMA_0;
  112. pci_write_config_word(pdev, timing, dma_timing[dma]);
  113. /* Can we lose this oddity of the old driver */
  114. pci_read_config_word(pdev, timing, &dummy);
  115. }
  116. /**
  117. * sl82c105_reset_engine - Reset the DMA engine
  118. * @ap: ATA interface
  119. *
  120. * The sl82c105 has some serious problems with the DMA engine
  121. * when transfers don't run as expected or ATAPI is used. The
  122. * recommended fix is to reset the engine each use using a chip
  123. * test register.
  124. */
  125. static void sl82c105_reset_engine(struct ata_port *ap)
  126. {
  127. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  128. u16 val;
  129. pci_read_config_word(pdev, 0x7E, &val);
  130. pci_write_config_word(pdev, 0x7E, val | 4);
  131. pci_write_config_word(pdev, 0x7E, val & ~4);
  132. }
  133. /**
  134. * sl82c105_bmdma_start - DMA engine begin
  135. * @qc: ATA command
  136. *
  137. * Reset the DMA engine each use as recommended by the errata
  138. * document.
  139. *
  140. * FIXME: if we switch clock at BMDMA start/end we might get better
  141. * PIO performance on DMA capable devices.
  142. */
  143. static void sl82c105_bmdma_start(struct ata_queued_cmd *qc)
  144. {
  145. struct ata_port *ap = qc->ap;
  146. udelay(100);
  147. sl82c105_reset_engine(ap);
  148. udelay(100);
  149. /* Set the clocks for DMA */
  150. sl82c105_configure_dmamode(ap, qc->dev);
  151. /* Activate DMA */
  152. ata_bmdma_start(qc);
  153. }
  154. /**
  155. * sl82c105_bmdma_end - DMA engine stop
  156. * @qc: ATA command
  157. *
  158. * Reset the DMA engine each use as recommended by the errata
  159. * document.
  160. *
  161. * This function is also called to turn off DMA when a timeout occurs
  162. * during DMA operation. In both cases we need to reset the engine,
  163. * so no actual eng_timeout handler is required.
  164. *
  165. * We assume bmdma_stop is always called if bmdma_start as called. If
  166. * not then we may need to wrap qc_issue.
  167. */
  168. static void sl82c105_bmdma_stop(struct ata_queued_cmd *qc)
  169. {
  170. struct ata_port *ap = qc->ap;
  171. ata_bmdma_stop(qc);
  172. sl82c105_reset_engine(ap);
  173. udelay(100);
  174. /* This will redo the initial setup of the DMA device to matching
  175. PIO timings */
  176. sl82c105_set_piomode(ap, qc->dev);
  177. }
  178. static struct scsi_host_template sl82c105_sht = {
  179. .module = THIS_MODULE,
  180. .name = DRV_NAME,
  181. .ioctl = ata_scsi_ioctl,
  182. .queuecommand = ata_scsi_queuecmd,
  183. .can_queue = ATA_DEF_QUEUE,
  184. .this_id = ATA_SHT_THIS_ID,
  185. .sg_tablesize = LIBATA_MAX_PRD,
  186. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  187. .emulated = ATA_SHT_EMULATED,
  188. .use_clustering = ATA_SHT_USE_CLUSTERING,
  189. .proc_name = DRV_NAME,
  190. .dma_boundary = ATA_DMA_BOUNDARY,
  191. .slave_configure = ata_scsi_slave_config,
  192. .slave_destroy = ata_scsi_slave_destroy,
  193. .bios_param = ata_std_bios_param,
  194. };
  195. static struct ata_port_operations sl82c105_port_ops = {
  196. .port_disable = ata_port_disable,
  197. .set_piomode = sl82c105_set_piomode,
  198. .mode_filter = ata_pci_default_filter,
  199. .tf_load = ata_tf_load,
  200. .tf_read = ata_tf_read,
  201. .check_status = ata_check_status,
  202. .exec_command = ata_exec_command,
  203. .dev_select = ata_std_dev_select,
  204. .freeze = ata_bmdma_freeze,
  205. .thaw = ata_bmdma_thaw,
  206. .error_handler = sl82c105_error_handler,
  207. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  208. .cable_detect = ata_cable_40wire,
  209. .bmdma_setup = ata_bmdma_setup,
  210. .bmdma_start = sl82c105_bmdma_start,
  211. .bmdma_stop = sl82c105_bmdma_stop,
  212. .bmdma_status = ata_bmdma_status,
  213. .qc_prep = ata_qc_prep,
  214. .qc_issue = ata_qc_issue_prot,
  215. .data_xfer = ata_data_xfer,
  216. .irq_handler = ata_interrupt,
  217. .irq_clear = ata_bmdma_irq_clear,
  218. .irq_on = ata_irq_on,
  219. .irq_ack = ata_irq_ack,
  220. .port_start = ata_port_start,
  221. };
  222. /**
  223. * sl82c105_bridge_revision - find bridge version
  224. * @pdev: PCI device for the ATA function
  225. *
  226. * Locates the PCI bridge associated with the ATA function and
  227. * providing it is a Winbond 553 reports the revision. If it cannot
  228. * find a revision or the right device it returns -1
  229. */
  230. static int sl82c105_bridge_revision(struct pci_dev *pdev)
  231. {
  232. struct pci_dev *bridge;
  233. u8 rev;
  234. /*
  235. * The bridge should be part of the same device, but function 0.
  236. */
  237. bridge = pci_get_slot(pdev->bus,
  238. PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
  239. if (!bridge)
  240. return -1;
  241. /*
  242. * Make sure it is a Winbond 553 and is an ISA bridge.
  243. */
  244. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  245. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  246. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  247. pci_dev_put(bridge);
  248. return -1;
  249. }
  250. /*
  251. * We need to find function 0's revision, not function 1
  252. */
  253. pci_read_config_byte(bridge, PCI_REVISION_ID, &rev);
  254. pci_dev_put(bridge);
  255. return rev;
  256. }
  257. static int sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  258. {
  259. static struct ata_port_info info_dma = {
  260. .sht = &sl82c105_sht,
  261. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  262. .pio_mask = 0x1f,
  263. .mwdma_mask = 0x07,
  264. .port_ops = &sl82c105_port_ops
  265. };
  266. static struct ata_port_info info_early = {
  267. .sht = &sl82c105_sht,
  268. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  269. .pio_mask = 0x1f,
  270. .port_ops = &sl82c105_port_ops
  271. };
  272. static struct ata_port_info *port_info[2] = { &info_early, &info_early };
  273. u32 val;
  274. int rev;
  275. rev = sl82c105_bridge_revision(dev);
  276. if (rev == -1)
  277. dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Unable to find bridge, disabling DMA.\n");
  278. else if (rev <= 5)
  279. dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Early bridge revision, no DMA available.\n");
  280. else {
  281. port_info[0] = &info_dma;
  282. port_info[1] = &info_dma;
  283. }
  284. pci_read_config_dword(dev, 0x40, &val);
  285. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  286. pci_write_config_dword(dev, 0x40, val);
  287. return ata_pci_init_one(dev, port_info, 1); /* For now */
  288. }
  289. static const struct pci_device_id sl82c105[] = {
  290. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), },
  291. { },
  292. };
  293. static struct pci_driver sl82c105_pci_driver = {
  294. .name = DRV_NAME,
  295. .id_table = sl82c105,
  296. .probe = sl82c105_init_one,
  297. .remove = ata_pci_remove_one
  298. };
  299. static int __init sl82c105_init(void)
  300. {
  301. return pci_register_driver(&sl82c105_pci_driver);
  302. }
  303. static void __exit sl82c105_exit(void)
  304. {
  305. pci_unregister_driver(&sl82c105_pci_driver);
  306. }
  307. MODULE_AUTHOR("Alan Cox");
  308. MODULE_DESCRIPTION("low-level driver for Sl82c105");
  309. MODULE_LICENSE("GPL");
  310. MODULE_DEVICE_TABLE(pci, sl82c105);
  311. MODULE_VERSION(DRV_VERSION);
  312. module_init(sl82c105_init);
  313. module_exit(sl82c105_exit);