pata_efar.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * pata_efar.c - EFAR PIIX clone controller driver
  3. *
  4. * (C) 2005 Red Hat <alan@redhat.com>
  5. *
  6. * Some parts based on ata_piix.c by Jeff Garzik and others.
  7. *
  8. * The EFAR is a PIIX4 clone with UDMA66 support. Unlike the later
  9. * Intel ICH controllers the EFAR widened the UDMA mode register bits
  10. * and doesn't require the funky clock selection.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/init.h>
  16. #include <linux/blkdev.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <scsi/scsi_host.h>
  20. #include <linux/libata.h>
  21. #include <linux/ata.h>
  22. #define DRV_NAME "pata_efar"
  23. #define DRV_VERSION "0.4.4"
  24. /**
  25. * efar_pre_reset - Enable bits
  26. * @ap: Port
  27. *
  28. * Perform cable detection for the EFAR ATA interface. This is
  29. * different to the PIIX arrangement
  30. */
  31. static int efar_pre_reset(struct ata_port *ap)
  32. {
  33. static const struct pci_bits efar_enable_bits[] = {
  34. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  35. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  36. };
  37. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  38. if (!pci_test_config_bits(pdev, &efar_enable_bits[ap->port_no]))
  39. return -ENOENT;
  40. return ata_std_prereset(ap);
  41. }
  42. /**
  43. * efar_probe_reset - Probe specified port on PATA host controller
  44. * @ap: Port to probe
  45. *
  46. * LOCKING:
  47. * None (inherited from caller).
  48. */
  49. static void efar_error_handler(struct ata_port *ap)
  50. {
  51. ata_bmdma_drive_eh(ap, efar_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  52. }
  53. /**
  54. * efar_cable_detect - check for 40/80 pin
  55. * @ap: Port
  56. *
  57. * Perform cable detection for the EFAR ATA interface. This is
  58. * different to the PIIX arrangement
  59. */
  60. static int efar_cable_detect(struct ata_port *ap)
  61. {
  62. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  63. u8 tmp;
  64. pci_read_config_byte(pdev, 0x47, &tmp);
  65. if (tmp & (2 >> ap->port_no))
  66. return ATA_CBL_PATA40;
  67. return ATA_CBL_PATA80;
  68. }
  69. /**
  70. * efar_set_piomode - Initialize host controller PATA PIO timings
  71. * @ap: Port whose timings we are configuring
  72. * @adev: um
  73. *
  74. * Set PIO mode for device, in host controller PCI config space.
  75. *
  76. * LOCKING:
  77. * None (inherited from caller).
  78. */
  79. static void efar_set_piomode (struct ata_port *ap, struct ata_device *adev)
  80. {
  81. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  82. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  83. unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
  84. u16 idetm_data;
  85. int control = 0;
  86. /*
  87. * See Intel Document 298600-004 for the timing programing rules
  88. * for PIIX/ICH. The EFAR is a clone so very similar
  89. */
  90. static const /* ISP RTC */
  91. u8 timings[][2] = { { 0, 0 },
  92. { 0, 0 },
  93. { 1, 0 },
  94. { 2, 1 },
  95. { 2, 3 }, };
  96. if (pio > 2)
  97. control |= 1; /* TIME1 enable */
  98. if (ata_pio_need_iordy(adev)) /* PIO 3/4 require IORDY */
  99. control |= 2; /* IE enable */
  100. /* Intel specifies that the PPE functionality is for disk only */
  101. if (adev->class == ATA_DEV_ATA)
  102. control |= 4; /* PPE enable */
  103. pci_read_config_word(dev, idetm_port, &idetm_data);
  104. /* Enable PPE, IE and TIME as appropriate */
  105. if (adev->devno == 0) {
  106. idetm_data &= 0xCCF0;
  107. idetm_data |= control;
  108. idetm_data |= (timings[pio][0] << 12) |
  109. (timings[pio][1] << 8);
  110. } else {
  111. int shift = 4 * ap->port_no;
  112. u8 slave_data;
  113. idetm_data &= 0xCC0F;
  114. idetm_data |= (control << 4);
  115. /* Slave timing in seperate register */
  116. pci_read_config_byte(dev, 0x44, &slave_data);
  117. slave_data &= 0x0F << shift;
  118. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << shift;
  119. pci_write_config_byte(dev, 0x44, slave_data);
  120. }
  121. idetm_data |= 0x4000; /* Ensure SITRE is enabled */
  122. pci_write_config_word(dev, idetm_port, idetm_data);
  123. }
  124. /**
  125. * efar_set_dmamode - Initialize host controller PATA DMA timings
  126. * @ap: Port whose timings we are configuring
  127. * @adev: Device to program
  128. *
  129. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  130. *
  131. * LOCKING:
  132. * None (inherited from caller).
  133. */
  134. static void efar_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  135. {
  136. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  137. u8 master_port = ap->port_no ? 0x42 : 0x40;
  138. u16 master_data;
  139. u8 speed = adev->dma_mode;
  140. int devid = adev->devno + 2 * ap->port_no;
  141. u8 udma_enable;
  142. static const /* ISP RTC */
  143. u8 timings[][2] = { { 0, 0 },
  144. { 0, 0 },
  145. { 1, 0 },
  146. { 2, 1 },
  147. { 2, 3 }, };
  148. pci_read_config_word(dev, master_port, &master_data);
  149. pci_read_config_byte(dev, 0x48, &udma_enable);
  150. if (speed >= XFER_UDMA_0) {
  151. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  152. u16 udma_timing;
  153. udma_enable |= (1 << devid);
  154. /* Load the UDMA mode number */
  155. pci_read_config_word(dev, 0x4A, &udma_timing);
  156. udma_timing &= ~(7 << (4 * devid));
  157. udma_timing |= udma << (4 * devid);
  158. pci_write_config_word(dev, 0x4A, udma_timing);
  159. } else {
  160. /*
  161. * MWDMA is driven by the PIO timings. We must also enable
  162. * IORDY unconditionally along with TIME1. PPE has already
  163. * been set when the PIO timing was set.
  164. */
  165. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  166. unsigned int control;
  167. u8 slave_data;
  168. const unsigned int needed_pio[3] = {
  169. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  170. };
  171. int pio = needed_pio[mwdma] - XFER_PIO_0;
  172. control = 3; /* IORDY|TIME1 */
  173. /* If the drive MWDMA is faster than it can do PIO then
  174. we must force PIO into PIO0 */
  175. if (adev->pio_mode < needed_pio[mwdma])
  176. /* Enable DMA timing only */
  177. control |= 8; /* PIO cycles in PIO0 */
  178. if (adev->devno) { /* Slave */
  179. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  180. master_data |= control << 4;
  181. pci_read_config_byte(dev, 0x44, &slave_data);
  182. slave_data &= (0x0F + 0xE1 * ap->port_no);
  183. /* Load the matching timing */
  184. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  185. pci_write_config_byte(dev, 0x44, slave_data);
  186. } else { /* Master */
  187. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  188. and master timing bits */
  189. master_data |= control;
  190. master_data |=
  191. (timings[pio][0] << 12) |
  192. (timings[pio][1] << 8);
  193. }
  194. udma_enable &= ~(1 << devid);
  195. pci_write_config_word(dev, master_port, master_data);
  196. }
  197. pci_write_config_byte(dev, 0x48, udma_enable);
  198. }
  199. static struct scsi_host_template efar_sht = {
  200. .module = THIS_MODULE,
  201. .name = DRV_NAME,
  202. .ioctl = ata_scsi_ioctl,
  203. .queuecommand = ata_scsi_queuecmd,
  204. .can_queue = ATA_DEF_QUEUE,
  205. .this_id = ATA_SHT_THIS_ID,
  206. .sg_tablesize = LIBATA_MAX_PRD,
  207. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  208. .emulated = ATA_SHT_EMULATED,
  209. .use_clustering = ATA_SHT_USE_CLUSTERING,
  210. .proc_name = DRV_NAME,
  211. .dma_boundary = ATA_DMA_BOUNDARY,
  212. .slave_configure = ata_scsi_slave_config,
  213. .slave_destroy = ata_scsi_slave_destroy,
  214. .bios_param = ata_std_bios_param,
  215. #ifdef CONFIG_PM
  216. .resume = ata_scsi_device_resume,
  217. .suspend = ata_scsi_device_suspend,
  218. #endif
  219. };
  220. static const struct ata_port_operations efar_ops = {
  221. .port_disable = ata_port_disable,
  222. .set_piomode = efar_set_piomode,
  223. .set_dmamode = efar_set_dmamode,
  224. .mode_filter = ata_pci_default_filter,
  225. .tf_load = ata_tf_load,
  226. .tf_read = ata_tf_read,
  227. .check_status = ata_check_status,
  228. .exec_command = ata_exec_command,
  229. .dev_select = ata_std_dev_select,
  230. .freeze = ata_bmdma_freeze,
  231. .thaw = ata_bmdma_thaw,
  232. .error_handler = efar_error_handler,
  233. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  234. .cable_detect = efar_cable_detect,
  235. .bmdma_setup = ata_bmdma_setup,
  236. .bmdma_start = ata_bmdma_start,
  237. .bmdma_stop = ata_bmdma_stop,
  238. .bmdma_status = ata_bmdma_status,
  239. .qc_prep = ata_qc_prep,
  240. .qc_issue = ata_qc_issue_prot,
  241. .data_xfer = ata_data_xfer,
  242. .irq_handler = ata_interrupt,
  243. .irq_clear = ata_bmdma_irq_clear,
  244. .irq_on = ata_irq_on,
  245. .irq_ack = ata_irq_ack,
  246. .port_start = ata_port_start,
  247. };
  248. /**
  249. * efar_init_one - Register EFAR ATA PCI device with kernel services
  250. * @pdev: PCI device to register
  251. * @ent: Entry in efar_pci_tbl matching with @pdev
  252. *
  253. * Called from kernel PCI layer.
  254. *
  255. * LOCKING:
  256. * Inherited from PCI layer (may sleep).
  257. *
  258. * RETURNS:
  259. * Zero on success, or -ERRNO value.
  260. */
  261. static int efar_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  262. {
  263. static int printed_version;
  264. static struct ata_port_info info = {
  265. .sht = &efar_sht,
  266. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  267. .pio_mask = 0x1f, /* pio0-4 */
  268. .mwdma_mask = 0x07, /* mwdma1-2 */
  269. .udma_mask = 0x0f, /* UDMA 66 */
  270. .port_ops = &efar_ops,
  271. };
  272. static struct ata_port_info *port_info[2] = { &info, &info };
  273. if (!printed_version++)
  274. dev_printk(KERN_DEBUG, &pdev->dev,
  275. "version " DRV_VERSION "\n");
  276. return ata_pci_init_one(pdev, port_info, 2);
  277. }
  278. static const struct pci_device_id efar_pci_tbl[] = {
  279. { PCI_VDEVICE(EFAR, 0x9130), },
  280. { } /* terminate list */
  281. };
  282. static struct pci_driver efar_pci_driver = {
  283. .name = DRV_NAME,
  284. .id_table = efar_pci_tbl,
  285. .probe = efar_init_one,
  286. .remove = ata_pci_remove_one,
  287. #ifdef CONFIG_PM
  288. .suspend = ata_pci_device_suspend,
  289. .resume = ata_pci_device_resume,
  290. #endif
  291. };
  292. static int __init efar_init(void)
  293. {
  294. return pci_register_driver(&efar_pci_driver);
  295. }
  296. static void __exit efar_exit(void)
  297. {
  298. pci_unregister_driver(&efar_pci_driver);
  299. }
  300. module_init(efar_init);
  301. module_exit(efar_exit);
  302. MODULE_AUTHOR("Alan Cox");
  303. MODULE_DESCRIPTION("SCSI low-level driver for EFAR PIIX clones");
  304. MODULE_LICENSE("GPL");
  305. MODULE_DEVICE_TABLE(pci, efar_pci_tbl);
  306. MODULE_VERSION(DRV_VERSION);