imx6sl.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "skeleton.dtsi"
  10. #include "imx6sl-pinfunc.h"
  11. #include <dt-bindings/clock/imx6sl-clock.h>
  12. / {
  13. aliases {
  14. serial0 = &uart1;
  15. serial1 = &uart2;
  16. serial2 = &uart3;
  17. serial3 = &uart4;
  18. serial4 = &uart5;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. gpio4 = &gpio5;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu@0 {
  29. compatible = "arm,cortex-a9";
  30. device_type = "cpu";
  31. reg = <0x0>;
  32. next-level-cache = <&L2>;
  33. };
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. osc {
  52. compatible = "fixed-clock";
  53. clock-frequency = <24000000>;
  54. };
  55. };
  56. soc {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "simple-bus";
  60. interrupt-parent = <&intc>;
  61. ranges;
  62. L2: l2-cache@00a02000 {
  63. compatible = "arm,pl310-cache";
  64. reg = <0x00a02000 0x1000>;
  65. interrupts = <0 92 0x04>;
  66. cache-unified;
  67. cache-level = <2>;
  68. arm,tag-latency = <4 2 3>;
  69. arm,data-latency = <4 2 3>;
  70. };
  71. pmu {
  72. compatible = "arm,cortex-a9-pmu";
  73. interrupts = <0 94 0x04>;
  74. };
  75. aips1: aips-bus@02000000 {
  76. compatible = "fsl,aips-bus", "simple-bus";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x02000000 0x100000>;
  80. ranges;
  81. spba: spba-bus@02000000 {
  82. compatible = "fsl,spba-bus", "simple-bus";
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. reg = <0x02000000 0x40000>;
  86. ranges;
  87. spdif: spdif@02004000 {
  88. reg = <0x02004000 0x4000>;
  89. interrupts = <0 52 0x04>;
  90. };
  91. ecspi1: ecspi@02008000 {
  92. #address-cells = <1>;
  93. #size-cells = <0>;
  94. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  95. reg = <0x02008000 0x4000>;
  96. interrupts = <0 31 0x04>;
  97. clocks = <&clks IMX6SL_CLK_ECSPI1>,
  98. <&clks IMX6SL_CLK_ECSPI1>;
  99. clock-names = "ipg", "per";
  100. status = "disabled";
  101. };
  102. ecspi2: ecspi@0200c000 {
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  106. reg = <0x0200c000 0x4000>;
  107. interrupts = <0 32 0x04>;
  108. clocks = <&clks IMX6SL_CLK_ECSPI2>,
  109. <&clks IMX6SL_CLK_ECSPI2>;
  110. clock-names = "ipg", "per";
  111. status = "disabled";
  112. };
  113. ecspi3: ecspi@02010000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  117. reg = <0x02010000 0x4000>;
  118. interrupts = <0 33 0x04>;
  119. clocks = <&clks IMX6SL_CLK_ECSPI3>,
  120. <&clks IMX6SL_CLK_ECSPI3>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ecspi4: ecspi@02014000 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  128. reg = <0x02014000 0x4000>;
  129. interrupts = <0 34 0x04>;
  130. clocks = <&clks IMX6SL_CLK_ECSPI4>,
  131. <&clks IMX6SL_CLK_ECSPI4>;
  132. clock-names = "ipg", "per";
  133. status = "disabled";
  134. };
  135. uart5: serial@02018000 {
  136. compatible = "fsl,imx6sl-uart", "fsl,imx21-uart";
  137. reg = <0x02018000 0x4000>;
  138. interrupts = <0 30 0x04>;
  139. clocks = <&clks IMX6SL_CLK_UART>,
  140. <&clks IMX6SL_CLK_UART_SERIAL>;
  141. clock-names = "ipg", "per";
  142. status = "disabled";
  143. };
  144. uart1: serial@02020000 {
  145. compatible = "fsl,imx6sl-uart", "fsl,imx21-uart";
  146. reg = <0x02020000 0x4000>;
  147. interrupts = <0 26 0x04>;
  148. clocks = <&clks IMX6SL_CLK_UART>,
  149. <&clks IMX6SL_CLK_UART_SERIAL>;
  150. clock-names = "ipg", "per";
  151. status = "disabled";
  152. };
  153. uart2: serial@02024000 {
  154. compatible = "fsl,imx6sl-uart", "fsl,imx21-uart";
  155. reg = <0x02024000 0x4000>;
  156. interrupts = <0 27 0x04>;
  157. clocks = <&clks IMX6SL_CLK_UART>,
  158. <&clks IMX6SL_CLK_UART_SERIAL>;
  159. clock-names = "ipg", "per";
  160. status = "disabled";
  161. };
  162. ssi1: ssi@02028000 {
  163. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  164. reg = <0x02028000 0x4000>;
  165. interrupts = <0 46 0x04>;
  166. clocks = <&clks IMX6SL_CLK_SSI1>;
  167. fsl,fifo-depth = <15>;
  168. status = "disabled";
  169. };
  170. ssi2: ssi@0202c000 {
  171. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  172. reg = <0x0202c000 0x4000>;
  173. interrupts = <0 47 0x04>;
  174. clocks = <&clks IMX6SL_CLK_SSI2>;
  175. fsl,fifo-depth = <15>;
  176. status = "disabled";
  177. };
  178. ssi3: ssi@02030000 {
  179. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  180. reg = <0x02030000 0x4000>;
  181. interrupts = <0 48 0x04>;
  182. clocks = <&clks IMX6SL_CLK_SSI3>;
  183. fsl,fifo-depth = <15>;
  184. status = "disabled";
  185. };
  186. uart3: serial@02034000 {
  187. compatible = "fsl,imx6sl-uart", "fsl,imx21-uart";
  188. reg = <0x02034000 0x4000>;
  189. interrupts = <0 28 0x04>;
  190. clocks = <&clks IMX6SL_CLK_UART>,
  191. <&clks IMX6SL_CLK_UART_SERIAL>;
  192. clock-names = "ipg", "per";
  193. status = "disabled";
  194. };
  195. uart4: serial@02038000 {
  196. compatible = "fsl,imx6sl-uart", "fsl,imx21-uart";
  197. reg = <0x02038000 0x4000>;
  198. interrupts = <0 29 0x04>;
  199. clocks = <&clks IMX6SL_CLK_UART>,
  200. <&clks IMX6SL_CLK_UART_SERIAL>;
  201. clock-names = "ipg", "per";
  202. status = "disabled";
  203. };
  204. };
  205. pwm1: pwm@02080000 {
  206. #pwm-cells = <2>;
  207. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  208. reg = <0x02080000 0x4000>;
  209. interrupts = <0 83 0x04>;
  210. clocks = <&clks IMX6SL_CLK_PWM1>,
  211. <&clks IMX6SL_CLK_PWM1>;
  212. clock-names = "ipg", "per";
  213. };
  214. pwm2: pwm@02084000 {
  215. #pwm-cells = <2>;
  216. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  217. reg = <0x02084000 0x4000>;
  218. interrupts = <0 84 0x04>;
  219. clocks = <&clks IMX6SL_CLK_PWM2>,
  220. <&clks IMX6SL_CLK_PWM2>;
  221. clock-names = "ipg", "per";
  222. };
  223. pwm3: pwm@02088000 {
  224. #pwm-cells = <2>;
  225. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  226. reg = <0x02088000 0x4000>;
  227. interrupts = <0 85 0x04>;
  228. clocks = <&clks IMX6SL_CLK_PWM3>,
  229. <&clks IMX6SL_CLK_PWM3>;
  230. clock-names = "ipg", "per";
  231. };
  232. pwm4: pwm@0208c000 {
  233. #pwm-cells = <2>;
  234. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  235. reg = <0x0208c000 0x4000>;
  236. interrupts = <0 86 0x04>;
  237. clocks = <&clks IMX6SL_CLK_PWM4>,
  238. <&clks IMX6SL_CLK_PWM4>;
  239. clock-names = "ipg", "per";
  240. };
  241. gpt: gpt@02098000 {
  242. compatible = "fsl,imx6sl-gpt";
  243. reg = <0x02098000 0x4000>;
  244. interrupts = <0 55 0x04>;
  245. clocks = <&clks IMX6SL_CLK_GPT>,
  246. <&clks IMX6SL_CLK_GPT_SERIAL>;
  247. clock-names = "ipg", "per";
  248. };
  249. gpio1: gpio@0209c000 {
  250. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  251. reg = <0x0209c000 0x4000>;
  252. interrupts = <0 66 0x04 0 67 0x04>;
  253. gpio-controller;
  254. #gpio-cells = <2>;
  255. interrupt-controller;
  256. #interrupt-cells = <2>;
  257. };
  258. gpio2: gpio@020a0000 {
  259. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  260. reg = <0x020a0000 0x4000>;
  261. interrupts = <0 68 0x04 0 69 0x04>;
  262. gpio-controller;
  263. #gpio-cells = <2>;
  264. interrupt-controller;
  265. #interrupt-cells = <2>;
  266. };
  267. gpio3: gpio@020a4000 {
  268. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  269. reg = <0x020a4000 0x4000>;
  270. interrupts = <0 70 0x04 0 71 0x04>;
  271. gpio-controller;
  272. #gpio-cells = <2>;
  273. interrupt-controller;
  274. #interrupt-cells = <2>;
  275. };
  276. gpio4: gpio@020a8000 {
  277. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  278. reg = <0x020a8000 0x4000>;
  279. interrupts = <0 72 0x04 0 73 0x04>;
  280. gpio-controller;
  281. #gpio-cells = <2>;
  282. interrupt-controller;
  283. #interrupt-cells = <2>;
  284. };
  285. gpio5: gpio@020ac000 {
  286. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  287. reg = <0x020ac000 0x4000>;
  288. interrupts = <0 74 0x04 0 75 0x04>;
  289. gpio-controller;
  290. #gpio-cells = <2>;
  291. interrupt-controller;
  292. #interrupt-cells = <2>;
  293. };
  294. kpp: kpp@020b8000 {
  295. reg = <0x020b8000 0x4000>;
  296. interrupts = <0 82 0x04>;
  297. };
  298. wdog1: wdog@020bc000 {
  299. compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
  300. reg = <0x020bc000 0x4000>;
  301. interrupts = <0 80 0x04>;
  302. clocks = <&clks IMX6SL_CLK_DUMMY>;
  303. };
  304. wdog2: wdog@020c0000 {
  305. compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
  306. reg = <0x020c0000 0x4000>;
  307. interrupts = <0 81 0x04>;
  308. clocks = <&clks IMX6SL_CLK_DUMMY>;
  309. status = "disabled";
  310. };
  311. clks: ccm@020c4000 {
  312. compatible = "fsl,imx6sl-ccm";
  313. reg = <0x020c4000 0x4000>;
  314. interrupts = <0 87 0x04 0 88 0x04>;
  315. #clock-cells = <1>;
  316. };
  317. anatop: anatop@020c8000 {
  318. compatible = "fsl,imx6sl-anatop", "syscon", "simple-bus";
  319. reg = <0x020c8000 0x1000>;
  320. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  321. regulator-1p1@110 {
  322. compatible = "fsl,anatop-regulator";
  323. regulator-name = "vdd1p1";
  324. regulator-min-microvolt = <800000>;
  325. regulator-max-microvolt = <1375000>;
  326. regulator-always-on;
  327. anatop-reg-offset = <0x110>;
  328. anatop-vol-bit-shift = <8>;
  329. anatop-vol-bit-width = <5>;
  330. anatop-min-bit-val = <4>;
  331. anatop-min-voltage = <800000>;
  332. anatop-max-voltage = <1375000>;
  333. };
  334. regulator-3p0@120 {
  335. compatible = "fsl,anatop-regulator";
  336. regulator-name = "vdd3p0";
  337. regulator-min-microvolt = <2800000>;
  338. regulator-max-microvolt = <3150000>;
  339. regulator-always-on;
  340. anatop-reg-offset = <0x120>;
  341. anatop-vol-bit-shift = <8>;
  342. anatop-vol-bit-width = <5>;
  343. anatop-min-bit-val = <0>;
  344. anatop-min-voltage = <2625000>;
  345. anatop-max-voltage = <3400000>;
  346. };
  347. regulator-2p5@130 {
  348. compatible = "fsl,anatop-regulator";
  349. regulator-name = "vdd2p5";
  350. regulator-min-microvolt = <2100000>;
  351. regulator-max-microvolt = <2850000>;
  352. regulator-always-on;
  353. anatop-reg-offset = <0x130>;
  354. anatop-vol-bit-shift = <8>;
  355. anatop-vol-bit-width = <5>;
  356. anatop-min-bit-val = <0>;
  357. anatop-min-voltage = <2100000>;
  358. anatop-max-voltage = <2850000>;
  359. };
  360. reg_arm: regulator-vddcore@140 {
  361. compatible = "fsl,anatop-regulator";
  362. regulator-name = "cpu";
  363. regulator-min-microvolt = <725000>;
  364. regulator-max-microvolt = <1450000>;
  365. regulator-always-on;
  366. anatop-reg-offset = <0x140>;
  367. anatop-vol-bit-shift = <0>;
  368. anatop-vol-bit-width = <5>;
  369. anatop-delay-reg-offset = <0x170>;
  370. anatop-delay-bit-shift = <24>;
  371. anatop-delay-bit-width = <2>;
  372. anatop-min-bit-val = <1>;
  373. anatop-min-voltage = <725000>;
  374. anatop-max-voltage = <1450000>;
  375. };
  376. reg_pu: regulator-vddpu@140 {
  377. compatible = "fsl,anatop-regulator";
  378. regulator-name = "vddpu";
  379. regulator-min-microvolt = <725000>;
  380. regulator-max-microvolt = <1450000>;
  381. regulator-always-on;
  382. anatop-reg-offset = <0x140>;
  383. anatop-vol-bit-shift = <9>;
  384. anatop-vol-bit-width = <5>;
  385. anatop-delay-reg-offset = <0x170>;
  386. anatop-delay-bit-shift = <26>;
  387. anatop-delay-bit-width = <2>;
  388. anatop-min-bit-val = <1>;
  389. anatop-min-voltage = <725000>;
  390. anatop-max-voltage = <1450000>;
  391. };
  392. reg_soc: regulator-vddsoc@140 {
  393. compatible = "fsl,anatop-regulator";
  394. regulator-name = "vddsoc";
  395. regulator-min-microvolt = <725000>;
  396. regulator-max-microvolt = <1450000>;
  397. regulator-always-on;
  398. anatop-reg-offset = <0x140>;
  399. anatop-vol-bit-shift = <18>;
  400. anatop-vol-bit-width = <5>;
  401. anatop-delay-reg-offset = <0x170>;
  402. anatop-delay-bit-shift = <28>;
  403. anatop-delay-bit-width = <2>;
  404. anatop-min-bit-val = <1>;
  405. anatop-min-voltage = <725000>;
  406. anatop-max-voltage = <1450000>;
  407. };
  408. };
  409. usbphy1: usbphy@020c9000 {
  410. compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
  411. reg = <0x020c9000 0x1000>;
  412. interrupts = <0 44 0x04>;
  413. clocks = <&clks IMX6SL_CLK_USBPHY1>;
  414. };
  415. usbphy2: usbphy@020ca000 {
  416. compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
  417. reg = <0x020ca000 0x1000>;
  418. interrupts = <0 45 0x04>;
  419. clocks = <&clks IMX6SL_CLK_USBPHY2>;
  420. };
  421. snvs@020cc000 {
  422. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  423. #address-cells = <1>;
  424. #size-cells = <1>;
  425. ranges = <0 0x020cc000 0x4000>;
  426. snvs-rtc-lp@34 {
  427. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  428. reg = <0x34 0x58>;
  429. interrupts = <0 19 0x04 0 20 0x04>;
  430. };
  431. };
  432. epit1: epit@020d0000 {
  433. reg = <0x020d0000 0x4000>;
  434. interrupts = <0 56 0x04>;
  435. };
  436. epit2: epit@020d4000 {
  437. reg = <0x020d4000 0x4000>;
  438. interrupts = <0 57 0x04>;
  439. };
  440. src: src@020d8000 {
  441. compatible = "fsl,imx6sl-src", "fsl,imx51-src";
  442. reg = <0x020d8000 0x4000>;
  443. interrupts = <0 91 0x04 0 96 0x04>;
  444. #reset-cells = <1>;
  445. };
  446. gpc: gpc@020dc000 {
  447. compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc";
  448. reg = <0x020dc000 0x4000>;
  449. interrupts = <0 89 0x04>;
  450. };
  451. iomuxc: iomuxc@020e0000 {
  452. compatible = "fsl,imx6sl-iomuxc";
  453. reg = <0x020e0000 0x4000>;
  454. fec {
  455. pinctrl_fec_1: fecgrp-1 {
  456. fsl,pins = <
  457. MX6SL_PAD_FEC_MDC__FEC_MDC 0x1b0b0
  458. MX6SL_PAD_FEC_MDIO__FEC_MDIO 0x1b0b0
  459. MX6SL_PAD_FEC_CRS_DV__FEC_RX_DV 0x1b0b0
  460. MX6SL_PAD_FEC_RXD0__FEC_RX_DATA0 0x1b0b0
  461. MX6SL_PAD_FEC_RXD1__FEC_RX_DATA1 0x1b0b0
  462. MX6SL_PAD_FEC_TX_EN__FEC_TX_EN 0x1b0b0
  463. MX6SL_PAD_FEC_TXD0__FEC_TX_DATA0 0x1b0b0
  464. MX6SL_PAD_FEC_TXD1__FEC_TX_DATA1 0x1b0b0
  465. MX6SL_PAD_FEC_REF_CLK__FEC_REF_OUT 0x4001b0a8
  466. >;
  467. };
  468. };
  469. uart1 {
  470. pinctrl_uart1_1: uart1grp-1 {
  471. fsl,pins = <
  472. MX6SL_PAD_UART1_RXD__UART1_RX_DATA 0x1b0b1
  473. MX6SL_PAD_UART1_TXD__UART1_TX_DATA 0x1b0b1
  474. >;
  475. };
  476. };
  477. usdhc1 {
  478. pinctrl_usdhc1_1: usdhc1grp-1 {
  479. fsl,pins = <
  480. MX6SL_PAD_SD1_CMD__SD1_CMD 0x17059
  481. MX6SL_PAD_SD1_CLK__SD1_CLK 0x10059
  482. MX6SL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  483. MX6SL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  484. MX6SL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  485. MX6SL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  486. MX6SL_PAD_SD1_DAT4__SD1_DATA4 0x17059
  487. MX6SL_PAD_SD1_DAT5__SD1_DATA5 0x17059
  488. MX6SL_PAD_SD1_DAT6__SD1_DATA6 0x17059
  489. MX6SL_PAD_SD1_DAT7__SD1_DATA7 0x17059
  490. >;
  491. };
  492. };
  493. usdhc2 {
  494. pinctrl_usdhc2_1: usdhc2grp-1 {
  495. fsl,pins = <
  496. MX6SL_PAD_SD2_CMD__SD2_CMD 0x17059
  497. MX6SL_PAD_SD2_CLK__SD2_CLK 0x10059
  498. MX6SL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  499. MX6SL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  500. MX6SL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  501. MX6SL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  502. >;
  503. };
  504. };
  505. usdhc3 {
  506. pinctrl_usdhc3_1: usdhc3grp-1 {
  507. fsl,pins = <
  508. MX6SL_PAD_SD3_CMD__SD3_CMD 0x17059
  509. MX6SL_PAD_SD3_CLK__SD3_CLK 0x10059
  510. MX6SL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  511. MX6SL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  512. MX6SL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  513. MX6SL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  514. >;
  515. };
  516. };
  517. };
  518. csi: csi@020e4000 {
  519. reg = <0x020e4000 0x4000>;
  520. interrupts = <0 7 0x04>;
  521. };
  522. spdc: spdc@020e8000 {
  523. reg = <0x020e8000 0x4000>;
  524. interrupts = <0 6 0x04>;
  525. };
  526. sdma: sdma@020ec000 {
  527. compatible = "fsl,imx6sl-sdma", "fsl,imx35-sdma";
  528. reg = <0x020ec000 0x4000>;
  529. interrupts = <0 2 0x04>;
  530. clocks = <&clks IMX6SL_CLK_SDMA>,
  531. <&clks IMX6SL_CLK_SDMA>;
  532. clock-names = "ipg", "ahb";
  533. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6sl.bin";
  534. };
  535. pxp: pxp@020f0000 {
  536. reg = <0x020f0000 0x4000>;
  537. interrupts = <0 98 0x04>;
  538. };
  539. epdc: epdc@020f4000 {
  540. reg = <0x020f4000 0x4000>;
  541. interrupts = <0 97 0x04>;
  542. };
  543. lcdif: lcdif@020f8000 {
  544. reg = <0x020f8000 0x4000>;
  545. interrupts = <0 39 0x04>;
  546. };
  547. dcp: dcp@020fc000 {
  548. reg = <0x020fc000 0x4000>;
  549. interrupts = <0 99 0x04>;
  550. };
  551. };
  552. aips2: aips-bus@02100000 {
  553. compatible = "fsl,aips-bus", "simple-bus";
  554. #address-cells = <1>;
  555. #size-cells = <1>;
  556. reg = <0x02100000 0x100000>;
  557. ranges;
  558. usbotg1: usb@02184000 {
  559. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  560. reg = <0x02184000 0x200>;
  561. interrupts = <0 43 0x04>;
  562. clocks = <&clks IMX6SL_CLK_USBOH3>;
  563. fsl,usbphy = <&usbphy1>;
  564. fsl,usbmisc = <&usbmisc 0>;
  565. status = "disabled";
  566. };
  567. usbotg2: usb@02184200 {
  568. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  569. reg = <0x02184200 0x200>;
  570. interrupts = <0 40 0x04>;
  571. clocks = <&clks IMX6SL_CLK_USBOH3>;
  572. fsl,usbphy = <&usbphy2>;
  573. fsl,usbmisc = <&usbmisc 1>;
  574. status = "disabled";
  575. };
  576. usbh: usb@02184400 {
  577. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  578. reg = <0x02184400 0x200>;
  579. interrupts = <0 42 0x04>;
  580. clocks = <&clks IMX6SL_CLK_USBOH3>;
  581. fsl,usbmisc = <&usbmisc 2>;
  582. status = "disabled";
  583. };
  584. usbmisc: usbmisc@02184800 {
  585. #index-cells = <1>;
  586. compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc";
  587. reg = <0x02184800 0x200>;
  588. clocks = <&clks IMX6SL_CLK_USBOH3>;
  589. };
  590. fec: ethernet@02188000 {
  591. compatible = "fsl,imx6sl-fec", "fsl,imx25-fec";
  592. reg = <0x02188000 0x4000>;
  593. interrupts = <0 114 0x04>;
  594. clocks = <&clks IMX6SL_CLK_ENET_REF>,
  595. <&clks IMX6SL_CLK_ENET_REF>;
  596. clock-names = "ipg", "ahb";
  597. status = "disabled";
  598. };
  599. usdhc1: usdhc@02190000 {
  600. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  601. reg = <0x02190000 0x4000>;
  602. interrupts = <0 22 0x04>;
  603. clocks = <&clks IMX6SL_CLK_USDHC1>,
  604. <&clks IMX6SL_CLK_USDHC1>,
  605. <&clks IMX6SL_CLK_USDHC1>;
  606. clock-names = "ipg", "ahb", "per";
  607. bus-width = <4>;
  608. status = "disabled";
  609. };
  610. usdhc2: usdhc@02194000 {
  611. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  612. reg = <0x02194000 0x4000>;
  613. interrupts = <0 23 0x04>;
  614. clocks = <&clks IMX6SL_CLK_USDHC2>,
  615. <&clks IMX6SL_CLK_USDHC2>,
  616. <&clks IMX6SL_CLK_USDHC2>;
  617. clock-names = "ipg", "ahb", "per";
  618. bus-width = <4>;
  619. status = "disabled";
  620. };
  621. usdhc3: usdhc@02198000 {
  622. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  623. reg = <0x02198000 0x4000>;
  624. interrupts = <0 24 0x04>;
  625. clocks = <&clks IMX6SL_CLK_USDHC3>,
  626. <&clks IMX6SL_CLK_USDHC3>,
  627. <&clks IMX6SL_CLK_USDHC3>;
  628. clock-names = "ipg", "ahb", "per";
  629. bus-width = <4>;
  630. status = "disabled";
  631. };
  632. usdhc4: usdhc@0219c000 {
  633. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  634. reg = <0x0219c000 0x4000>;
  635. interrupts = <0 25 0x04>;
  636. clocks = <&clks IMX6SL_CLK_USDHC4>,
  637. <&clks IMX6SL_CLK_USDHC4>,
  638. <&clks IMX6SL_CLK_USDHC4>;
  639. clock-names = "ipg", "ahb", "per";
  640. bus-width = <4>;
  641. status = "disabled";
  642. };
  643. i2c1: i2c@021a0000 {
  644. #address-cells = <1>;
  645. #size-cells = <0>;
  646. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  647. reg = <0x021a0000 0x4000>;
  648. interrupts = <0 36 0x04>;
  649. clocks = <&clks IMX6SL_CLK_I2C1>;
  650. status = "disabled";
  651. };
  652. i2c2: i2c@021a4000 {
  653. #address-cells = <1>;
  654. #size-cells = <0>;
  655. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  656. reg = <0x021a4000 0x4000>;
  657. interrupts = <0 37 0x04>;
  658. clocks = <&clks IMX6SL_CLK_I2C2>;
  659. status = "disabled";
  660. };
  661. i2c3: i2c@021a8000 {
  662. #address-cells = <1>;
  663. #size-cells = <0>;
  664. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  665. reg = <0x021a8000 0x4000>;
  666. interrupts = <0 38 0x04>;
  667. clocks = <&clks IMX6SL_CLK_I2C3>;
  668. status = "disabled";
  669. };
  670. mmdc: mmdc@021b0000 {
  671. compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc";
  672. reg = <0x021b0000 0x4000>;
  673. };
  674. rngb: rngb@021b4000 {
  675. reg = <0x021b4000 0x4000>;
  676. interrupts = <0 5 0x04>;
  677. };
  678. weim: weim@021b8000 {
  679. reg = <0x021b8000 0x4000>;
  680. interrupts = <0 14 0x04>;
  681. };
  682. ocotp: ocotp@021bc000 {
  683. compatible = "fsl,imx6sl-ocotp";
  684. reg = <0x021bc000 0x4000>;
  685. };
  686. audmux: audmux@021d8000 {
  687. compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux";
  688. reg = <0x021d8000 0x4000>;
  689. status = "disabled";
  690. };
  691. };
  692. };
  693. };