radeon_pm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. #define RADEON_WAIT_IDLE_TIMEOUT 200
  34. static const char *radeon_pm_state_type_name[5] = {
  35. "Default",
  36. "Powersave",
  37. "Battery",
  38. "Balanced",
  39. "Performance",
  40. };
  41. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  42. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  43. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  44. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  45. static void radeon_pm_update_profile(struct radeon_device *rdev);
  46. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  47. #define ACPI_AC_CLASS "ac_adapter"
  48. #ifdef CONFIG_ACPI
  49. static int radeon_acpi_event(struct notifier_block *nb,
  50. unsigned long val,
  51. void *data)
  52. {
  53. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  54. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  55. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  56. if (power_supply_is_system_supplied() > 0)
  57. DRM_DEBUG("pm: AC\n");
  58. else
  59. DRM_DEBUG("pm: DC\n");
  60. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  61. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  62. mutex_lock(&rdev->pm.mutex);
  63. radeon_pm_update_profile(rdev);
  64. radeon_pm_set_clocks(rdev);
  65. mutex_unlock(&rdev->pm.mutex);
  66. }
  67. }
  68. }
  69. return NOTIFY_OK;
  70. }
  71. #endif
  72. static void radeon_pm_update_profile(struct radeon_device *rdev)
  73. {
  74. switch (rdev->pm.profile) {
  75. case PM_PROFILE_DEFAULT:
  76. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  77. break;
  78. case PM_PROFILE_AUTO:
  79. if (power_supply_is_system_supplied() > 0) {
  80. if (rdev->pm.active_crtc_count > 1)
  81. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  82. else
  83. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  84. } else {
  85. if (rdev->pm.active_crtc_count > 1)
  86. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  87. else
  88. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  89. }
  90. break;
  91. case PM_PROFILE_LOW:
  92. if (rdev->pm.active_crtc_count > 1)
  93. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  94. else
  95. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  96. break;
  97. case PM_PROFILE_MID:
  98. if (rdev->pm.active_crtc_count > 1)
  99. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  100. else
  101. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  102. break;
  103. case PM_PROFILE_HIGH:
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  108. break;
  109. }
  110. if (rdev->pm.active_crtc_count == 0) {
  111. rdev->pm.requested_power_state_index =
  112. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  113. rdev->pm.requested_clock_mode_index =
  114. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  115. } else {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  118. rdev->pm.requested_clock_mode_index =
  119. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  120. }
  121. }
  122. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  123. {
  124. struct radeon_bo *bo, *n;
  125. if (list_empty(&rdev->gem.objects))
  126. return;
  127. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  128. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  129. ttm_bo_unmap_virtual(&bo->tbo);
  130. }
  131. }
  132. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  133. {
  134. if (rdev->pm.active_crtcs) {
  135. rdev->pm.vblank_sync = false;
  136. wait_event_timeout(
  137. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  138. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  139. }
  140. }
  141. static void radeon_set_power_state(struct radeon_device *rdev)
  142. {
  143. u32 sclk, mclk;
  144. bool misc_after = false;
  145. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  146. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  147. return;
  148. if (radeon_gui_idle(rdev)) {
  149. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  150. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  151. if (sclk > rdev->clock.default_sclk)
  152. sclk = rdev->clock.default_sclk;
  153. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  154. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  155. if (mclk > rdev->clock.default_mclk)
  156. mclk = rdev->clock.default_mclk;
  157. /* upvolt before raising clocks, downvolt after lowering clocks */
  158. if (sclk < rdev->pm.current_sclk)
  159. misc_after = true;
  160. radeon_sync_with_vblank(rdev);
  161. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  162. if (!radeon_pm_in_vbl(rdev))
  163. return;
  164. }
  165. radeon_pm_prepare(rdev);
  166. if (!misc_after)
  167. /* voltage, pcie lanes, etc.*/
  168. radeon_pm_misc(rdev);
  169. /* set engine clock */
  170. if (sclk != rdev->pm.current_sclk) {
  171. radeon_pm_debug_check_in_vbl(rdev, false);
  172. radeon_set_engine_clock(rdev, sclk);
  173. radeon_pm_debug_check_in_vbl(rdev, true);
  174. rdev->pm.current_sclk = sclk;
  175. DRM_DEBUG("Setting: e: %d\n", sclk);
  176. }
  177. /* set memory clock */
  178. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  179. radeon_pm_debug_check_in_vbl(rdev, false);
  180. radeon_set_memory_clock(rdev, mclk);
  181. radeon_pm_debug_check_in_vbl(rdev, true);
  182. rdev->pm.current_mclk = mclk;
  183. DRM_DEBUG("Setting: m: %d\n", mclk);
  184. }
  185. if (misc_after)
  186. /* voltage, pcie lanes, etc.*/
  187. radeon_pm_misc(rdev);
  188. radeon_pm_finish(rdev);
  189. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  190. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  191. } else
  192. DRM_DEBUG("pm: GUI not idle!!!\n");
  193. }
  194. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  195. {
  196. int i;
  197. mutex_lock(&rdev->ddev->struct_mutex);
  198. mutex_lock(&rdev->vram_mutex);
  199. mutex_lock(&rdev->cp.mutex);
  200. /* gui idle int has issues on older chips it seems */
  201. if (rdev->family >= CHIP_R600) {
  202. if (rdev->irq.installed) {
  203. /* wait for GPU idle */
  204. rdev->pm.gui_idle = false;
  205. rdev->irq.gui_idle = true;
  206. radeon_irq_set(rdev);
  207. wait_event_interruptible_timeout(
  208. rdev->irq.idle_queue, rdev->pm.gui_idle,
  209. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  210. rdev->irq.gui_idle = false;
  211. radeon_irq_set(rdev);
  212. }
  213. } else {
  214. if (rdev->cp.ready) {
  215. struct radeon_fence *fence;
  216. radeon_ring_alloc(rdev, 64);
  217. radeon_fence_create(rdev, &fence);
  218. radeon_fence_emit(rdev, fence);
  219. radeon_ring_commit(rdev);
  220. radeon_fence_wait(fence, false);
  221. radeon_fence_unref(&fence);
  222. }
  223. }
  224. radeon_unmap_vram_bos(rdev);
  225. if (rdev->irq.installed) {
  226. for (i = 0; i < rdev->num_crtc; i++) {
  227. if (rdev->pm.active_crtcs & (1 << i)) {
  228. rdev->pm.req_vblank |= (1 << i);
  229. drm_vblank_get(rdev->ddev, i);
  230. }
  231. }
  232. }
  233. radeon_set_power_state(rdev);
  234. if (rdev->irq.installed) {
  235. for (i = 0; i < rdev->num_crtc; i++) {
  236. if (rdev->pm.req_vblank & (1 << i)) {
  237. rdev->pm.req_vblank &= ~(1 << i);
  238. drm_vblank_put(rdev->ddev, i);
  239. }
  240. }
  241. }
  242. /* update display watermarks based on new power state */
  243. radeon_update_bandwidth_info(rdev);
  244. if (rdev->pm.active_crtc_count)
  245. radeon_bandwidth_update(rdev);
  246. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  247. mutex_unlock(&rdev->cp.mutex);
  248. mutex_unlock(&rdev->vram_mutex);
  249. mutex_unlock(&rdev->ddev->struct_mutex);
  250. }
  251. static void radeon_pm_print_states(struct radeon_device *rdev)
  252. {
  253. int i, j;
  254. struct radeon_power_state *power_state;
  255. struct radeon_pm_clock_info *clock_info;
  256. DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states);
  257. for (i = 0; i < rdev->pm.num_power_states; i++) {
  258. power_state = &rdev->pm.power_state[i];
  259. DRM_DEBUG("State %d: %s\n", i,
  260. radeon_pm_state_type_name[power_state->type]);
  261. if (i == rdev->pm.default_power_state_index)
  262. DRM_DEBUG("\tDefault");
  263. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  264. DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  265. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  266. DRM_DEBUG("\tSingle display only\n");
  267. DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  268. for (j = 0; j < power_state->num_clock_modes; j++) {
  269. clock_info = &(power_state->clock_info[j]);
  270. if (rdev->flags & RADEON_IS_IGP)
  271. DRM_DEBUG("\t\t%d e: %d%s\n",
  272. j,
  273. clock_info->sclk * 10,
  274. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  275. else
  276. DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  277. j,
  278. clock_info->sclk * 10,
  279. clock_info->mclk * 10,
  280. clock_info->voltage.voltage,
  281. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  282. }
  283. }
  284. }
  285. static ssize_t radeon_get_pm_profile(struct device *dev,
  286. struct device_attribute *attr,
  287. char *buf)
  288. {
  289. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  290. struct radeon_device *rdev = ddev->dev_private;
  291. int cp = rdev->pm.profile;
  292. return snprintf(buf, PAGE_SIZE, "%s\n",
  293. (cp == PM_PROFILE_AUTO) ? "auto" :
  294. (cp == PM_PROFILE_LOW) ? "low" :
  295. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  296. }
  297. static ssize_t radeon_set_pm_profile(struct device *dev,
  298. struct device_attribute *attr,
  299. const char *buf,
  300. size_t count)
  301. {
  302. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  303. struct radeon_device *rdev = ddev->dev_private;
  304. mutex_lock(&rdev->pm.mutex);
  305. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  306. if (strncmp("default", buf, strlen("default")) == 0)
  307. rdev->pm.profile = PM_PROFILE_DEFAULT;
  308. else if (strncmp("auto", buf, strlen("auto")) == 0)
  309. rdev->pm.profile = PM_PROFILE_AUTO;
  310. else if (strncmp("low", buf, strlen("low")) == 0)
  311. rdev->pm.profile = PM_PROFILE_LOW;
  312. else if (strncmp("mid", buf, strlen("mid")) == 0)
  313. rdev->pm.profile = PM_PROFILE_MID;
  314. else if (strncmp("high", buf, strlen("high")) == 0)
  315. rdev->pm.profile = PM_PROFILE_HIGH;
  316. else {
  317. DRM_ERROR("invalid power profile!\n");
  318. goto fail;
  319. }
  320. radeon_pm_update_profile(rdev);
  321. radeon_pm_set_clocks(rdev);
  322. }
  323. fail:
  324. mutex_unlock(&rdev->pm.mutex);
  325. return count;
  326. }
  327. static ssize_t radeon_get_pm_method(struct device *dev,
  328. struct device_attribute *attr,
  329. char *buf)
  330. {
  331. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  332. struct radeon_device *rdev = ddev->dev_private;
  333. int pm = rdev->pm.pm_method;
  334. return snprintf(buf, PAGE_SIZE, "%s\n",
  335. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  336. }
  337. static ssize_t radeon_set_pm_method(struct device *dev,
  338. struct device_attribute *attr,
  339. const char *buf,
  340. size_t count)
  341. {
  342. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  343. struct radeon_device *rdev = ddev->dev_private;
  344. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  345. mutex_lock(&rdev->pm.mutex);
  346. rdev->pm.pm_method = PM_METHOD_DYNPM;
  347. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  348. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  349. mutex_unlock(&rdev->pm.mutex);
  350. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  351. mutex_lock(&rdev->pm.mutex);
  352. rdev->pm.pm_method = PM_METHOD_PROFILE;
  353. /* disable dynpm */
  354. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  355. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  356. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  357. mutex_unlock(&rdev->pm.mutex);
  358. } else {
  359. DRM_ERROR("invalid power method!\n");
  360. goto fail;
  361. }
  362. radeon_pm_compute_clocks(rdev);
  363. fail:
  364. return count;
  365. }
  366. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  367. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  368. void radeon_pm_suspend(struct radeon_device *rdev)
  369. {
  370. mutex_lock(&rdev->pm.mutex);
  371. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  372. mutex_unlock(&rdev->pm.mutex);
  373. }
  374. void radeon_pm_resume(struct radeon_device *rdev)
  375. {
  376. /* asic init will reset the default power state */
  377. mutex_lock(&rdev->pm.mutex);
  378. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  379. rdev->pm.current_clock_mode_index = 0;
  380. rdev->pm.current_sclk = rdev->clock.default_sclk;
  381. rdev->pm.current_mclk = rdev->clock.default_mclk;
  382. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  383. mutex_unlock(&rdev->pm.mutex);
  384. radeon_pm_compute_clocks(rdev);
  385. }
  386. int radeon_pm_init(struct radeon_device *rdev)
  387. {
  388. int ret;
  389. /* default to profile method */
  390. rdev->pm.pm_method = PM_METHOD_PROFILE;
  391. rdev->pm.profile = PM_PROFILE_DEFAULT;
  392. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  393. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  394. rdev->pm.dynpm_can_upclock = true;
  395. rdev->pm.dynpm_can_downclock = true;
  396. rdev->pm.current_sclk = rdev->clock.default_sclk;
  397. rdev->pm.current_mclk = rdev->clock.default_mclk;
  398. if (rdev->bios) {
  399. if (rdev->is_atom_bios)
  400. radeon_atombios_get_power_modes(rdev);
  401. else
  402. radeon_combios_get_power_modes(rdev);
  403. radeon_pm_print_states(rdev);
  404. radeon_pm_init_profile(rdev);
  405. }
  406. if (rdev->pm.num_power_states > 1) {
  407. /* where's the best place to put these? */
  408. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  409. if (ret)
  410. DRM_ERROR("failed to create device file for power profile\n");
  411. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  412. if (ret)
  413. DRM_ERROR("failed to create device file for power method\n");
  414. #ifdef CONFIG_ACPI
  415. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  416. register_acpi_notifier(&rdev->acpi_nb);
  417. #endif
  418. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  419. if (radeon_debugfs_pm_init(rdev)) {
  420. DRM_ERROR("Failed to register debugfs file for PM!\n");
  421. }
  422. DRM_INFO("radeon: power management initialized\n");
  423. }
  424. return 0;
  425. }
  426. void radeon_pm_fini(struct radeon_device *rdev)
  427. {
  428. if (rdev->pm.num_power_states > 1) {
  429. mutex_lock(&rdev->pm.mutex);
  430. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  431. rdev->pm.profile = PM_PROFILE_DEFAULT;
  432. radeon_pm_update_profile(rdev);
  433. radeon_pm_set_clocks(rdev);
  434. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  435. /* cancel work */
  436. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  437. /* reset default clocks */
  438. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  439. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  440. radeon_pm_set_clocks(rdev);
  441. }
  442. mutex_unlock(&rdev->pm.mutex);
  443. device_remove_file(rdev->dev, &dev_attr_power_profile);
  444. device_remove_file(rdev->dev, &dev_attr_power_method);
  445. #ifdef CONFIG_ACPI
  446. unregister_acpi_notifier(&rdev->acpi_nb);
  447. #endif
  448. }
  449. if (rdev->pm.i2c_bus)
  450. radeon_i2c_destroy(rdev->pm.i2c_bus);
  451. }
  452. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  453. {
  454. struct drm_device *ddev = rdev->ddev;
  455. struct drm_crtc *crtc;
  456. struct radeon_crtc *radeon_crtc;
  457. if (rdev->pm.num_power_states < 2)
  458. return;
  459. mutex_lock(&rdev->pm.mutex);
  460. rdev->pm.active_crtcs = 0;
  461. rdev->pm.active_crtc_count = 0;
  462. list_for_each_entry(crtc,
  463. &ddev->mode_config.crtc_list, head) {
  464. radeon_crtc = to_radeon_crtc(crtc);
  465. if (radeon_crtc->enabled) {
  466. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  467. rdev->pm.active_crtc_count++;
  468. }
  469. }
  470. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  471. radeon_pm_update_profile(rdev);
  472. radeon_pm_set_clocks(rdev);
  473. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  474. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  475. if (rdev->pm.active_crtc_count > 1) {
  476. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  477. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  478. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  479. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  480. radeon_pm_get_dynpm_state(rdev);
  481. radeon_pm_set_clocks(rdev);
  482. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  483. }
  484. } else if (rdev->pm.active_crtc_count == 1) {
  485. /* TODO: Increase clocks if needed for current mode */
  486. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  487. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  488. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  489. radeon_pm_get_dynpm_state(rdev);
  490. radeon_pm_set_clocks(rdev);
  491. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  492. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  493. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  494. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  495. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  496. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  497. DRM_DEBUG("radeon: dynamic power management activated\n");
  498. }
  499. } else { /* count == 0 */
  500. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  501. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  502. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  503. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  504. radeon_pm_get_dynpm_state(rdev);
  505. radeon_pm_set_clocks(rdev);
  506. }
  507. }
  508. }
  509. }
  510. mutex_unlock(&rdev->pm.mutex);
  511. }
  512. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  513. {
  514. u32 stat_crtc = 0, vbl = 0, position = 0;
  515. bool in_vbl = true;
  516. if (ASIC_IS_DCE4(rdev)) {
  517. if (rdev->pm.active_crtcs & (1 << 0)) {
  518. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  519. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  520. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  521. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  522. }
  523. if (rdev->pm.active_crtcs & (1 << 1)) {
  524. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  525. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  526. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  527. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  528. }
  529. if (rdev->pm.active_crtcs & (1 << 2)) {
  530. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  531. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  532. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  533. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  534. }
  535. if (rdev->pm.active_crtcs & (1 << 3)) {
  536. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  537. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  538. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  539. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  540. }
  541. if (rdev->pm.active_crtcs & (1 << 4)) {
  542. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  543. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  544. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  545. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  546. }
  547. if (rdev->pm.active_crtcs & (1 << 5)) {
  548. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  549. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  550. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  551. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  552. }
  553. } else if (ASIC_IS_AVIVO(rdev)) {
  554. if (rdev->pm.active_crtcs & (1 << 0)) {
  555. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  556. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  557. }
  558. if (rdev->pm.active_crtcs & (1 << 1)) {
  559. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  560. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  561. }
  562. if (position < vbl && position > 1)
  563. in_vbl = false;
  564. } else {
  565. if (rdev->pm.active_crtcs & (1 << 0)) {
  566. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  567. if (!(stat_crtc & 1))
  568. in_vbl = false;
  569. }
  570. if (rdev->pm.active_crtcs & (1 << 1)) {
  571. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  572. if (!(stat_crtc & 1))
  573. in_vbl = false;
  574. }
  575. }
  576. if (position < vbl && position > 1)
  577. in_vbl = false;
  578. return in_vbl;
  579. }
  580. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  581. {
  582. u32 stat_crtc = 0;
  583. bool in_vbl = radeon_pm_in_vbl(rdev);
  584. if (in_vbl == false)
  585. DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
  586. finish ? "exit" : "entry");
  587. return in_vbl;
  588. }
  589. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  590. {
  591. struct radeon_device *rdev;
  592. int resched;
  593. rdev = container_of(work, struct radeon_device,
  594. pm.dynpm_idle_work.work);
  595. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  596. mutex_lock(&rdev->pm.mutex);
  597. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  598. unsigned long irq_flags;
  599. int not_processed = 0;
  600. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  601. if (!list_empty(&rdev->fence_drv.emited)) {
  602. struct list_head *ptr;
  603. list_for_each(ptr, &rdev->fence_drv.emited) {
  604. /* count up to 3, that's enought info */
  605. if (++not_processed >= 3)
  606. break;
  607. }
  608. }
  609. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  610. if (not_processed >= 3) { /* should upclock */
  611. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  612. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  613. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  614. rdev->pm.dynpm_can_upclock) {
  615. rdev->pm.dynpm_planned_action =
  616. DYNPM_ACTION_UPCLOCK;
  617. rdev->pm.dynpm_action_timeout = jiffies +
  618. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  619. }
  620. } else if (not_processed == 0) { /* should downclock */
  621. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  622. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  623. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  624. rdev->pm.dynpm_can_downclock) {
  625. rdev->pm.dynpm_planned_action =
  626. DYNPM_ACTION_DOWNCLOCK;
  627. rdev->pm.dynpm_action_timeout = jiffies +
  628. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  629. }
  630. }
  631. /* Note, radeon_pm_set_clocks is called with static_switch set
  632. * to false since we want to wait for vbl to avoid flicker.
  633. */
  634. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  635. jiffies > rdev->pm.dynpm_action_timeout) {
  636. radeon_pm_get_dynpm_state(rdev);
  637. radeon_pm_set_clocks(rdev);
  638. }
  639. }
  640. mutex_unlock(&rdev->pm.mutex);
  641. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  642. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  643. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  644. }
  645. /*
  646. * Debugfs info
  647. */
  648. #if defined(CONFIG_DEBUG_FS)
  649. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  650. {
  651. struct drm_info_node *node = (struct drm_info_node *) m->private;
  652. struct drm_device *dev = node->minor->dev;
  653. struct radeon_device *rdev = dev->dev_private;
  654. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  655. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  656. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  657. if (rdev->asic->get_memory_clock)
  658. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  659. if (rdev->pm.current_vddc)
  660. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  661. if (rdev->asic->get_pcie_lanes)
  662. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  663. return 0;
  664. }
  665. static struct drm_info_list radeon_pm_info_list[] = {
  666. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  667. };
  668. #endif
  669. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  670. {
  671. #if defined(CONFIG_DEBUG_FS)
  672. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  673. #else
  674. return 0;
  675. #endif
  676. }