sky2.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.18"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. /* This driver supports yukon2 chipset only */
  127. static const char *yukon2_name[] = {
  128. "XL", /* 0xb3 */
  129. "EC Ultra", /* 0xb4 */
  130. "Extreme", /* 0xb5 */
  131. "EC", /* 0xb6 */
  132. "FE", /* 0xb7 */
  133. "FE+", /* 0xb8 */
  134. };
  135. static void sky2_set_multicast(struct net_device *dev);
  136. /* Access to external PHY */
  137. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_DATA, val);
  141. gma_write16(hw, port, GM_SMI_CTRL,
  142. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  143. for (i = 0; i < PHY_RETRIES; i++) {
  144. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(1);
  147. }
  148. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. }
  151. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  152. {
  153. int i;
  154. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  155. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  156. for (i = 0; i < PHY_RETRIES; i++) {
  157. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  158. *val = gma_read16(hw, port, GM_SMI_DATA);
  159. return 0;
  160. }
  161. udelay(1);
  162. }
  163. return -ETIMEDOUT;
  164. }
  165. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  166. {
  167. u16 v;
  168. if (__gm_phy_read(hw, port, reg, &v) != 0)
  169. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  170. return v;
  171. }
  172. static void sky2_power_on(struct sky2_hw *hw)
  173. {
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  188. u32 reg;
  189. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  190. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  191. /* set all bits to 0 except bits 15..12 and 8 */
  192. reg &= P_ASPM_CONTROL_MSK;
  193. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  194. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  195. /* set all bits to 0 except bits 28 & 27 */
  196. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  197. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  198. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  199. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  200. reg = sky2_read32(hw, B2_GP_IO);
  201. reg |= GLB_GPIO_STAT_RACE_DIS;
  202. sky2_write32(hw, B2_GP_IO, reg);
  203. sky2_read32(hw, B2_GP_IO);
  204. }
  205. }
  206. static void sky2_power_aux(struct sky2_hw *hw)
  207. {
  208. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  209. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  210. else
  211. /* enable bits are inverted */
  212. sky2_write8(hw, B2_Y2_CLK_GATE,
  213. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  214. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  215. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  216. /* switch power to VAUX */
  217. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  218. sky2_write8(hw, B0_POWER_CTRL,
  219. (PC_VAUX_ENA | PC_VCC_ENA |
  220. PC_VAUX_ON | PC_VCC_OFF));
  221. }
  222. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  223. {
  224. u16 reg;
  225. /* disable all GMAC IRQ's */
  226. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  227. /* disable PHY IRQs */
  228. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  230. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  232. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  233. reg = gma_read16(hw, port, GM_RX_CTRL);
  234. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  235. gma_write16(hw, port, GM_RX_CTRL, reg);
  236. }
  237. /* flow control to advertise bits */
  238. static const u16 copper_fc_adv[] = {
  239. [FC_NONE] = 0,
  240. [FC_TX] = PHY_M_AN_ASP,
  241. [FC_RX] = PHY_M_AN_PC,
  242. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  243. };
  244. /* flow control to advertise bits when using 1000BaseX */
  245. static const u16 fiber_fc_adv[] = {
  246. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  247. [FC_TX] = PHY_M_P_ASYM_MD_X,
  248. [FC_RX] = PHY_M_P_SYM_MD_X,
  249. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  250. };
  251. /* flow control to GMA disable bits */
  252. static const u16 gm_fc_disable[] = {
  253. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  254. [FC_TX] = GM_GPCR_FC_RX_DIS,
  255. [FC_RX] = GM_GPCR_FC_TX_DIS,
  256. [FC_BOTH] = 0,
  257. };
  258. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  259. {
  260. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  261. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  262. if (sky2->autoneg == AUTONEG_ENABLE &&
  263. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  264. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  265. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  266. PHY_M_EC_MAC_S_MSK);
  267. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  268. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  269. if (hw->chip_id == CHIP_ID_YUKON_EC)
  270. /* set downshift counter to 3x and enable downshift */
  271. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  272. else
  273. /* set master & slave downshift counter to 1x */
  274. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  275. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  276. }
  277. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  278. if (sky2_is_copper(hw)) {
  279. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  280. /* enable automatic crossover */
  281. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  282. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  283. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  284. u16 spec;
  285. /* Enable Class A driver for FE+ A0 */
  286. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  287. spec |= PHY_M_FESC_SEL_CL_A;
  288. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  289. }
  290. } else {
  291. /* disable energy detect */
  292. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  295. /* downshift on PHY 88E1112 and 88E1149 is changed */
  296. if (sky2->autoneg == AUTONEG_ENABLE
  297. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  298. /* set downshift counter to 3x and enable downshift */
  299. ctrl &= ~PHY_M_PC_DSC_MSK;
  300. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  301. }
  302. }
  303. } else {
  304. /* workaround for deviation #4.88 (CRC errors) */
  305. /* disable Automatic Crossover */
  306. ctrl &= ~PHY_M_PC_MDIX_MSK;
  307. }
  308. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  309. /* special setup for PHY 88E1112 Fiber */
  310. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  311. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  312. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  313. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  314. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  315. ctrl &= ~PHY_M_MAC_MD_MSK;
  316. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  317. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  318. if (hw->pmd_type == 'P') {
  319. /* select page 1 to access Fiber registers */
  320. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  321. /* for SFP-module set SIGDET polarity to low */
  322. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  323. ctrl |= PHY_M_FIB_SIGD_POL;
  324. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  325. }
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  327. }
  328. ctrl = PHY_CT_RESET;
  329. ct1000 = 0;
  330. adv = PHY_AN_CSMA;
  331. reg = 0;
  332. if (sky2->autoneg == AUTONEG_ENABLE) {
  333. if (sky2_is_copper(hw)) {
  334. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  335. ct1000 |= PHY_M_1000C_AFD;
  336. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  337. ct1000 |= PHY_M_1000C_AHD;
  338. if (sky2->advertising & ADVERTISED_100baseT_Full)
  339. adv |= PHY_M_AN_100_FD;
  340. if (sky2->advertising & ADVERTISED_100baseT_Half)
  341. adv |= PHY_M_AN_100_HD;
  342. if (sky2->advertising & ADVERTISED_10baseT_Full)
  343. adv |= PHY_M_AN_10_FD;
  344. if (sky2->advertising & ADVERTISED_10baseT_Half)
  345. adv |= PHY_M_AN_10_HD;
  346. adv |= copper_fc_adv[sky2->flow_mode];
  347. } else { /* special defines for FIBER (88E1040S only) */
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. adv |= PHY_M_AN_1000X_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. adv |= PHY_M_AN_1000X_AHD;
  352. adv |= fiber_fc_adv[sky2->flow_mode];
  353. }
  354. /* Restart Auto-negotiation */
  355. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  356. } else {
  357. /* forced speed/duplex settings */
  358. ct1000 = PHY_M_1000C_MSE;
  359. /* Disable auto update for duplex flow control and speed */
  360. reg |= GM_GPCR_AU_ALL_DIS;
  361. switch (sky2->speed) {
  362. case SPEED_1000:
  363. ctrl |= PHY_CT_SP1000;
  364. reg |= GM_GPCR_SPEED_1000;
  365. break;
  366. case SPEED_100:
  367. ctrl |= PHY_CT_SP100;
  368. reg |= GM_GPCR_SPEED_100;
  369. break;
  370. }
  371. if (sky2->duplex == DUPLEX_FULL) {
  372. reg |= GM_GPCR_DUP_FULL;
  373. ctrl |= PHY_CT_DUP_MD;
  374. } else if (sky2->speed < SPEED_1000)
  375. sky2->flow_mode = FC_NONE;
  376. reg |= gm_fc_disable[sky2->flow_mode];
  377. /* Forward pause packets to GMAC? */
  378. if (sky2->flow_mode & FC_RX)
  379. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  380. else
  381. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  382. }
  383. gma_write16(hw, port, GM_GP_CTRL, reg);
  384. if (hw->flags & SKY2_HW_GIGABIT)
  385. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  386. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  387. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  388. /* Setup Phy LED's */
  389. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  390. ledover = 0;
  391. switch (hw->chip_id) {
  392. case CHIP_ID_YUKON_FE:
  393. /* on 88E3082 these bits are at 11..9 (shifted left) */
  394. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  395. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  396. /* delete ACT LED control bits */
  397. ctrl &= ~PHY_M_FELP_LED1_MSK;
  398. /* change ACT LED control to blink mode */
  399. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  400. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  401. break;
  402. case CHIP_ID_YUKON_FE_P:
  403. /* Enable Link Partner Next Page */
  404. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  405. ctrl |= PHY_M_PC_ENA_LIP_NP;
  406. /* disable Energy Detect and enable scrambler */
  407. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  408. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  409. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  410. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  411. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  412. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  413. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  414. break;
  415. case CHIP_ID_YUKON_XL:
  416. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  417. /* select page 3 to access LED control register */
  418. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  419. /* set LED Function Control register */
  420. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  421. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  422. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  423. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  424. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  425. /* set Polarity Control register */
  426. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  427. (PHY_M_POLC_LS1_P_MIX(4) |
  428. PHY_M_POLC_IS0_P_MIX(4) |
  429. PHY_M_POLC_LOS_CTRL(2) |
  430. PHY_M_POLC_INIT_CTRL(2) |
  431. PHY_M_POLC_STA1_CTRL(2) |
  432. PHY_M_POLC_STA0_CTRL(2)));
  433. /* restore page register */
  434. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  435. break;
  436. case CHIP_ID_YUKON_EC_U:
  437. case CHIP_ID_YUKON_EX:
  438. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  439. /* select page 3 to access LED control register */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  441. /* set LED Function Control register */
  442. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  443. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  444. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  445. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  446. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  447. /* set Blink Rate in LED Timer Control Register */
  448. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  449. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  450. /* restore page register */
  451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  452. break;
  453. default:
  454. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  455. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  456. /* turn off the Rx LED (LED_RX) */
  457. ledover &= ~PHY_M_LED_MO_RX;
  458. }
  459. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  460. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  461. /* apply fixes in PHY AFE */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  463. /* increase differential signal amplitude in 10BASE-T */
  464. gm_phy_write(hw, port, 0x18, 0xaa99);
  465. gm_phy_write(hw, port, 0x17, 0x2011);
  466. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  467. gm_phy_write(hw, port, 0x18, 0xa204);
  468. gm_phy_write(hw, port, 0x17, 0x2002);
  469. /* set page register to 0 */
  470. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  471. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  472. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  473. /* apply workaround for integrated resistors calibration */
  474. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  475. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  476. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  477. /* no effect on Yukon-XL */
  478. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  479. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  480. /* turn on 100 Mbps LED (LED_LINK100) */
  481. ledover |= PHY_M_LED_MO_100;
  482. }
  483. if (ledover)
  484. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  485. }
  486. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  487. if (sky2->autoneg == AUTONEG_ENABLE)
  488. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  489. else
  490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  491. }
  492. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  493. {
  494. u32 reg1;
  495. static const u32 phy_power[]
  496. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  497. /* looks like this XL is back asswards .. */
  498. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  499. onoff = !onoff;
  500. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  501. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  502. if (onoff)
  503. /* Turn off phy power saving */
  504. reg1 &= ~phy_power[port];
  505. else
  506. reg1 |= phy_power[port];
  507. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  508. sky2_pci_read32(hw, PCI_DEV_REG1);
  509. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  510. udelay(100);
  511. }
  512. /* Force a renegotiation */
  513. static void sky2_phy_reinit(struct sky2_port *sky2)
  514. {
  515. spin_lock_bh(&sky2->phy_lock);
  516. sky2_phy_init(sky2->hw, sky2->port);
  517. spin_unlock_bh(&sky2->phy_lock);
  518. }
  519. /* Put device in state to listen for Wake On Lan */
  520. static void sky2_wol_init(struct sky2_port *sky2)
  521. {
  522. struct sky2_hw *hw = sky2->hw;
  523. unsigned port = sky2->port;
  524. enum flow_control save_mode;
  525. u16 ctrl;
  526. u32 reg1;
  527. /* Bring hardware out of reset */
  528. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  529. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  530. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  531. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  532. /* Force to 10/100
  533. * sky2_reset will re-enable on resume
  534. */
  535. save_mode = sky2->flow_mode;
  536. ctrl = sky2->advertising;
  537. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  538. sky2->flow_mode = FC_NONE;
  539. sky2_phy_power(hw, port, 1);
  540. sky2_phy_reinit(sky2);
  541. sky2->flow_mode = save_mode;
  542. sky2->advertising = ctrl;
  543. /* Set GMAC to no flow control and auto update for speed/duplex */
  544. gma_write16(hw, port, GM_GP_CTRL,
  545. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  546. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  547. /* Set WOL address */
  548. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  549. sky2->netdev->dev_addr, ETH_ALEN);
  550. /* Turn on appropriate WOL control bits */
  551. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  552. ctrl = 0;
  553. if (sky2->wol & WAKE_PHY)
  554. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  555. else
  556. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  557. if (sky2->wol & WAKE_MAGIC)
  558. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  559. else
  560. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  561. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  562. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  563. /* Turn on legacy PCI-Express PME mode */
  564. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  565. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  566. reg1 |= PCI_Y2_PME_LEGACY;
  567. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  568. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  569. /* block receiver */
  570. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  571. }
  572. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  573. {
  574. struct net_device *dev = hw->dev[port];
  575. if (dev->mtu <= ETH_DATA_LEN)
  576. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  577. TX_JUMBO_DIS | TX_STFW_ENA);
  578. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  579. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  580. TX_STFW_ENA | TX_JUMBO_ENA);
  581. else {
  582. /* set Tx GMAC FIFO Almost Empty Threshold */
  583. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  584. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  585. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  586. TX_JUMBO_ENA | TX_STFW_DIS);
  587. /* Can't do offload because of lack of store/forward */
  588. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  589. }
  590. }
  591. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  592. {
  593. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  594. u16 reg;
  595. u32 rx_reg;
  596. int i;
  597. const u8 *addr = hw->dev[port]->dev_addr;
  598. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  599. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  600. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  601. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  602. /* WA DEV_472 -- looks like crossed wires on port 2 */
  603. /* clear GMAC 1 Control reset */
  604. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  605. do {
  606. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  607. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  608. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  609. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  610. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  611. }
  612. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  613. /* Enable Transmit FIFO Underrun */
  614. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  615. spin_lock_bh(&sky2->phy_lock);
  616. sky2_phy_init(hw, port);
  617. spin_unlock_bh(&sky2->phy_lock);
  618. /* MIB clear */
  619. reg = gma_read16(hw, port, GM_PHY_ADDR);
  620. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  621. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  622. gma_read16(hw, port, i);
  623. gma_write16(hw, port, GM_PHY_ADDR, reg);
  624. /* transmit control */
  625. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  626. /* receive control reg: unicast + multicast + no FCS */
  627. gma_write16(hw, port, GM_RX_CTRL,
  628. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  629. /* transmit flow control */
  630. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  631. /* transmit parameter */
  632. gma_write16(hw, port, GM_TX_PARAM,
  633. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  634. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  635. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  636. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  637. /* serial mode register */
  638. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  639. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  640. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  641. reg |= GM_SMOD_JUMBO_ENA;
  642. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  643. /* virtual address for data */
  644. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  645. /* physical address: used for pause frames */
  646. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  647. /* ignore counter overflows */
  648. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  649. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  650. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  651. /* Configure Rx MAC FIFO */
  652. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  653. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  654. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  655. hw->chip_id == CHIP_ID_YUKON_FE_P)
  656. rx_reg |= GMF_RX_OVER_ON;
  657. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  658. /* Flush Rx MAC FIFO on any flow control or error */
  659. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  660. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  661. reg = RX_GMF_FL_THR_DEF + 1;
  662. /* Another magic mystery workaround from sk98lin */
  663. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  664. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  665. reg = 0x178;
  666. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  667. /* Configure Tx MAC FIFO */
  668. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  669. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  670. /* On chips without ram buffer, pause is controled by MAC level */
  671. if (sky2_read8(hw, B2_E_0) == 0) {
  672. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  673. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  674. sky2_set_tx_stfwd(hw, port);
  675. }
  676. }
  677. /* Assign Ram Buffer allocation to queue */
  678. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  679. {
  680. u32 end;
  681. /* convert from K bytes to qwords used for hw register */
  682. start *= 1024/8;
  683. space *= 1024/8;
  684. end = start + space - 1;
  685. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  686. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  687. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  688. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  689. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  690. if (q == Q_R1 || q == Q_R2) {
  691. u32 tp = space - space/4;
  692. /* On receive queue's set the thresholds
  693. * give receiver priority when > 3/4 full
  694. * send pause when down to 2K
  695. */
  696. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  697. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  698. tp = space - 2048/8;
  699. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  700. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  701. } else {
  702. /* Enable store & forward on Tx queue's because
  703. * Tx FIFO is only 1K on Yukon
  704. */
  705. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  706. }
  707. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  708. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  709. }
  710. /* Setup Bus Memory Interface */
  711. static void sky2_qset(struct sky2_hw *hw, u16 q)
  712. {
  713. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  714. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  715. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  716. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  717. }
  718. /* Setup prefetch unit registers. This is the interface between
  719. * hardware and driver list elements
  720. */
  721. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  722. u64 addr, u32 last)
  723. {
  724. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  725. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  726. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  727. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  728. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  729. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  730. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  731. }
  732. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  733. {
  734. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  735. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  736. le->ctrl = 0;
  737. return le;
  738. }
  739. static void tx_init(struct sky2_port *sky2)
  740. {
  741. struct sky2_tx_le *le;
  742. sky2->tx_prod = sky2->tx_cons = 0;
  743. sky2->tx_tcpsum = 0;
  744. sky2->tx_last_mss = 0;
  745. le = get_tx_le(sky2);
  746. le->addr = 0;
  747. le->opcode = OP_ADDR64 | HW_OWNER;
  748. sky2->tx_addr64 = 0;
  749. }
  750. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  751. struct sky2_tx_le *le)
  752. {
  753. return sky2->tx_ring + (le - sky2->tx_le);
  754. }
  755. /* Update chip's next pointer */
  756. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  757. {
  758. /* Make sure write' to descriptors are complete before we tell hardware */
  759. wmb();
  760. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  761. /* Synchronize I/O on since next processor may write to tail */
  762. mmiowb();
  763. }
  764. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  765. {
  766. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  767. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  768. le->ctrl = 0;
  769. return le;
  770. }
  771. /* Build description to hardware for one receive segment */
  772. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  773. dma_addr_t map, unsigned len)
  774. {
  775. struct sky2_rx_le *le;
  776. u32 hi = upper_32_bits(map);
  777. if (sky2->rx_addr64 != hi) {
  778. le = sky2_next_rx(sky2);
  779. le->addr = cpu_to_le32(hi);
  780. le->opcode = OP_ADDR64 | HW_OWNER;
  781. sky2->rx_addr64 = upper_32_bits(map + len);
  782. }
  783. le = sky2_next_rx(sky2);
  784. le->addr = cpu_to_le32((u32) map);
  785. le->length = cpu_to_le16(len);
  786. le->opcode = op | HW_OWNER;
  787. }
  788. /* Build description to hardware for one possibly fragmented skb */
  789. static void sky2_rx_submit(struct sky2_port *sky2,
  790. const struct rx_ring_info *re)
  791. {
  792. int i;
  793. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  794. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  795. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  796. }
  797. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  798. unsigned size)
  799. {
  800. struct sk_buff *skb = re->skb;
  801. int i;
  802. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  803. pci_unmap_len_set(re, data_size, size);
  804. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  805. re->frag_addr[i] = pci_map_page(pdev,
  806. skb_shinfo(skb)->frags[i].page,
  807. skb_shinfo(skb)->frags[i].page_offset,
  808. skb_shinfo(skb)->frags[i].size,
  809. PCI_DMA_FROMDEVICE);
  810. }
  811. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  812. {
  813. struct sk_buff *skb = re->skb;
  814. int i;
  815. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  816. PCI_DMA_FROMDEVICE);
  817. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  818. pci_unmap_page(pdev, re->frag_addr[i],
  819. skb_shinfo(skb)->frags[i].size,
  820. PCI_DMA_FROMDEVICE);
  821. }
  822. /* Tell chip where to start receive checksum.
  823. * Actually has two checksums, but set both same to avoid possible byte
  824. * order problems.
  825. */
  826. static void rx_set_checksum(struct sky2_port *sky2)
  827. {
  828. struct sky2_rx_le *le = sky2_next_rx(sky2);
  829. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  830. le->ctrl = 0;
  831. le->opcode = OP_TCPSTART | HW_OWNER;
  832. sky2_write32(sky2->hw,
  833. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  834. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  835. }
  836. /*
  837. * The RX Stop command will not work for Yukon-2 if the BMU does not
  838. * reach the end of packet and since we can't make sure that we have
  839. * incoming data, we must reset the BMU while it is not doing a DMA
  840. * transfer. Since it is possible that the RX path is still active,
  841. * the RX RAM buffer will be stopped first, so any possible incoming
  842. * data will not trigger a DMA. After the RAM buffer is stopped, the
  843. * BMU is polled until any DMA in progress is ended and only then it
  844. * will be reset.
  845. */
  846. static void sky2_rx_stop(struct sky2_port *sky2)
  847. {
  848. struct sky2_hw *hw = sky2->hw;
  849. unsigned rxq = rxqaddr[sky2->port];
  850. int i;
  851. /* disable the RAM Buffer receive queue */
  852. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  853. for (i = 0; i < 0xffff; i++)
  854. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  855. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  856. goto stopped;
  857. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  858. sky2->netdev->name);
  859. stopped:
  860. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  861. /* reset the Rx prefetch unit */
  862. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  863. mmiowb();
  864. }
  865. /* Clean out receive buffer area, assumes receiver hardware stopped */
  866. static void sky2_rx_clean(struct sky2_port *sky2)
  867. {
  868. unsigned i;
  869. memset(sky2->rx_le, 0, RX_LE_BYTES);
  870. for (i = 0; i < sky2->rx_pending; i++) {
  871. struct rx_ring_info *re = sky2->rx_ring + i;
  872. if (re->skb) {
  873. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  874. kfree_skb(re->skb);
  875. re->skb = NULL;
  876. }
  877. }
  878. }
  879. /* Basic MII support */
  880. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  881. {
  882. struct mii_ioctl_data *data = if_mii(ifr);
  883. struct sky2_port *sky2 = netdev_priv(dev);
  884. struct sky2_hw *hw = sky2->hw;
  885. int err = -EOPNOTSUPP;
  886. if (!netif_running(dev))
  887. return -ENODEV; /* Phy still in reset */
  888. switch (cmd) {
  889. case SIOCGMIIPHY:
  890. data->phy_id = PHY_ADDR_MARV;
  891. /* fallthru */
  892. case SIOCGMIIREG: {
  893. u16 val = 0;
  894. spin_lock_bh(&sky2->phy_lock);
  895. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  896. spin_unlock_bh(&sky2->phy_lock);
  897. data->val_out = val;
  898. break;
  899. }
  900. case SIOCSMIIREG:
  901. if (!capable(CAP_NET_ADMIN))
  902. return -EPERM;
  903. spin_lock_bh(&sky2->phy_lock);
  904. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  905. data->val_in);
  906. spin_unlock_bh(&sky2->phy_lock);
  907. break;
  908. }
  909. return err;
  910. }
  911. #ifdef SKY2_VLAN_TAG_USED
  912. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  913. {
  914. struct sky2_port *sky2 = netdev_priv(dev);
  915. struct sky2_hw *hw = sky2->hw;
  916. u16 port = sky2->port;
  917. netif_tx_lock_bh(dev);
  918. netif_poll_disable(sky2->hw->dev[0]);
  919. sky2->vlgrp = grp;
  920. if (grp) {
  921. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  922. RX_VLAN_STRIP_ON);
  923. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  924. TX_VLAN_TAG_ON);
  925. } else {
  926. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  927. RX_VLAN_STRIP_OFF);
  928. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  929. TX_VLAN_TAG_OFF);
  930. }
  931. netif_poll_enable(sky2->hw->dev[0]);
  932. netif_tx_unlock_bh(dev);
  933. }
  934. #endif
  935. /*
  936. * Allocate an skb for receiving. If the MTU is large enough
  937. * make the skb non-linear with a fragment list of pages.
  938. *
  939. * It appears the hardware has a bug in the FIFO logic that
  940. * cause it to hang if the FIFO gets overrun and the receive buffer
  941. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  942. * aligned except if slab debugging is enabled.
  943. */
  944. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  945. {
  946. struct sk_buff *skb;
  947. unsigned long p;
  948. int i;
  949. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  950. if (!skb)
  951. goto nomem;
  952. p = (unsigned long) skb->data;
  953. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  954. for (i = 0; i < sky2->rx_nfrags; i++) {
  955. struct page *page = alloc_page(GFP_ATOMIC);
  956. if (!page)
  957. goto free_partial;
  958. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  959. }
  960. return skb;
  961. free_partial:
  962. kfree_skb(skb);
  963. nomem:
  964. return NULL;
  965. }
  966. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  967. {
  968. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  969. }
  970. /*
  971. * Allocate and setup receiver buffer pool.
  972. * Normal case this ends up creating one list element for skb
  973. * in the receive ring. Worst case if using large MTU and each
  974. * allocation falls on a different 64 bit region, that results
  975. * in 6 list elements per ring entry.
  976. * One element is used for checksum enable/disable, and one
  977. * extra to avoid wrap.
  978. */
  979. static int sky2_rx_start(struct sky2_port *sky2)
  980. {
  981. struct sky2_hw *hw = sky2->hw;
  982. struct rx_ring_info *re;
  983. unsigned rxq = rxqaddr[sky2->port];
  984. unsigned i, size, space, thresh;
  985. sky2->rx_put = sky2->rx_next = 0;
  986. sky2_qset(hw, rxq);
  987. /* On PCI express lowering the watermark gives better performance */
  988. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  989. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  990. /* These chips have no ram buffer?
  991. * MAC Rx RAM Read is controlled by hardware */
  992. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  993. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  994. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  995. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  996. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  997. if (!(hw->flags & SKY2_HW_NEW_LE))
  998. rx_set_checksum(sky2);
  999. /* Space needed for frame data + headers rounded up */
  1000. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1001. /* Stopping point for hardware truncation */
  1002. thresh = (size - 8) / sizeof(u32);
  1003. /* Account for overhead of skb - to avoid order > 0 allocation */
  1004. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  1005. + sizeof(struct skb_shared_info);
  1006. sky2->rx_nfrags = space >> PAGE_SHIFT;
  1007. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1008. if (sky2->rx_nfrags != 0) {
  1009. /* Compute residue after pages */
  1010. space = sky2->rx_nfrags << PAGE_SHIFT;
  1011. if (space < size)
  1012. size -= space;
  1013. else
  1014. size = 0;
  1015. /* Optimize to handle small packets and headers */
  1016. if (size < copybreak)
  1017. size = copybreak;
  1018. if (size < ETH_HLEN)
  1019. size = ETH_HLEN;
  1020. }
  1021. sky2->rx_data_size = size;
  1022. /* Fill Rx ring */
  1023. for (i = 0; i < sky2->rx_pending; i++) {
  1024. re = sky2->rx_ring + i;
  1025. re->skb = sky2_rx_alloc(sky2);
  1026. if (!re->skb)
  1027. goto nomem;
  1028. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1029. sky2_rx_submit(sky2, re);
  1030. }
  1031. /*
  1032. * The receiver hangs if it receives frames larger than the
  1033. * packet buffer. As a workaround, truncate oversize frames, but
  1034. * the register is limited to 9 bits, so if you do frames > 2052
  1035. * you better get the MTU right!
  1036. */
  1037. if (thresh > 0x1ff)
  1038. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1039. else {
  1040. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1041. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1042. }
  1043. /* Tell chip about available buffers */
  1044. sky2_rx_update(sky2, rxq);
  1045. return 0;
  1046. nomem:
  1047. sky2_rx_clean(sky2);
  1048. return -ENOMEM;
  1049. }
  1050. /* Bring up network interface. */
  1051. static int sky2_up(struct net_device *dev)
  1052. {
  1053. struct sky2_port *sky2 = netdev_priv(dev);
  1054. struct sky2_hw *hw = sky2->hw;
  1055. unsigned port = sky2->port;
  1056. u32 imask, ramsize;
  1057. int cap, err = -ENOMEM;
  1058. struct net_device *otherdev = hw->dev[sky2->port^1];
  1059. /*
  1060. * On dual port PCI-X card, there is an problem where status
  1061. * can be received out of order due to split transactions
  1062. */
  1063. if (otherdev && netif_running(otherdev) &&
  1064. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1065. struct sky2_port *osky2 = netdev_priv(otherdev);
  1066. u16 cmd;
  1067. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1068. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1069. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1070. sky2->rx_csum = 0;
  1071. osky2->rx_csum = 0;
  1072. }
  1073. if (netif_msg_ifup(sky2))
  1074. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1075. netif_carrier_off(dev);
  1076. /* must be power of 2 */
  1077. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1078. TX_RING_SIZE *
  1079. sizeof(struct sky2_tx_le),
  1080. &sky2->tx_le_map);
  1081. if (!sky2->tx_le)
  1082. goto err_out;
  1083. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1084. GFP_KERNEL);
  1085. if (!sky2->tx_ring)
  1086. goto err_out;
  1087. tx_init(sky2);
  1088. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1089. &sky2->rx_le_map);
  1090. if (!sky2->rx_le)
  1091. goto err_out;
  1092. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1093. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1094. GFP_KERNEL);
  1095. if (!sky2->rx_ring)
  1096. goto err_out;
  1097. sky2_phy_power(hw, port, 1);
  1098. sky2_mac_init(hw, port);
  1099. /* Register is number of 4K blocks on internal RAM buffer. */
  1100. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1101. if (ramsize > 0) {
  1102. u32 rxspace;
  1103. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1104. if (ramsize < 16)
  1105. rxspace = ramsize / 2;
  1106. else
  1107. rxspace = 8 + (2*(ramsize - 16))/3;
  1108. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1109. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1110. /* Make sure SyncQ is disabled */
  1111. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1112. RB_RST_SET);
  1113. }
  1114. sky2_qset(hw, txqaddr[port]);
  1115. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1116. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1117. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1118. /* Set almost empty threshold */
  1119. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1120. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1121. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1122. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1123. TX_RING_SIZE - 1);
  1124. err = sky2_rx_start(sky2);
  1125. if (err)
  1126. goto err_out;
  1127. /* Enable interrupts from phy/mac for port */
  1128. imask = sky2_read32(hw, B0_IMSK);
  1129. imask |= portirq_msk[port];
  1130. sky2_write32(hw, B0_IMSK, imask);
  1131. return 0;
  1132. err_out:
  1133. if (sky2->rx_le) {
  1134. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1135. sky2->rx_le, sky2->rx_le_map);
  1136. sky2->rx_le = NULL;
  1137. }
  1138. if (sky2->tx_le) {
  1139. pci_free_consistent(hw->pdev,
  1140. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1141. sky2->tx_le, sky2->tx_le_map);
  1142. sky2->tx_le = NULL;
  1143. }
  1144. kfree(sky2->tx_ring);
  1145. kfree(sky2->rx_ring);
  1146. sky2->tx_ring = NULL;
  1147. sky2->rx_ring = NULL;
  1148. return err;
  1149. }
  1150. /* Modular subtraction in ring */
  1151. static inline int tx_dist(unsigned tail, unsigned head)
  1152. {
  1153. return (head - tail) & (TX_RING_SIZE - 1);
  1154. }
  1155. /* Number of list elements available for next tx */
  1156. static inline int tx_avail(const struct sky2_port *sky2)
  1157. {
  1158. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1159. }
  1160. /* Estimate of number of transmit list elements required */
  1161. static unsigned tx_le_req(const struct sk_buff *skb)
  1162. {
  1163. unsigned count;
  1164. count = sizeof(dma_addr_t) / sizeof(u32);
  1165. count += skb_shinfo(skb)->nr_frags * count;
  1166. if (skb_is_gso(skb))
  1167. ++count;
  1168. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1169. ++count;
  1170. return count;
  1171. }
  1172. /*
  1173. * Put one packet in ring for transmit.
  1174. * A single packet can generate multiple list elements, and
  1175. * the number of ring elements will probably be less than the number
  1176. * of list elements used.
  1177. */
  1178. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1179. {
  1180. struct sky2_port *sky2 = netdev_priv(dev);
  1181. struct sky2_hw *hw = sky2->hw;
  1182. struct sky2_tx_le *le = NULL;
  1183. struct tx_ring_info *re;
  1184. unsigned i, len;
  1185. dma_addr_t mapping;
  1186. u32 addr64;
  1187. u16 mss;
  1188. u8 ctrl;
  1189. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1190. return NETDEV_TX_BUSY;
  1191. if (unlikely(netif_msg_tx_queued(sky2)))
  1192. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1193. dev->name, sky2->tx_prod, skb->len);
  1194. len = skb_headlen(skb);
  1195. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1196. addr64 = upper_32_bits(mapping);
  1197. /* Send high bits if changed or crosses boundary */
  1198. if (addr64 != sky2->tx_addr64 ||
  1199. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1200. le = get_tx_le(sky2);
  1201. le->addr = cpu_to_le32(addr64);
  1202. le->opcode = OP_ADDR64 | HW_OWNER;
  1203. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1204. }
  1205. /* Check for TCP Segmentation Offload */
  1206. mss = skb_shinfo(skb)->gso_size;
  1207. if (mss != 0) {
  1208. if (!(hw->flags & SKY2_HW_NEW_LE))
  1209. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1210. if (mss != sky2->tx_last_mss) {
  1211. le = get_tx_le(sky2);
  1212. le->addr = cpu_to_le32(mss);
  1213. if (hw->flags & SKY2_HW_NEW_LE)
  1214. le->opcode = OP_MSS | HW_OWNER;
  1215. else
  1216. le->opcode = OP_LRGLEN | HW_OWNER;
  1217. sky2->tx_last_mss = mss;
  1218. }
  1219. }
  1220. ctrl = 0;
  1221. #ifdef SKY2_VLAN_TAG_USED
  1222. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1223. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1224. if (!le) {
  1225. le = get_tx_le(sky2);
  1226. le->addr = 0;
  1227. le->opcode = OP_VLAN|HW_OWNER;
  1228. } else
  1229. le->opcode |= OP_VLAN;
  1230. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1231. ctrl |= INS_VLAN;
  1232. }
  1233. #endif
  1234. /* Handle TCP checksum offload */
  1235. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1236. /* On Yukon EX (some versions) encoding change. */
  1237. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1238. ctrl |= CALSUM; /* auto checksum */
  1239. else {
  1240. const unsigned offset = skb_transport_offset(skb);
  1241. u32 tcpsum;
  1242. tcpsum = offset << 16; /* sum start */
  1243. tcpsum |= offset + skb->csum_offset; /* sum write */
  1244. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1245. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1246. ctrl |= UDPTCP;
  1247. if (tcpsum != sky2->tx_tcpsum) {
  1248. sky2->tx_tcpsum = tcpsum;
  1249. le = get_tx_le(sky2);
  1250. le->addr = cpu_to_le32(tcpsum);
  1251. le->length = 0; /* initial checksum value */
  1252. le->ctrl = 1; /* one packet */
  1253. le->opcode = OP_TCPLISW | HW_OWNER;
  1254. }
  1255. }
  1256. }
  1257. le = get_tx_le(sky2);
  1258. le->addr = cpu_to_le32((u32) mapping);
  1259. le->length = cpu_to_le16(len);
  1260. le->ctrl = ctrl;
  1261. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1262. re = tx_le_re(sky2, le);
  1263. re->skb = skb;
  1264. pci_unmap_addr_set(re, mapaddr, mapping);
  1265. pci_unmap_len_set(re, maplen, len);
  1266. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1267. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1268. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1269. frag->size, PCI_DMA_TODEVICE);
  1270. addr64 = upper_32_bits(mapping);
  1271. if (addr64 != sky2->tx_addr64) {
  1272. le = get_tx_le(sky2);
  1273. le->addr = cpu_to_le32(addr64);
  1274. le->ctrl = 0;
  1275. le->opcode = OP_ADDR64 | HW_OWNER;
  1276. sky2->tx_addr64 = addr64;
  1277. }
  1278. le = get_tx_le(sky2);
  1279. le->addr = cpu_to_le32((u32) mapping);
  1280. le->length = cpu_to_le16(frag->size);
  1281. le->ctrl = ctrl;
  1282. le->opcode = OP_BUFFER | HW_OWNER;
  1283. re = tx_le_re(sky2, le);
  1284. re->skb = skb;
  1285. pci_unmap_addr_set(re, mapaddr, mapping);
  1286. pci_unmap_len_set(re, maplen, frag->size);
  1287. }
  1288. le->ctrl |= EOP;
  1289. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1290. netif_stop_queue(dev);
  1291. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1292. dev->trans_start = jiffies;
  1293. return NETDEV_TX_OK;
  1294. }
  1295. /*
  1296. * Free ring elements from starting at tx_cons until "done"
  1297. *
  1298. * NB: the hardware will tell us about partial completion of multi-part
  1299. * buffers so make sure not to free skb to early.
  1300. */
  1301. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1302. {
  1303. struct net_device *dev = sky2->netdev;
  1304. struct pci_dev *pdev = sky2->hw->pdev;
  1305. unsigned idx;
  1306. BUG_ON(done >= TX_RING_SIZE);
  1307. for (idx = sky2->tx_cons; idx != done;
  1308. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1309. struct sky2_tx_le *le = sky2->tx_le + idx;
  1310. struct tx_ring_info *re = sky2->tx_ring + idx;
  1311. switch(le->opcode & ~HW_OWNER) {
  1312. case OP_LARGESEND:
  1313. case OP_PACKET:
  1314. pci_unmap_single(pdev,
  1315. pci_unmap_addr(re, mapaddr),
  1316. pci_unmap_len(re, maplen),
  1317. PCI_DMA_TODEVICE);
  1318. break;
  1319. case OP_BUFFER:
  1320. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1321. pci_unmap_len(re, maplen),
  1322. PCI_DMA_TODEVICE);
  1323. break;
  1324. }
  1325. if (le->ctrl & EOP) {
  1326. if (unlikely(netif_msg_tx_done(sky2)))
  1327. printk(KERN_DEBUG "%s: tx done %u\n",
  1328. dev->name, idx);
  1329. sky2->net_stats.tx_packets++;
  1330. sky2->net_stats.tx_bytes += re->skb->len;
  1331. dev_kfree_skb_any(re->skb);
  1332. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1333. }
  1334. }
  1335. sky2->tx_cons = idx;
  1336. smp_mb();
  1337. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1338. netif_wake_queue(dev);
  1339. }
  1340. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1341. static void sky2_tx_clean(struct net_device *dev)
  1342. {
  1343. struct sky2_port *sky2 = netdev_priv(dev);
  1344. netif_tx_lock_bh(dev);
  1345. sky2_tx_complete(sky2, sky2->tx_prod);
  1346. netif_tx_unlock_bh(dev);
  1347. }
  1348. /* Network shutdown */
  1349. static int sky2_down(struct net_device *dev)
  1350. {
  1351. struct sky2_port *sky2 = netdev_priv(dev);
  1352. struct sky2_hw *hw = sky2->hw;
  1353. unsigned port = sky2->port;
  1354. u16 ctrl;
  1355. u32 imask;
  1356. /* Never really got started! */
  1357. if (!sky2->tx_le)
  1358. return 0;
  1359. if (netif_msg_ifdown(sky2))
  1360. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1361. /* Stop more packets from being queued */
  1362. netif_stop_queue(dev);
  1363. /* Disable port IRQ */
  1364. imask = sky2_read32(hw, B0_IMSK);
  1365. imask &= ~portirq_msk[port];
  1366. sky2_write32(hw, B0_IMSK, imask);
  1367. sky2_gmac_reset(hw, port);
  1368. /* Stop transmitter */
  1369. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1370. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1371. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1372. RB_RST_SET | RB_DIS_OP_MD);
  1373. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1374. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1375. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1376. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1377. /* Workaround shared GMAC reset */
  1378. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1379. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1380. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1381. /* Disable Force Sync bit and Enable Alloc bit */
  1382. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1383. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1384. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1385. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1386. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1387. /* Reset the PCI FIFO of the async Tx queue */
  1388. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1389. BMU_RST_SET | BMU_FIFO_RST);
  1390. /* Reset the Tx prefetch units */
  1391. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1392. PREF_UNIT_RST_SET);
  1393. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1394. sky2_rx_stop(sky2);
  1395. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1396. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1397. sky2_phy_power(hw, port, 0);
  1398. netif_carrier_off(dev);
  1399. /* turn off LED's */
  1400. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1401. synchronize_irq(hw->pdev->irq);
  1402. sky2_tx_clean(dev);
  1403. sky2_rx_clean(sky2);
  1404. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1405. sky2->rx_le, sky2->rx_le_map);
  1406. kfree(sky2->rx_ring);
  1407. pci_free_consistent(hw->pdev,
  1408. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1409. sky2->tx_le, sky2->tx_le_map);
  1410. kfree(sky2->tx_ring);
  1411. sky2->tx_le = NULL;
  1412. sky2->rx_le = NULL;
  1413. sky2->rx_ring = NULL;
  1414. sky2->tx_ring = NULL;
  1415. return 0;
  1416. }
  1417. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1418. {
  1419. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1420. return SPEED_1000;
  1421. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1422. if (aux & PHY_M_PS_SPEED_100)
  1423. return SPEED_100;
  1424. else
  1425. return SPEED_10;
  1426. }
  1427. switch (aux & PHY_M_PS_SPEED_MSK) {
  1428. case PHY_M_PS_SPEED_1000:
  1429. return SPEED_1000;
  1430. case PHY_M_PS_SPEED_100:
  1431. return SPEED_100;
  1432. default:
  1433. return SPEED_10;
  1434. }
  1435. }
  1436. static void sky2_link_up(struct sky2_port *sky2)
  1437. {
  1438. struct sky2_hw *hw = sky2->hw;
  1439. unsigned port = sky2->port;
  1440. u16 reg;
  1441. static const char *fc_name[] = {
  1442. [FC_NONE] = "none",
  1443. [FC_TX] = "tx",
  1444. [FC_RX] = "rx",
  1445. [FC_BOTH] = "both",
  1446. };
  1447. /* enable Rx/Tx */
  1448. reg = gma_read16(hw, port, GM_GP_CTRL);
  1449. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1450. gma_write16(hw, port, GM_GP_CTRL, reg);
  1451. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1452. netif_carrier_on(sky2->netdev);
  1453. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1454. /* Turn on link LED */
  1455. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1456. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1457. if (hw->flags & SKY2_HW_NEWER_PHY) {
  1458. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1459. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1460. switch(sky2->speed) {
  1461. case SPEED_10:
  1462. led |= PHY_M_LEDC_INIT_CTRL(7);
  1463. break;
  1464. case SPEED_100:
  1465. led |= PHY_M_LEDC_STA1_CTRL(7);
  1466. break;
  1467. case SPEED_1000:
  1468. led |= PHY_M_LEDC_STA0_CTRL(7);
  1469. break;
  1470. }
  1471. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1472. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1473. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1474. }
  1475. if (netif_msg_link(sky2))
  1476. printk(KERN_INFO PFX
  1477. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1478. sky2->netdev->name, sky2->speed,
  1479. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1480. fc_name[sky2->flow_status]);
  1481. }
  1482. static void sky2_link_down(struct sky2_port *sky2)
  1483. {
  1484. struct sky2_hw *hw = sky2->hw;
  1485. unsigned port = sky2->port;
  1486. u16 reg;
  1487. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1488. reg = gma_read16(hw, port, GM_GP_CTRL);
  1489. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1490. gma_write16(hw, port, GM_GP_CTRL, reg);
  1491. netif_carrier_off(sky2->netdev);
  1492. /* Turn on link LED */
  1493. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1494. if (netif_msg_link(sky2))
  1495. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1496. sky2_phy_init(hw, port);
  1497. }
  1498. static enum flow_control sky2_flow(int rx, int tx)
  1499. {
  1500. if (rx)
  1501. return tx ? FC_BOTH : FC_RX;
  1502. else
  1503. return tx ? FC_TX : FC_NONE;
  1504. }
  1505. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1506. {
  1507. struct sky2_hw *hw = sky2->hw;
  1508. unsigned port = sky2->port;
  1509. u16 advert, lpa;
  1510. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1511. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1512. if (lpa & PHY_M_AN_RF) {
  1513. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1514. return -1;
  1515. }
  1516. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1517. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1518. sky2->netdev->name);
  1519. return -1;
  1520. }
  1521. sky2->speed = sky2_phy_speed(hw, aux);
  1522. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1523. /* Since the pause result bits seem to in different positions on
  1524. * different chips. look at registers.
  1525. */
  1526. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1527. /* Shift for bits in fiber PHY */
  1528. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1529. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1530. if (advert & ADVERTISE_1000XPAUSE)
  1531. advert |= ADVERTISE_PAUSE_CAP;
  1532. if (advert & ADVERTISE_1000XPSE_ASYM)
  1533. advert |= ADVERTISE_PAUSE_ASYM;
  1534. if (lpa & LPA_1000XPAUSE)
  1535. lpa |= LPA_PAUSE_CAP;
  1536. if (lpa & LPA_1000XPAUSE_ASYM)
  1537. lpa |= LPA_PAUSE_ASYM;
  1538. }
  1539. sky2->flow_status = FC_NONE;
  1540. if (advert & ADVERTISE_PAUSE_CAP) {
  1541. if (lpa & LPA_PAUSE_CAP)
  1542. sky2->flow_status = FC_BOTH;
  1543. else if (advert & ADVERTISE_PAUSE_ASYM)
  1544. sky2->flow_status = FC_RX;
  1545. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1546. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1547. sky2->flow_status = FC_TX;
  1548. }
  1549. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1550. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1551. sky2->flow_status = FC_NONE;
  1552. if (sky2->flow_status & FC_TX)
  1553. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1554. else
  1555. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1556. return 0;
  1557. }
  1558. /* Interrupt from PHY */
  1559. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1560. {
  1561. struct net_device *dev = hw->dev[port];
  1562. struct sky2_port *sky2 = netdev_priv(dev);
  1563. u16 istatus, phystat;
  1564. if (!netif_running(dev))
  1565. return;
  1566. spin_lock(&sky2->phy_lock);
  1567. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1568. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1569. if (netif_msg_intr(sky2))
  1570. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1571. sky2->netdev->name, istatus, phystat);
  1572. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1573. if (sky2_autoneg_done(sky2, phystat) == 0)
  1574. sky2_link_up(sky2);
  1575. goto out;
  1576. }
  1577. if (istatus & PHY_M_IS_LSP_CHANGE)
  1578. sky2->speed = sky2_phy_speed(hw, phystat);
  1579. if (istatus & PHY_M_IS_DUP_CHANGE)
  1580. sky2->duplex =
  1581. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1582. if (istatus & PHY_M_IS_LST_CHANGE) {
  1583. if (phystat & PHY_M_PS_LINK_UP)
  1584. sky2_link_up(sky2);
  1585. else
  1586. sky2_link_down(sky2);
  1587. }
  1588. out:
  1589. spin_unlock(&sky2->phy_lock);
  1590. }
  1591. /* Transmit timeout is only called if we are running, carrier is up
  1592. * and tx queue is full (stopped).
  1593. */
  1594. static void sky2_tx_timeout(struct net_device *dev)
  1595. {
  1596. struct sky2_port *sky2 = netdev_priv(dev);
  1597. struct sky2_hw *hw = sky2->hw;
  1598. if (netif_msg_timer(sky2))
  1599. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1600. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1601. dev->name, sky2->tx_cons, sky2->tx_prod,
  1602. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1603. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1604. /* can't restart safely under softirq */
  1605. schedule_work(&hw->restart_work);
  1606. }
  1607. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1608. {
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. struct sky2_hw *hw = sky2->hw;
  1611. unsigned port = sky2->port;
  1612. int err;
  1613. u16 ctl, mode;
  1614. u32 imask;
  1615. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1616. return -EINVAL;
  1617. if (new_mtu > ETH_DATA_LEN &&
  1618. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1619. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1620. return -EINVAL;
  1621. if (!netif_running(dev)) {
  1622. dev->mtu = new_mtu;
  1623. return 0;
  1624. }
  1625. imask = sky2_read32(hw, B0_IMSK);
  1626. sky2_write32(hw, B0_IMSK, 0);
  1627. dev->trans_start = jiffies; /* prevent tx timeout */
  1628. netif_stop_queue(dev);
  1629. netif_poll_disable(hw->dev[0]);
  1630. synchronize_irq(hw->pdev->irq);
  1631. if (sky2_read8(hw, B2_E_0) == 0)
  1632. sky2_set_tx_stfwd(hw, port);
  1633. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1634. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1635. sky2_rx_stop(sky2);
  1636. sky2_rx_clean(sky2);
  1637. dev->mtu = new_mtu;
  1638. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1639. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1640. if (dev->mtu > ETH_DATA_LEN)
  1641. mode |= GM_SMOD_JUMBO_ENA;
  1642. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1643. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1644. err = sky2_rx_start(sky2);
  1645. sky2_write32(hw, B0_IMSK, imask);
  1646. if (err)
  1647. dev_close(dev);
  1648. else {
  1649. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1650. netif_poll_enable(hw->dev[0]);
  1651. netif_wake_queue(dev);
  1652. }
  1653. return err;
  1654. }
  1655. /* For small just reuse existing skb for next receive */
  1656. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1657. const struct rx_ring_info *re,
  1658. unsigned length)
  1659. {
  1660. struct sk_buff *skb;
  1661. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1662. if (likely(skb)) {
  1663. skb_reserve(skb, 2);
  1664. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1665. length, PCI_DMA_FROMDEVICE);
  1666. skb_copy_from_linear_data(re->skb, skb->data, length);
  1667. skb->ip_summed = re->skb->ip_summed;
  1668. skb->csum = re->skb->csum;
  1669. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1670. length, PCI_DMA_FROMDEVICE);
  1671. re->skb->ip_summed = CHECKSUM_NONE;
  1672. skb_put(skb, length);
  1673. }
  1674. return skb;
  1675. }
  1676. /* Adjust length of skb with fragments to match received data */
  1677. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1678. unsigned int length)
  1679. {
  1680. int i, num_frags;
  1681. unsigned int size;
  1682. /* put header into skb */
  1683. size = min(length, hdr_space);
  1684. skb->tail += size;
  1685. skb->len += size;
  1686. length -= size;
  1687. num_frags = skb_shinfo(skb)->nr_frags;
  1688. for (i = 0; i < num_frags; i++) {
  1689. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1690. if (length == 0) {
  1691. /* don't need this page */
  1692. __free_page(frag->page);
  1693. --skb_shinfo(skb)->nr_frags;
  1694. } else {
  1695. size = min(length, (unsigned) PAGE_SIZE);
  1696. frag->size = size;
  1697. skb->data_len += size;
  1698. skb->truesize += size;
  1699. skb->len += size;
  1700. length -= size;
  1701. }
  1702. }
  1703. }
  1704. /* Normal packet - take skb from ring element and put in a new one */
  1705. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1706. struct rx_ring_info *re,
  1707. unsigned int length)
  1708. {
  1709. struct sk_buff *skb, *nskb;
  1710. unsigned hdr_space = sky2->rx_data_size;
  1711. /* Don't be tricky about reusing pages (yet) */
  1712. nskb = sky2_rx_alloc(sky2);
  1713. if (unlikely(!nskb))
  1714. return NULL;
  1715. skb = re->skb;
  1716. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1717. prefetch(skb->data);
  1718. re->skb = nskb;
  1719. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1720. if (skb_shinfo(skb)->nr_frags)
  1721. skb_put_frags(skb, hdr_space, length);
  1722. else
  1723. skb_put(skb, length);
  1724. return skb;
  1725. }
  1726. /*
  1727. * Receive one packet.
  1728. * For larger packets, get new buffer.
  1729. */
  1730. static struct sk_buff *sky2_receive(struct net_device *dev,
  1731. u16 length, u32 status)
  1732. {
  1733. struct sky2_port *sky2 = netdev_priv(dev);
  1734. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1735. struct sk_buff *skb = NULL;
  1736. u16 count = (status & GMR_FS_LEN) >> 16;
  1737. #ifdef SKY2_VLAN_TAG_USED
  1738. /* Account for vlan tag */
  1739. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1740. count -= VLAN_HLEN;
  1741. #endif
  1742. if (unlikely(netif_msg_rx_status(sky2)))
  1743. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1744. dev->name, sky2->rx_next, status, length);
  1745. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1746. prefetch(sky2->rx_ring + sky2->rx_next);
  1747. /* This chip has hardware problems that generates bogus status.
  1748. * So do only marginal checking and expect higher level protocols
  1749. * to handle crap frames.
  1750. */
  1751. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1752. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1753. length != count)
  1754. goto okay;
  1755. if (status & GMR_FS_ANY_ERR)
  1756. goto error;
  1757. if (!(status & GMR_FS_RX_OK))
  1758. goto resubmit;
  1759. /* if length reported by DMA does not match PHY, packet was truncated */
  1760. if (length != count)
  1761. goto len_error;
  1762. okay:
  1763. if (length < copybreak)
  1764. skb = receive_copy(sky2, re, length);
  1765. else
  1766. skb = receive_new(sky2, re, length);
  1767. resubmit:
  1768. sky2_rx_submit(sky2, re);
  1769. return skb;
  1770. len_error:
  1771. /* Truncation of overlength packets
  1772. causes PHY length to not match MAC length */
  1773. ++sky2->net_stats.rx_length_errors;
  1774. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1775. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1776. dev->name, status, length);
  1777. goto resubmit;
  1778. error:
  1779. ++sky2->net_stats.rx_errors;
  1780. if (status & GMR_FS_RX_FF_OV) {
  1781. sky2->net_stats.rx_over_errors++;
  1782. goto resubmit;
  1783. }
  1784. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1785. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1786. dev->name, status, length);
  1787. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1788. sky2->net_stats.rx_length_errors++;
  1789. if (status & GMR_FS_FRAGMENT)
  1790. sky2->net_stats.rx_frame_errors++;
  1791. if (status & GMR_FS_CRC_ERR)
  1792. sky2->net_stats.rx_crc_errors++;
  1793. goto resubmit;
  1794. }
  1795. /* Transmit complete */
  1796. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1797. {
  1798. struct sky2_port *sky2 = netdev_priv(dev);
  1799. if (netif_running(dev)) {
  1800. netif_tx_lock(dev);
  1801. sky2_tx_complete(sky2, last);
  1802. netif_tx_unlock(dev);
  1803. }
  1804. }
  1805. /* Process status response ring */
  1806. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1807. {
  1808. int work_done = 0;
  1809. unsigned rx[2] = { 0, 0 };
  1810. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1811. rmb();
  1812. while (hw->st_idx != hwidx) {
  1813. struct sky2_port *sky2;
  1814. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1815. unsigned port = le->css & CSS_LINK_BIT;
  1816. struct net_device *dev;
  1817. struct sk_buff *skb;
  1818. u32 status;
  1819. u16 length;
  1820. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1821. dev = hw->dev[port];
  1822. sky2 = netdev_priv(dev);
  1823. length = le16_to_cpu(le->length);
  1824. status = le32_to_cpu(le->status);
  1825. switch (le->opcode & ~HW_OWNER) {
  1826. case OP_RXSTAT:
  1827. ++rx[port];
  1828. skb = sky2_receive(dev, length, status);
  1829. if (unlikely(!skb)) {
  1830. sky2->net_stats.rx_dropped++;
  1831. break;
  1832. }
  1833. /* This chip reports checksum status differently */
  1834. if (hw->flags & SKY2_HW_NEW_LE) {
  1835. if (sky2->rx_csum &&
  1836. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1837. (le->css & CSS_TCPUDPCSOK))
  1838. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1839. else
  1840. skb->ip_summed = CHECKSUM_NONE;
  1841. }
  1842. skb->protocol = eth_type_trans(skb, dev);
  1843. sky2->net_stats.rx_packets++;
  1844. sky2->net_stats.rx_bytes += skb->len;
  1845. dev->last_rx = jiffies;
  1846. #ifdef SKY2_VLAN_TAG_USED
  1847. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1848. vlan_hwaccel_receive_skb(skb,
  1849. sky2->vlgrp,
  1850. be16_to_cpu(sky2->rx_tag));
  1851. } else
  1852. #endif
  1853. netif_receive_skb(skb);
  1854. /* Stop after net poll weight */
  1855. if (++work_done >= to_do)
  1856. goto exit_loop;
  1857. break;
  1858. #ifdef SKY2_VLAN_TAG_USED
  1859. case OP_RXVLAN:
  1860. sky2->rx_tag = length;
  1861. break;
  1862. case OP_RXCHKSVLAN:
  1863. sky2->rx_tag = length;
  1864. /* fall through */
  1865. #endif
  1866. case OP_RXCHKS:
  1867. if (!sky2->rx_csum)
  1868. break;
  1869. /* If this happens then driver assuming wrong format */
  1870. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1871. if (net_ratelimit())
  1872. printk(KERN_NOTICE "%s: unexpected"
  1873. " checksum status\n",
  1874. dev->name);
  1875. break;
  1876. }
  1877. /* Both checksum counters are programmed to start at
  1878. * the same offset, so unless there is a problem they
  1879. * should match. This failure is an early indication that
  1880. * hardware receive checksumming won't work.
  1881. */
  1882. if (likely(status >> 16 == (status & 0xffff))) {
  1883. skb = sky2->rx_ring[sky2->rx_next].skb;
  1884. skb->ip_summed = CHECKSUM_COMPLETE;
  1885. skb->csum = status & 0xffff;
  1886. } else {
  1887. printk(KERN_NOTICE PFX "%s: hardware receive "
  1888. "checksum problem (status = %#x)\n",
  1889. dev->name, status);
  1890. sky2->rx_csum = 0;
  1891. sky2_write32(sky2->hw,
  1892. Q_ADDR(rxqaddr[port], Q_CSR),
  1893. BMU_DIS_RX_CHKSUM);
  1894. }
  1895. break;
  1896. case OP_TXINDEXLE:
  1897. /* TX index reports status for both ports */
  1898. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1899. sky2_tx_done(hw->dev[0], status & 0xfff);
  1900. if (hw->dev[1])
  1901. sky2_tx_done(hw->dev[1],
  1902. ((status >> 24) & 0xff)
  1903. | (u16)(length & 0xf) << 8);
  1904. break;
  1905. default:
  1906. if (net_ratelimit())
  1907. printk(KERN_WARNING PFX
  1908. "unknown status opcode 0x%x\n", le->opcode);
  1909. }
  1910. }
  1911. /* Fully processed status ring so clear irq */
  1912. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1913. exit_loop:
  1914. if (rx[0])
  1915. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1916. if (rx[1])
  1917. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1918. return work_done;
  1919. }
  1920. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1921. {
  1922. struct net_device *dev = hw->dev[port];
  1923. if (net_ratelimit())
  1924. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1925. dev->name, status);
  1926. if (status & Y2_IS_PAR_RD1) {
  1927. if (net_ratelimit())
  1928. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1929. dev->name);
  1930. /* Clear IRQ */
  1931. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1932. }
  1933. if (status & Y2_IS_PAR_WR1) {
  1934. if (net_ratelimit())
  1935. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1936. dev->name);
  1937. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1938. }
  1939. if (status & Y2_IS_PAR_MAC1) {
  1940. if (net_ratelimit())
  1941. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1942. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1943. }
  1944. if (status & Y2_IS_PAR_RX1) {
  1945. if (net_ratelimit())
  1946. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1947. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1948. }
  1949. if (status & Y2_IS_TCP_TXA1) {
  1950. if (net_ratelimit())
  1951. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1952. dev->name);
  1953. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1954. }
  1955. }
  1956. static void sky2_hw_intr(struct sky2_hw *hw)
  1957. {
  1958. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1959. if (status & Y2_IS_TIST_OV)
  1960. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1961. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1962. u16 pci_err;
  1963. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1964. if (net_ratelimit())
  1965. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1966. pci_err);
  1967. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1968. sky2_pci_write16(hw, PCI_STATUS,
  1969. pci_err | PCI_STATUS_ERROR_BITS);
  1970. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1971. }
  1972. if (status & Y2_IS_PCI_EXP) {
  1973. /* PCI-Express uncorrectable Error occurred */
  1974. u32 pex_err;
  1975. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1976. if (net_ratelimit())
  1977. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1978. pex_err);
  1979. /* clear the interrupt */
  1980. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1981. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1982. 0xffffffffUL);
  1983. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1984. if (pex_err & PEX_FATAL_ERRORS) {
  1985. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1986. hwmsk &= ~Y2_IS_PCI_EXP;
  1987. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1988. }
  1989. }
  1990. if (status & Y2_HWE_L1_MASK)
  1991. sky2_hw_error(hw, 0, status);
  1992. status >>= 8;
  1993. if (status & Y2_HWE_L1_MASK)
  1994. sky2_hw_error(hw, 1, status);
  1995. }
  1996. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1997. {
  1998. struct net_device *dev = hw->dev[port];
  1999. struct sky2_port *sky2 = netdev_priv(dev);
  2000. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2001. if (netif_msg_intr(sky2))
  2002. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2003. dev->name, status);
  2004. if (status & GM_IS_RX_CO_OV)
  2005. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2006. if (status & GM_IS_TX_CO_OV)
  2007. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2008. if (status & GM_IS_RX_FF_OR) {
  2009. ++sky2->net_stats.rx_fifo_errors;
  2010. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2011. }
  2012. if (status & GM_IS_TX_FF_UR) {
  2013. ++sky2->net_stats.tx_fifo_errors;
  2014. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2015. }
  2016. }
  2017. /* This should never happen it is a bug. */
  2018. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2019. u16 q, unsigned ring_size)
  2020. {
  2021. struct net_device *dev = hw->dev[port];
  2022. struct sky2_port *sky2 = netdev_priv(dev);
  2023. unsigned idx;
  2024. const u64 *le = (q == Q_R1 || q == Q_R2)
  2025. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2026. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2027. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2028. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2029. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2030. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2031. }
  2032. static int sky2_rx_hung(struct net_device *dev)
  2033. {
  2034. struct sky2_port *sky2 = netdev_priv(dev);
  2035. struct sky2_hw *hw = sky2->hw;
  2036. unsigned port = sky2->port;
  2037. unsigned rxq = rxqaddr[port];
  2038. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2039. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2040. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2041. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2042. /* If idle and MAC or PCI is stuck */
  2043. if (sky2->check.last == dev->last_rx &&
  2044. ((mac_rp == sky2->check.mac_rp &&
  2045. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2046. /* Check if the PCI RX hang */
  2047. (fifo_rp == sky2->check.fifo_rp &&
  2048. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2049. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2050. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2051. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2052. return 1;
  2053. } else {
  2054. sky2->check.last = dev->last_rx;
  2055. sky2->check.mac_rp = mac_rp;
  2056. sky2->check.mac_lev = mac_lev;
  2057. sky2->check.fifo_rp = fifo_rp;
  2058. sky2->check.fifo_lev = fifo_lev;
  2059. return 0;
  2060. }
  2061. }
  2062. static void sky2_watchdog(unsigned long arg)
  2063. {
  2064. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2065. struct net_device *dev;
  2066. /* Check for lost IRQ once a second */
  2067. if (sky2_read32(hw, B0_ISRC)) {
  2068. dev = hw->dev[0];
  2069. if (__netif_rx_schedule_prep(dev))
  2070. __netif_rx_schedule(dev);
  2071. } else {
  2072. int i, active = 0;
  2073. for (i = 0; i < hw->ports; i++) {
  2074. dev = hw->dev[i];
  2075. if (!netif_running(dev))
  2076. continue;
  2077. ++active;
  2078. /* For chips with Rx FIFO, check if stuck */
  2079. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2080. sky2_rx_hung(dev)) {
  2081. pr_info(PFX "%s: receiver hang detected\n",
  2082. dev->name);
  2083. schedule_work(&hw->restart_work);
  2084. return;
  2085. }
  2086. }
  2087. if (active == 0)
  2088. return;
  2089. }
  2090. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2091. }
  2092. /* Hardware/software error handling */
  2093. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2094. {
  2095. if (net_ratelimit())
  2096. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2097. if (status & Y2_IS_HW_ERR)
  2098. sky2_hw_intr(hw);
  2099. if (status & Y2_IS_IRQ_MAC1)
  2100. sky2_mac_intr(hw, 0);
  2101. if (status & Y2_IS_IRQ_MAC2)
  2102. sky2_mac_intr(hw, 1);
  2103. if (status & Y2_IS_CHK_RX1)
  2104. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2105. if (status & Y2_IS_CHK_RX2)
  2106. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2107. if (status & Y2_IS_CHK_TXA1)
  2108. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2109. if (status & Y2_IS_CHK_TXA2)
  2110. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2111. }
  2112. static int sky2_poll(struct net_device *dev0, int *budget)
  2113. {
  2114. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2115. int work_done;
  2116. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2117. if (unlikely(status & Y2_IS_ERROR))
  2118. sky2_err_intr(hw, status);
  2119. if (status & Y2_IS_IRQ_PHY1)
  2120. sky2_phy_intr(hw, 0);
  2121. if (status & Y2_IS_IRQ_PHY2)
  2122. sky2_phy_intr(hw, 1);
  2123. work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
  2124. *budget -= work_done;
  2125. dev0->quota -= work_done;
  2126. /* More work? */
  2127. if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
  2128. return 1;
  2129. /* Bug/Errata workaround?
  2130. * Need to kick the TX irq moderation timer.
  2131. */
  2132. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2133. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2134. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2135. }
  2136. netif_rx_complete(dev0);
  2137. sky2_read32(hw, B0_Y2_SP_LISR);
  2138. return 0;
  2139. }
  2140. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2141. {
  2142. struct sky2_hw *hw = dev_id;
  2143. struct net_device *dev0 = hw->dev[0];
  2144. u32 status;
  2145. /* Reading this mask interrupts as side effect */
  2146. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2147. if (status == 0 || status == ~0)
  2148. return IRQ_NONE;
  2149. prefetch(&hw->st_le[hw->st_idx]);
  2150. if (likely(__netif_rx_schedule_prep(dev0)))
  2151. __netif_rx_schedule(dev0);
  2152. return IRQ_HANDLED;
  2153. }
  2154. #ifdef CONFIG_NET_POLL_CONTROLLER
  2155. static void sky2_netpoll(struct net_device *dev)
  2156. {
  2157. struct sky2_port *sky2 = netdev_priv(dev);
  2158. struct net_device *dev0 = sky2->hw->dev[0];
  2159. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2160. __netif_rx_schedule(dev0);
  2161. }
  2162. #endif
  2163. /* Chip internal frequency for clock calculations */
  2164. static u32 sky2_mhz(const struct sky2_hw *hw)
  2165. {
  2166. switch (hw->chip_id) {
  2167. case CHIP_ID_YUKON_EC:
  2168. case CHIP_ID_YUKON_EC_U:
  2169. case CHIP_ID_YUKON_EX:
  2170. return 125;
  2171. case CHIP_ID_YUKON_FE:
  2172. return 100;
  2173. case CHIP_ID_YUKON_FE_P:
  2174. return 50;
  2175. case CHIP_ID_YUKON_XL:
  2176. return 156;
  2177. default:
  2178. BUG();
  2179. }
  2180. }
  2181. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2182. {
  2183. return sky2_mhz(hw) * us;
  2184. }
  2185. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2186. {
  2187. return clk / sky2_mhz(hw);
  2188. }
  2189. static int __devinit sky2_init(struct sky2_hw *hw)
  2190. {
  2191. u8 t8;
  2192. /* Enable all clocks */
  2193. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2194. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2195. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2196. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2197. switch(hw->chip_id) {
  2198. case CHIP_ID_YUKON_XL:
  2199. hw->flags = SKY2_HW_GIGABIT
  2200. | SKY2_HW_NEWER_PHY;
  2201. if (hw->chip_rev < 3)
  2202. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2203. break;
  2204. case CHIP_ID_YUKON_EC_U:
  2205. hw->flags = SKY2_HW_GIGABIT
  2206. | SKY2_HW_NEWER_PHY
  2207. | SKY2_HW_ADV_POWER_CTL;
  2208. break;
  2209. case CHIP_ID_YUKON_EX:
  2210. hw->flags = SKY2_HW_GIGABIT
  2211. | SKY2_HW_NEWER_PHY
  2212. | SKY2_HW_NEW_LE
  2213. | SKY2_HW_ADV_POWER_CTL;
  2214. /* New transmit checksum */
  2215. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2216. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2217. break;
  2218. case CHIP_ID_YUKON_EC:
  2219. /* This rev is really old, and requires untested workarounds */
  2220. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2221. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2222. return -EOPNOTSUPP;
  2223. }
  2224. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2225. break;
  2226. case CHIP_ID_YUKON_FE:
  2227. break;
  2228. case CHIP_ID_YUKON_FE_P:
  2229. hw->flags = SKY2_HW_NEWER_PHY
  2230. | SKY2_HW_NEW_LE
  2231. | SKY2_HW_AUTO_TX_SUM
  2232. | SKY2_HW_ADV_POWER_CTL;
  2233. break;
  2234. default:
  2235. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2236. hw->chip_id);
  2237. return -EOPNOTSUPP;
  2238. }
  2239. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2240. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2241. hw->flags |= SKY2_HW_FIBRE_PHY;
  2242. hw->ports = 1;
  2243. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2244. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2245. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2246. ++hw->ports;
  2247. }
  2248. return 0;
  2249. }
  2250. static void sky2_reset(struct sky2_hw *hw)
  2251. {
  2252. u16 status;
  2253. int i;
  2254. /* disable ASF */
  2255. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2256. status = sky2_read16(hw, HCU_CCSR);
  2257. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2258. HCU_CCSR_UC_STATE_MSK);
  2259. sky2_write16(hw, HCU_CCSR, status);
  2260. } else
  2261. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2262. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2263. /* do a SW reset */
  2264. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2265. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2266. /* clear PCI errors, if any */
  2267. status = sky2_pci_read16(hw, PCI_STATUS);
  2268. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2269. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2270. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2271. /* clear any PEX errors */
  2272. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2273. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2274. sky2_power_on(hw);
  2275. for (i = 0; i < hw->ports; i++) {
  2276. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2277. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2278. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2279. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2280. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2281. | GMC_BYP_RETR_ON);
  2282. }
  2283. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2284. /* Clear I2C IRQ noise */
  2285. sky2_write32(hw, B2_I2C_IRQ, 1);
  2286. /* turn off hardware timer (unused) */
  2287. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2288. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2289. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2290. /* Turn off descriptor polling */
  2291. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2292. /* Turn off receive timestamp */
  2293. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2294. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2295. /* enable the Tx Arbiters */
  2296. for (i = 0; i < hw->ports; i++)
  2297. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2298. /* Initialize ram interface */
  2299. for (i = 0; i < hw->ports; i++) {
  2300. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2301. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2306. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2307. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2308. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2309. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2310. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2311. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2312. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2313. }
  2314. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2315. for (i = 0; i < hw->ports; i++)
  2316. sky2_gmac_reset(hw, i);
  2317. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2318. hw->st_idx = 0;
  2319. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2320. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2321. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2322. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2323. /* Set the list last index */
  2324. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2325. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2326. sky2_write8(hw, STAT_FIFO_WM, 16);
  2327. /* set Status-FIFO ISR watermark */
  2328. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2329. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2330. else
  2331. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2332. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2333. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2334. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2335. /* enable status unit */
  2336. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2337. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2338. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2339. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2340. }
  2341. static void sky2_restart(struct work_struct *work)
  2342. {
  2343. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2344. struct net_device *dev;
  2345. int i, err;
  2346. rtnl_lock();
  2347. sky2_write32(hw, B0_IMSK, 0);
  2348. sky2_read32(hw, B0_IMSK);
  2349. netif_poll_disable(hw->dev[0]);
  2350. for (i = 0; i < hw->ports; i++) {
  2351. dev = hw->dev[i];
  2352. if (netif_running(dev))
  2353. sky2_down(dev);
  2354. }
  2355. sky2_reset(hw);
  2356. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2357. netif_poll_enable(hw->dev[0]);
  2358. for (i = 0; i < hw->ports; i++) {
  2359. dev = hw->dev[i];
  2360. if (netif_running(dev)) {
  2361. err = sky2_up(dev);
  2362. if (err) {
  2363. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2364. dev->name, err);
  2365. dev_close(dev);
  2366. }
  2367. }
  2368. }
  2369. rtnl_unlock();
  2370. }
  2371. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2372. {
  2373. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2374. }
  2375. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2376. {
  2377. const struct sky2_port *sky2 = netdev_priv(dev);
  2378. wol->supported = sky2_wol_supported(sky2->hw);
  2379. wol->wolopts = sky2->wol;
  2380. }
  2381. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2382. {
  2383. struct sky2_port *sky2 = netdev_priv(dev);
  2384. struct sky2_hw *hw = sky2->hw;
  2385. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2386. return -EOPNOTSUPP;
  2387. sky2->wol = wol->wolopts;
  2388. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2389. hw->chip_id == CHIP_ID_YUKON_EX ||
  2390. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2391. sky2_write32(hw, B0_CTST, sky2->wol
  2392. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2393. if (!netif_running(dev))
  2394. sky2_wol_init(sky2);
  2395. return 0;
  2396. }
  2397. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2398. {
  2399. if (sky2_is_copper(hw)) {
  2400. u32 modes = SUPPORTED_10baseT_Half
  2401. | SUPPORTED_10baseT_Full
  2402. | SUPPORTED_100baseT_Half
  2403. | SUPPORTED_100baseT_Full
  2404. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2405. if (hw->flags & SKY2_HW_GIGABIT)
  2406. modes |= SUPPORTED_1000baseT_Half
  2407. | SUPPORTED_1000baseT_Full;
  2408. return modes;
  2409. } else
  2410. return SUPPORTED_1000baseT_Half
  2411. | SUPPORTED_1000baseT_Full
  2412. | SUPPORTED_Autoneg
  2413. | SUPPORTED_FIBRE;
  2414. }
  2415. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2416. {
  2417. struct sky2_port *sky2 = netdev_priv(dev);
  2418. struct sky2_hw *hw = sky2->hw;
  2419. ecmd->transceiver = XCVR_INTERNAL;
  2420. ecmd->supported = sky2_supported_modes(hw);
  2421. ecmd->phy_address = PHY_ADDR_MARV;
  2422. if (sky2_is_copper(hw)) {
  2423. ecmd->port = PORT_TP;
  2424. ecmd->speed = sky2->speed;
  2425. } else {
  2426. ecmd->speed = SPEED_1000;
  2427. ecmd->port = PORT_FIBRE;
  2428. }
  2429. ecmd->advertising = sky2->advertising;
  2430. ecmd->autoneg = sky2->autoneg;
  2431. ecmd->duplex = sky2->duplex;
  2432. return 0;
  2433. }
  2434. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2435. {
  2436. struct sky2_port *sky2 = netdev_priv(dev);
  2437. const struct sky2_hw *hw = sky2->hw;
  2438. u32 supported = sky2_supported_modes(hw);
  2439. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2440. ecmd->advertising = supported;
  2441. sky2->duplex = -1;
  2442. sky2->speed = -1;
  2443. } else {
  2444. u32 setting;
  2445. switch (ecmd->speed) {
  2446. case SPEED_1000:
  2447. if (ecmd->duplex == DUPLEX_FULL)
  2448. setting = SUPPORTED_1000baseT_Full;
  2449. else if (ecmd->duplex == DUPLEX_HALF)
  2450. setting = SUPPORTED_1000baseT_Half;
  2451. else
  2452. return -EINVAL;
  2453. break;
  2454. case SPEED_100:
  2455. if (ecmd->duplex == DUPLEX_FULL)
  2456. setting = SUPPORTED_100baseT_Full;
  2457. else if (ecmd->duplex == DUPLEX_HALF)
  2458. setting = SUPPORTED_100baseT_Half;
  2459. else
  2460. return -EINVAL;
  2461. break;
  2462. case SPEED_10:
  2463. if (ecmd->duplex == DUPLEX_FULL)
  2464. setting = SUPPORTED_10baseT_Full;
  2465. else if (ecmd->duplex == DUPLEX_HALF)
  2466. setting = SUPPORTED_10baseT_Half;
  2467. else
  2468. return -EINVAL;
  2469. break;
  2470. default:
  2471. return -EINVAL;
  2472. }
  2473. if ((setting & supported) == 0)
  2474. return -EINVAL;
  2475. sky2->speed = ecmd->speed;
  2476. sky2->duplex = ecmd->duplex;
  2477. }
  2478. sky2->autoneg = ecmd->autoneg;
  2479. sky2->advertising = ecmd->advertising;
  2480. if (netif_running(dev)) {
  2481. sky2_phy_reinit(sky2);
  2482. sky2_set_multicast(dev);
  2483. }
  2484. return 0;
  2485. }
  2486. static void sky2_get_drvinfo(struct net_device *dev,
  2487. struct ethtool_drvinfo *info)
  2488. {
  2489. struct sky2_port *sky2 = netdev_priv(dev);
  2490. strcpy(info->driver, DRV_NAME);
  2491. strcpy(info->version, DRV_VERSION);
  2492. strcpy(info->fw_version, "N/A");
  2493. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2494. }
  2495. static const struct sky2_stat {
  2496. char name[ETH_GSTRING_LEN];
  2497. u16 offset;
  2498. } sky2_stats[] = {
  2499. { "tx_bytes", GM_TXO_OK_HI },
  2500. { "rx_bytes", GM_RXO_OK_HI },
  2501. { "tx_broadcast", GM_TXF_BC_OK },
  2502. { "rx_broadcast", GM_RXF_BC_OK },
  2503. { "tx_multicast", GM_TXF_MC_OK },
  2504. { "rx_multicast", GM_RXF_MC_OK },
  2505. { "tx_unicast", GM_TXF_UC_OK },
  2506. { "rx_unicast", GM_RXF_UC_OK },
  2507. { "tx_mac_pause", GM_TXF_MPAUSE },
  2508. { "rx_mac_pause", GM_RXF_MPAUSE },
  2509. { "collisions", GM_TXF_COL },
  2510. { "late_collision",GM_TXF_LAT_COL },
  2511. { "aborted", GM_TXF_ABO_COL },
  2512. { "single_collisions", GM_TXF_SNG_COL },
  2513. { "multi_collisions", GM_TXF_MUL_COL },
  2514. { "rx_short", GM_RXF_SHT },
  2515. { "rx_runt", GM_RXE_FRAG },
  2516. { "rx_64_byte_packets", GM_RXF_64B },
  2517. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2518. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2519. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2520. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2521. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2522. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2523. { "rx_too_long", GM_RXF_LNG_ERR },
  2524. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2525. { "rx_jabber", GM_RXF_JAB_PKT },
  2526. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2527. { "tx_64_byte_packets", GM_TXF_64B },
  2528. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2529. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2530. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2531. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2532. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2533. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2534. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2535. };
  2536. static u32 sky2_get_rx_csum(struct net_device *dev)
  2537. {
  2538. struct sky2_port *sky2 = netdev_priv(dev);
  2539. return sky2->rx_csum;
  2540. }
  2541. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2542. {
  2543. struct sky2_port *sky2 = netdev_priv(dev);
  2544. sky2->rx_csum = data;
  2545. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2546. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2547. return 0;
  2548. }
  2549. static u32 sky2_get_msglevel(struct net_device *netdev)
  2550. {
  2551. struct sky2_port *sky2 = netdev_priv(netdev);
  2552. return sky2->msg_enable;
  2553. }
  2554. static int sky2_nway_reset(struct net_device *dev)
  2555. {
  2556. struct sky2_port *sky2 = netdev_priv(dev);
  2557. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2558. return -EINVAL;
  2559. sky2_phy_reinit(sky2);
  2560. sky2_set_multicast(dev);
  2561. return 0;
  2562. }
  2563. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2564. {
  2565. struct sky2_hw *hw = sky2->hw;
  2566. unsigned port = sky2->port;
  2567. int i;
  2568. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2569. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2570. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2571. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2572. for (i = 2; i < count; i++)
  2573. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2574. }
  2575. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2576. {
  2577. struct sky2_port *sky2 = netdev_priv(netdev);
  2578. sky2->msg_enable = value;
  2579. }
  2580. static int sky2_get_stats_count(struct net_device *dev)
  2581. {
  2582. return ARRAY_SIZE(sky2_stats);
  2583. }
  2584. static void sky2_get_ethtool_stats(struct net_device *dev,
  2585. struct ethtool_stats *stats, u64 * data)
  2586. {
  2587. struct sky2_port *sky2 = netdev_priv(dev);
  2588. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2589. }
  2590. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2591. {
  2592. int i;
  2593. switch (stringset) {
  2594. case ETH_SS_STATS:
  2595. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2596. memcpy(data + i * ETH_GSTRING_LEN,
  2597. sky2_stats[i].name, ETH_GSTRING_LEN);
  2598. break;
  2599. }
  2600. }
  2601. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2602. {
  2603. struct sky2_port *sky2 = netdev_priv(dev);
  2604. return &sky2->net_stats;
  2605. }
  2606. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2607. {
  2608. struct sky2_port *sky2 = netdev_priv(dev);
  2609. struct sky2_hw *hw = sky2->hw;
  2610. unsigned port = sky2->port;
  2611. const struct sockaddr *addr = p;
  2612. if (!is_valid_ether_addr(addr->sa_data))
  2613. return -EADDRNOTAVAIL;
  2614. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2615. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2616. dev->dev_addr, ETH_ALEN);
  2617. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2618. dev->dev_addr, ETH_ALEN);
  2619. /* virtual address for data */
  2620. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2621. /* physical address: used for pause frames */
  2622. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2623. return 0;
  2624. }
  2625. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2626. {
  2627. u32 bit;
  2628. bit = ether_crc(ETH_ALEN, addr) & 63;
  2629. filter[bit >> 3] |= 1 << (bit & 7);
  2630. }
  2631. static void sky2_set_multicast(struct net_device *dev)
  2632. {
  2633. struct sky2_port *sky2 = netdev_priv(dev);
  2634. struct sky2_hw *hw = sky2->hw;
  2635. unsigned port = sky2->port;
  2636. struct dev_mc_list *list = dev->mc_list;
  2637. u16 reg;
  2638. u8 filter[8];
  2639. int rx_pause;
  2640. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2641. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2642. memset(filter, 0, sizeof(filter));
  2643. reg = gma_read16(hw, port, GM_RX_CTRL);
  2644. reg |= GM_RXCR_UCF_ENA;
  2645. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2646. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2647. else if (dev->flags & IFF_ALLMULTI)
  2648. memset(filter, 0xff, sizeof(filter));
  2649. else if (dev->mc_count == 0 && !rx_pause)
  2650. reg &= ~GM_RXCR_MCF_ENA;
  2651. else {
  2652. int i;
  2653. reg |= GM_RXCR_MCF_ENA;
  2654. if (rx_pause)
  2655. sky2_add_filter(filter, pause_mc_addr);
  2656. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2657. sky2_add_filter(filter, list->dmi_addr);
  2658. }
  2659. gma_write16(hw, port, GM_MC_ADDR_H1,
  2660. (u16) filter[0] | ((u16) filter[1] << 8));
  2661. gma_write16(hw, port, GM_MC_ADDR_H2,
  2662. (u16) filter[2] | ((u16) filter[3] << 8));
  2663. gma_write16(hw, port, GM_MC_ADDR_H3,
  2664. (u16) filter[4] | ((u16) filter[5] << 8));
  2665. gma_write16(hw, port, GM_MC_ADDR_H4,
  2666. (u16) filter[6] | ((u16) filter[7] << 8));
  2667. gma_write16(hw, port, GM_RX_CTRL, reg);
  2668. }
  2669. /* Can have one global because blinking is controlled by
  2670. * ethtool and that is always under RTNL mutex
  2671. */
  2672. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2673. {
  2674. u16 pg;
  2675. switch (hw->chip_id) {
  2676. case CHIP_ID_YUKON_XL:
  2677. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2678. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2679. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2680. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2681. PHY_M_LEDC_INIT_CTRL(7) |
  2682. PHY_M_LEDC_STA1_CTRL(7) |
  2683. PHY_M_LEDC_STA0_CTRL(7))
  2684. : 0);
  2685. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2686. break;
  2687. default:
  2688. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2689. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2690. on ? PHY_M_LED_ALL : 0);
  2691. }
  2692. }
  2693. /* blink LED's for finding board */
  2694. static int sky2_phys_id(struct net_device *dev, u32 data)
  2695. {
  2696. struct sky2_port *sky2 = netdev_priv(dev);
  2697. struct sky2_hw *hw = sky2->hw;
  2698. unsigned port = sky2->port;
  2699. u16 ledctrl, ledover = 0;
  2700. long ms;
  2701. int interrupted;
  2702. int onoff = 1;
  2703. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2704. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2705. else
  2706. ms = data * 1000;
  2707. /* save initial values */
  2708. spin_lock_bh(&sky2->phy_lock);
  2709. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2710. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2711. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2712. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2713. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2714. } else {
  2715. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2716. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2717. }
  2718. interrupted = 0;
  2719. while (!interrupted && ms > 0) {
  2720. sky2_led(hw, port, onoff);
  2721. onoff = !onoff;
  2722. spin_unlock_bh(&sky2->phy_lock);
  2723. interrupted = msleep_interruptible(250);
  2724. spin_lock_bh(&sky2->phy_lock);
  2725. ms -= 250;
  2726. }
  2727. /* resume regularly scheduled programming */
  2728. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2729. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2730. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2731. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2732. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2733. } else {
  2734. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2735. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2736. }
  2737. spin_unlock_bh(&sky2->phy_lock);
  2738. return 0;
  2739. }
  2740. static void sky2_get_pauseparam(struct net_device *dev,
  2741. struct ethtool_pauseparam *ecmd)
  2742. {
  2743. struct sky2_port *sky2 = netdev_priv(dev);
  2744. switch (sky2->flow_mode) {
  2745. case FC_NONE:
  2746. ecmd->tx_pause = ecmd->rx_pause = 0;
  2747. break;
  2748. case FC_TX:
  2749. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2750. break;
  2751. case FC_RX:
  2752. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2753. break;
  2754. case FC_BOTH:
  2755. ecmd->tx_pause = ecmd->rx_pause = 1;
  2756. }
  2757. ecmd->autoneg = sky2->autoneg;
  2758. }
  2759. static int sky2_set_pauseparam(struct net_device *dev,
  2760. struct ethtool_pauseparam *ecmd)
  2761. {
  2762. struct sky2_port *sky2 = netdev_priv(dev);
  2763. sky2->autoneg = ecmd->autoneg;
  2764. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2765. if (netif_running(dev))
  2766. sky2_phy_reinit(sky2);
  2767. return 0;
  2768. }
  2769. static int sky2_get_coalesce(struct net_device *dev,
  2770. struct ethtool_coalesce *ecmd)
  2771. {
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. struct sky2_hw *hw = sky2->hw;
  2774. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2775. ecmd->tx_coalesce_usecs = 0;
  2776. else {
  2777. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2778. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2779. }
  2780. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2781. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2782. ecmd->rx_coalesce_usecs = 0;
  2783. else {
  2784. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2785. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2786. }
  2787. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2788. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2789. ecmd->rx_coalesce_usecs_irq = 0;
  2790. else {
  2791. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2792. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2793. }
  2794. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2795. return 0;
  2796. }
  2797. /* Note: this affect both ports */
  2798. static int sky2_set_coalesce(struct net_device *dev,
  2799. struct ethtool_coalesce *ecmd)
  2800. {
  2801. struct sky2_port *sky2 = netdev_priv(dev);
  2802. struct sky2_hw *hw = sky2->hw;
  2803. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2804. if (ecmd->tx_coalesce_usecs > tmax ||
  2805. ecmd->rx_coalesce_usecs > tmax ||
  2806. ecmd->rx_coalesce_usecs_irq > tmax)
  2807. return -EINVAL;
  2808. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2809. return -EINVAL;
  2810. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2811. return -EINVAL;
  2812. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2813. return -EINVAL;
  2814. if (ecmd->tx_coalesce_usecs == 0)
  2815. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2816. else {
  2817. sky2_write32(hw, STAT_TX_TIMER_INI,
  2818. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2819. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2820. }
  2821. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2822. if (ecmd->rx_coalesce_usecs == 0)
  2823. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2824. else {
  2825. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2826. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2827. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2828. }
  2829. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2830. if (ecmd->rx_coalesce_usecs_irq == 0)
  2831. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2832. else {
  2833. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2834. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2835. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2836. }
  2837. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2838. return 0;
  2839. }
  2840. static void sky2_get_ringparam(struct net_device *dev,
  2841. struct ethtool_ringparam *ering)
  2842. {
  2843. struct sky2_port *sky2 = netdev_priv(dev);
  2844. ering->rx_max_pending = RX_MAX_PENDING;
  2845. ering->rx_mini_max_pending = 0;
  2846. ering->rx_jumbo_max_pending = 0;
  2847. ering->tx_max_pending = TX_RING_SIZE - 1;
  2848. ering->rx_pending = sky2->rx_pending;
  2849. ering->rx_mini_pending = 0;
  2850. ering->rx_jumbo_pending = 0;
  2851. ering->tx_pending = sky2->tx_pending;
  2852. }
  2853. static int sky2_set_ringparam(struct net_device *dev,
  2854. struct ethtool_ringparam *ering)
  2855. {
  2856. struct sky2_port *sky2 = netdev_priv(dev);
  2857. int err = 0;
  2858. if (ering->rx_pending > RX_MAX_PENDING ||
  2859. ering->rx_pending < 8 ||
  2860. ering->tx_pending < MAX_SKB_TX_LE ||
  2861. ering->tx_pending > TX_RING_SIZE - 1)
  2862. return -EINVAL;
  2863. if (netif_running(dev))
  2864. sky2_down(dev);
  2865. sky2->rx_pending = ering->rx_pending;
  2866. sky2->tx_pending = ering->tx_pending;
  2867. if (netif_running(dev)) {
  2868. err = sky2_up(dev);
  2869. if (err)
  2870. dev_close(dev);
  2871. else
  2872. sky2_set_multicast(dev);
  2873. }
  2874. return err;
  2875. }
  2876. static int sky2_get_regs_len(struct net_device *dev)
  2877. {
  2878. return 0x4000;
  2879. }
  2880. /*
  2881. * Returns copy of control register region
  2882. * Note: ethtool_get_regs always provides full size (16k) buffer
  2883. */
  2884. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2885. void *p)
  2886. {
  2887. const struct sky2_port *sky2 = netdev_priv(dev);
  2888. const void __iomem *io = sky2->hw->regs;
  2889. regs->version = 1;
  2890. memset(p, 0, regs->len);
  2891. memcpy_fromio(p, io, B3_RAM_ADDR);
  2892. /* skip diagnostic ram region */
  2893. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2894. /* copy GMAC registers */
  2895. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2896. if (sky2->hw->ports > 1)
  2897. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2898. }
  2899. /* In order to do Jumbo packets on these chips, need to turn off the
  2900. * transmit store/forward. Therefore checksum offload won't work.
  2901. */
  2902. static int no_tx_offload(struct net_device *dev)
  2903. {
  2904. const struct sky2_port *sky2 = netdev_priv(dev);
  2905. const struct sky2_hw *hw = sky2->hw;
  2906. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2907. }
  2908. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2909. {
  2910. if (data && no_tx_offload(dev))
  2911. return -EINVAL;
  2912. return ethtool_op_set_tx_csum(dev, data);
  2913. }
  2914. static int sky2_set_tso(struct net_device *dev, u32 data)
  2915. {
  2916. if (data && no_tx_offload(dev))
  2917. return -EINVAL;
  2918. return ethtool_op_set_tso(dev, data);
  2919. }
  2920. static int sky2_get_eeprom_len(struct net_device *dev)
  2921. {
  2922. struct sky2_port *sky2 = netdev_priv(dev);
  2923. u16 reg2;
  2924. reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
  2925. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2926. }
  2927. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2928. {
  2929. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2930. while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
  2931. cpu_relax();
  2932. return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2933. }
  2934. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2935. {
  2936. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  2937. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2938. do {
  2939. cpu_relax();
  2940. } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
  2941. }
  2942. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2943. u8 *data)
  2944. {
  2945. struct sky2_port *sky2 = netdev_priv(dev);
  2946. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2947. int length = eeprom->len;
  2948. u16 offset = eeprom->offset;
  2949. if (!cap)
  2950. return -EINVAL;
  2951. eeprom->magic = SKY2_EEPROM_MAGIC;
  2952. while (length > 0) {
  2953. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2954. int n = min_t(int, length, sizeof(val));
  2955. memcpy(data, &val, n);
  2956. length -= n;
  2957. data += n;
  2958. offset += n;
  2959. }
  2960. return 0;
  2961. }
  2962. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2963. u8 *data)
  2964. {
  2965. struct sky2_port *sky2 = netdev_priv(dev);
  2966. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2967. int length = eeprom->len;
  2968. u16 offset = eeprom->offset;
  2969. if (!cap)
  2970. return -EINVAL;
  2971. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2972. return -EINVAL;
  2973. while (length > 0) {
  2974. u32 val;
  2975. int n = min_t(int, length, sizeof(val));
  2976. if (n < sizeof(val))
  2977. val = sky2_vpd_read(sky2->hw, cap, offset);
  2978. memcpy(&val, data, n);
  2979. sky2_vpd_write(sky2->hw, cap, offset, val);
  2980. length -= n;
  2981. data += n;
  2982. offset += n;
  2983. }
  2984. return 0;
  2985. }
  2986. static const struct ethtool_ops sky2_ethtool_ops = {
  2987. .get_settings = sky2_get_settings,
  2988. .set_settings = sky2_set_settings,
  2989. .get_drvinfo = sky2_get_drvinfo,
  2990. .get_wol = sky2_get_wol,
  2991. .set_wol = sky2_set_wol,
  2992. .get_msglevel = sky2_get_msglevel,
  2993. .set_msglevel = sky2_set_msglevel,
  2994. .nway_reset = sky2_nway_reset,
  2995. .get_regs_len = sky2_get_regs_len,
  2996. .get_regs = sky2_get_regs,
  2997. .get_link = ethtool_op_get_link,
  2998. .get_eeprom_len = sky2_get_eeprom_len,
  2999. .get_eeprom = sky2_get_eeprom,
  3000. .set_eeprom = sky2_set_eeprom,
  3001. .get_sg = ethtool_op_get_sg,
  3002. .set_sg = ethtool_op_set_sg,
  3003. .get_tx_csum = ethtool_op_get_tx_csum,
  3004. .set_tx_csum = sky2_set_tx_csum,
  3005. .get_tso = ethtool_op_get_tso,
  3006. .set_tso = sky2_set_tso,
  3007. .get_rx_csum = sky2_get_rx_csum,
  3008. .set_rx_csum = sky2_set_rx_csum,
  3009. .get_strings = sky2_get_strings,
  3010. .get_coalesce = sky2_get_coalesce,
  3011. .set_coalesce = sky2_set_coalesce,
  3012. .get_ringparam = sky2_get_ringparam,
  3013. .set_ringparam = sky2_set_ringparam,
  3014. .get_pauseparam = sky2_get_pauseparam,
  3015. .set_pauseparam = sky2_set_pauseparam,
  3016. .phys_id = sky2_phys_id,
  3017. .get_stats_count = sky2_get_stats_count,
  3018. .get_ethtool_stats = sky2_get_ethtool_stats,
  3019. };
  3020. #ifdef CONFIG_SKY2_DEBUG
  3021. static struct dentry *sky2_debug;
  3022. static int sky2_debug_show(struct seq_file *seq, void *v)
  3023. {
  3024. struct net_device *dev = seq->private;
  3025. const struct sky2_port *sky2 = netdev_priv(dev);
  3026. const struct sky2_hw *hw = sky2->hw;
  3027. unsigned port = sky2->port;
  3028. unsigned idx, last;
  3029. int sop;
  3030. if (!netif_running(dev))
  3031. return -ENETDOWN;
  3032. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3033. sky2_read32(hw, B0_ISRC),
  3034. sky2_read32(hw, B0_IMSK),
  3035. sky2_read32(hw, B0_Y2_SP_ICR));
  3036. netif_poll_disable(hw->dev[0]);
  3037. last = sky2_read16(hw, STAT_PUT_IDX);
  3038. if (hw->st_idx == last)
  3039. seq_puts(seq, "Status ring (empty)\n");
  3040. else {
  3041. seq_puts(seq, "Status ring\n");
  3042. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3043. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3044. const struct sky2_status_le *le = hw->st_le + idx;
  3045. seq_printf(seq, "[%d] %#x %d %#x\n",
  3046. idx, le->opcode, le->length, le->status);
  3047. }
  3048. seq_puts(seq, "\n");
  3049. }
  3050. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3051. sky2->tx_cons, sky2->tx_prod,
  3052. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3053. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3054. /* Dump contents of tx ring */
  3055. sop = 1;
  3056. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3057. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3058. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3059. u32 a = le32_to_cpu(le->addr);
  3060. if (sop)
  3061. seq_printf(seq, "%u:", idx);
  3062. sop = 0;
  3063. switch(le->opcode & ~HW_OWNER) {
  3064. case OP_ADDR64:
  3065. seq_printf(seq, " %#x:", a);
  3066. break;
  3067. case OP_LRGLEN:
  3068. seq_printf(seq, " mtu=%d", a);
  3069. break;
  3070. case OP_VLAN:
  3071. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3072. break;
  3073. case OP_TCPLISW:
  3074. seq_printf(seq, " csum=%#x", a);
  3075. break;
  3076. case OP_LARGESEND:
  3077. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3078. break;
  3079. case OP_PACKET:
  3080. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3081. break;
  3082. case OP_BUFFER:
  3083. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3084. break;
  3085. default:
  3086. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3087. a, le16_to_cpu(le->length));
  3088. }
  3089. if (le->ctrl & EOP) {
  3090. seq_putc(seq, '\n');
  3091. sop = 1;
  3092. }
  3093. }
  3094. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3095. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3096. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3097. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3098. netif_poll_enable(hw->dev[0]);
  3099. return 0;
  3100. }
  3101. static int sky2_debug_open(struct inode *inode, struct file *file)
  3102. {
  3103. return single_open(file, sky2_debug_show, inode->i_private);
  3104. }
  3105. static const struct file_operations sky2_debug_fops = {
  3106. .owner = THIS_MODULE,
  3107. .open = sky2_debug_open,
  3108. .read = seq_read,
  3109. .llseek = seq_lseek,
  3110. .release = single_release,
  3111. };
  3112. /*
  3113. * Use network device events to create/remove/rename
  3114. * debugfs file entries
  3115. */
  3116. static int sky2_device_event(struct notifier_block *unused,
  3117. unsigned long event, void *ptr)
  3118. {
  3119. struct net_device *dev = ptr;
  3120. if (dev->open == sky2_up) {
  3121. struct sky2_port *sky2 = netdev_priv(dev);
  3122. switch(event) {
  3123. case NETDEV_CHANGENAME:
  3124. if (!netif_running(dev))
  3125. break;
  3126. /* fallthrough */
  3127. case NETDEV_DOWN:
  3128. case NETDEV_GOING_DOWN:
  3129. if (sky2->debugfs) {
  3130. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3131. dev->name);
  3132. debugfs_remove(sky2->debugfs);
  3133. sky2->debugfs = NULL;
  3134. }
  3135. if (event != NETDEV_CHANGENAME)
  3136. break;
  3137. /* fallthrough for changename */
  3138. case NETDEV_UP:
  3139. if (sky2_debug) {
  3140. struct dentry *d;
  3141. d = debugfs_create_file(dev->name, S_IRUGO,
  3142. sky2_debug, dev,
  3143. &sky2_debug_fops);
  3144. if (d == NULL || IS_ERR(d))
  3145. printk(KERN_INFO PFX
  3146. "%s: debugfs create failed\n",
  3147. dev->name);
  3148. else
  3149. sky2->debugfs = d;
  3150. }
  3151. break;
  3152. }
  3153. }
  3154. return NOTIFY_DONE;
  3155. }
  3156. static struct notifier_block sky2_notifier = {
  3157. .notifier_call = sky2_device_event,
  3158. };
  3159. static __init void sky2_debug_init(void)
  3160. {
  3161. struct dentry *ent;
  3162. ent = debugfs_create_dir("sky2", NULL);
  3163. if (!ent || IS_ERR(ent))
  3164. return;
  3165. sky2_debug = ent;
  3166. register_netdevice_notifier(&sky2_notifier);
  3167. }
  3168. static __exit void sky2_debug_cleanup(void)
  3169. {
  3170. if (sky2_debug) {
  3171. unregister_netdevice_notifier(&sky2_notifier);
  3172. debugfs_remove(sky2_debug);
  3173. sky2_debug = NULL;
  3174. }
  3175. }
  3176. #else
  3177. #define sky2_debug_init()
  3178. #define sky2_debug_cleanup()
  3179. #endif
  3180. /* Initialize network device */
  3181. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3182. unsigned port,
  3183. int highmem, int wol)
  3184. {
  3185. struct sky2_port *sky2;
  3186. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3187. if (!dev) {
  3188. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3189. return NULL;
  3190. }
  3191. SET_MODULE_OWNER(dev);
  3192. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3193. dev->irq = hw->pdev->irq;
  3194. dev->open = sky2_up;
  3195. dev->stop = sky2_down;
  3196. dev->do_ioctl = sky2_ioctl;
  3197. dev->hard_start_xmit = sky2_xmit_frame;
  3198. dev->get_stats = sky2_get_stats;
  3199. dev->set_multicast_list = sky2_set_multicast;
  3200. dev->set_mac_address = sky2_set_mac_address;
  3201. dev->change_mtu = sky2_change_mtu;
  3202. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3203. dev->tx_timeout = sky2_tx_timeout;
  3204. dev->watchdog_timeo = TX_WATCHDOG;
  3205. if (port == 0)
  3206. dev->poll = sky2_poll;
  3207. dev->weight = NAPI_WEIGHT;
  3208. #ifdef CONFIG_NET_POLL_CONTROLLER
  3209. /* Network console (only works on port 0)
  3210. * because netpoll makes assumptions about NAPI
  3211. */
  3212. if (port == 0)
  3213. dev->poll_controller = sky2_netpoll;
  3214. #endif
  3215. sky2 = netdev_priv(dev);
  3216. sky2->netdev = dev;
  3217. sky2->hw = hw;
  3218. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3219. /* Auto speed and flow control */
  3220. sky2->autoneg = AUTONEG_ENABLE;
  3221. sky2->flow_mode = FC_BOTH;
  3222. sky2->duplex = -1;
  3223. sky2->speed = -1;
  3224. sky2->advertising = sky2_supported_modes(hw);
  3225. sky2->rx_csum = 1;
  3226. sky2->wol = wol;
  3227. spin_lock_init(&sky2->phy_lock);
  3228. sky2->tx_pending = TX_DEF_PENDING;
  3229. sky2->rx_pending = RX_DEF_PENDING;
  3230. hw->dev[port] = dev;
  3231. sky2->port = port;
  3232. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3233. if (highmem)
  3234. dev->features |= NETIF_F_HIGHDMA;
  3235. #ifdef SKY2_VLAN_TAG_USED
  3236. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3237. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3238. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3239. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3240. dev->vlan_rx_register = sky2_vlan_rx_register;
  3241. }
  3242. #endif
  3243. /* read the mac address */
  3244. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3245. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3246. return dev;
  3247. }
  3248. static void __devinit sky2_show_addr(struct net_device *dev)
  3249. {
  3250. const struct sky2_port *sky2 = netdev_priv(dev);
  3251. if (netif_msg_probe(sky2))
  3252. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3253. dev->name,
  3254. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3255. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3256. }
  3257. /* Handle software interrupt used during MSI test */
  3258. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3259. {
  3260. struct sky2_hw *hw = dev_id;
  3261. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3262. if (status == 0)
  3263. return IRQ_NONE;
  3264. if (status & Y2_IS_IRQ_SW) {
  3265. hw->flags |= SKY2_HW_USE_MSI;
  3266. wake_up(&hw->msi_wait);
  3267. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3268. }
  3269. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3270. return IRQ_HANDLED;
  3271. }
  3272. /* Test interrupt path by forcing a a software IRQ */
  3273. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3274. {
  3275. struct pci_dev *pdev = hw->pdev;
  3276. int err;
  3277. init_waitqueue_head (&hw->msi_wait);
  3278. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3279. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3280. if (err) {
  3281. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3282. return err;
  3283. }
  3284. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3285. sky2_read8(hw, B0_CTST);
  3286. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3287. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3288. /* MSI test failed, go back to INTx mode */
  3289. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3290. "switching to INTx mode.\n");
  3291. err = -EOPNOTSUPP;
  3292. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3293. }
  3294. sky2_write32(hw, B0_IMSK, 0);
  3295. sky2_read32(hw, B0_IMSK);
  3296. free_irq(pdev->irq, hw);
  3297. return err;
  3298. }
  3299. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3300. {
  3301. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3302. u16 value;
  3303. if (!pm)
  3304. return 0;
  3305. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3306. return 0;
  3307. return value & PCI_PM_CTRL_PME_ENABLE;
  3308. }
  3309. static int __devinit sky2_probe(struct pci_dev *pdev,
  3310. const struct pci_device_id *ent)
  3311. {
  3312. struct net_device *dev;
  3313. struct sky2_hw *hw;
  3314. int err, using_dac = 0, wol_default;
  3315. err = pci_enable_device(pdev);
  3316. if (err) {
  3317. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3318. goto err_out;
  3319. }
  3320. err = pci_request_regions(pdev, DRV_NAME);
  3321. if (err) {
  3322. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3323. goto err_out_disable;
  3324. }
  3325. pci_set_master(pdev);
  3326. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3327. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3328. using_dac = 1;
  3329. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3330. if (err < 0) {
  3331. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3332. "for consistent allocations\n");
  3333. goto err_out_free_regions;
  3334. }
  3335. } else {
  3336. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3337. if (err) {
  3338. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3339. goto err_out_free_regions;
  3340. }
  3341. }
  3342. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3343. err = -ENOMEM;
  3344. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3345. if (!hw) {
  3346. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3347. goto err_out_free_regions;
  3348. }
  3349. hw->pdev = pdev;
  3350. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3351. if (!hw->regs) {
  3352. dev_err(&pdev->dev, "cannot map device registers\n");
  3353. goto err_out_free_hw;
  3354. }
  3355. #ifdef __BIG_ENDIAN
  3356. /* The sk98lin vendor driver uses hardware byte swapping but
  3357. * this driver uses software swapping.
  3358. */
  3359. {
  3360. u32 reg;
  3361. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3362. reg &= ~PCI_REV_DESC;
  3363. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3364. }
  3365. #endif
  3366. /* ring for status responses */
  3367. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  3368. &hw->st_dma);
  3369. if (!hw->st_le)
  3370. goto err_out_iounmap;
  3371. err = sky2_init(hw);
  3372. if (err)
  3373. goto err_out_iounmap;
  3374. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3375. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3376. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3377. hw->chip_id, hw->chip_rev);
  3378. sky2_reset(hw);
  3379. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3380. if (!dev) {
  3381. err = -ENOMEM;
  3382. goto err_out_free_pci;
  3383. }
  3384. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3385. err = sky2_test_msi(hw);
  3386. if (err == -EOPNOTSUPP)
  3387. pci_disable_msi(pdev);
  3388. else if (err)
  3389. goto err_out_free_netdev;
  3390. }
  3391. err = register_netdev(dev);
  3392. if (err) {
  3393. dev_err(&pdev->dev, "cannot register net device\n");
  3394. goto err_out_free_netdev;
  3395. }
  3396. err = request_irq(pdev->irq, sky2_intr,
  3397. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3398. dev->name, hw);
  3399. if (err) {
  3400. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3401. goto err_out_unregister;
  3402. }
  3403. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3404. sky2_show_addr(dev);
  3405. if (hw->ports > 1) {
  3406. struct net_device *dev1;
  3407. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3408. if (!dev1)
  3409. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3410. else if ((err = register_netdev(dev1))) {
  3411. dev_warn(&pdev->dev,
  3412. "register of second port failed (%d)\n", err);
  3413. hw->dev[1] = NULL;
  3414. free_netdev(dev1);
  3415. } else
  3416. sky2_show_addr(dev1);
  3417. }
  3418. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3419. INIT_WORK(&hw->restart_work, sky2_restart);
  3420. pci_set_drvdata(pdev, hw);
  3421. return 0;
  3422. err_out_unregister:
  3423. if (hw->flags & SKY2_HW_USE_MSI)
  3424. pci_disable_msi(pdev);
  3425. unregister_netdev(dev);
  3426. err_out_free_netdev:
  3427. free_netdev(dev);
  3428. err_out_free_pci:
  3429. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3430. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3431. err_out_iounmap:
  3432. iounmap(hw->regs);
  3433. err_out_free_hw:
  3434. kfree(hw);
  3435. err_out_free_regions:
  3436. pci_release_regions(pdev);
  3437. err_out_disable:
  3438. pci_disable_device(pdev);
  3439. err_out:
  3440. pci_set_drvdata(pdev, NULL);
  3441. return err;
  3442. }
  3443. static void __devexit sky2_remove(struct pci_dev *pdev)
  3444. {
  3445. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3446. struct net_device *dev0, *dev1;
  3447. if (!hw)
  3448. return;
  3449. del_timer_sync(&hw->watchdog_timer);
  3450. flush_scheduled_work();
  3451. sky2_write32(hw, B0_IMSK, 0);
  3452. synchronize_irq(hw->pdev->irq);
  3453. dev0 = hw->dev[0];
  3454. dev1 = hw->dev[1];
  3455. if (dev1)
  3456. unregister_netdev(dev1);
  3457. unregister_netdev(dev0);
  3458. sky2_power_aux(hw);
  3459. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3460. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3461. sky2_read8(hw, B0_CTST);
  3462. free_irq(pdev->irq, hw);
  3463. if (hw->flags & SKY2_HW_USE_MSI)
  3464. pci_disable_msi(pdev);
  3465. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3466. pci_release_regions(pdev);
  3467. pci_disable_device(pdev);
  3468. if (dev1)
  3469. free_netdev(dev1);
  3470. free_netdev(dev0);
  3471. iounmap(hw->regs);
  3472. kfree(hw);
  3473. pci_set_drvdata(pdev, NULL);
  3474. }
  3475. #ifdef CONFIG_PM
  3476. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3477. {
  3478. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3479. int i, wol = 0;
  3480. if (!hw)
  3481. return 0;
  3482. netif_poll_disable(hw->dev[0]);
  3483. for (i = 0; i < hw->ports; i++) {
  3484. struct net_device *dev = hw->dev[i];
  3485. struct sky2_port *sky2 = netdev_priv(dev);
  3486. if (netif_running(dev))
  3487. sky2_down(dev);
  3488. if (sky2->wol)
  3489. sky2_wol_init(sky2);
  3490. wol |= sky2->wol;
  3491. }
  3492. sky2_write32(hw, B0_IMSK, 0);
  3493. sky2_power_aux(hw);
  3494. pci_save_state(pdev);
  3495. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3496. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3497. return 0;
  3498. }
  3499. static int sky2_resume(struct pci_dev *pdev)
  3500. {
  3501. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3502. int i, err;
  3503. if (!hw)
  3504. return 0;
  3505. err = pci_set_power_state(pdev, PCI_D0);
  3506. if (err)
  3507. goto out;
  3508. err = pci_restore_state(pdev);
  3509. if (err)
  3510. goto out;
  3511. pci_enable_wake(pdev, PCI_D0, 0);
  3512. /* Re-enable all clocks */
  3513. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3514. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3515. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3516. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3517. sky2_reset(hw);
  3518. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3519. for (i = 0; i < hw->ports; i++) {
  3520. struct net_device *dev = hw->dev[i];
  3521. if (netif_running(dev)) {
  3522. err = sky2_up(dev);
  3523. if (err) {
  3524. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3525. dev->name, err);
  3526. dev_close(dev);
  3527. goto out;
  3528. }
  3529. sky2_set_multicast(dev);
  3530. }
  3531. }
  3532. netif_poll_enable(hw->dev[0]);
  3533. return 0;
  3534. out:
  3535. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3536. pci_disable_device(pdev);
  3537. return err;
  3538. }
  3539. #endif
  3540. static void sky2_shutdown(struct pci_dev *pdev)
  3541. {
  3542. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3543. int i, wol = 0;
  3544. if (!hw)
  3545. return;
  3546. netif_poll_disable(hw->dev[0]);
  3547. for (i = 0; i < hw->ports; i++) {
  3548. struct net_device *dev = hw->dev[i];
  3549. struct sky2_port *sky2 = netdev_priv(dev);
  3550. if (sky2->wol) {
  3551. wol = 1;
  3552. sky2_wol_init(sky2);
  3553. }
  3554. }
  3555. if (wol)
  3556. sky2_power_aux(hw);
  3557. pci_enable_wake(pdev, PCI_D3hot, wol);
  3558. pci_enable_wake(pdev, PCI_D3cold, wol);
  3559. pci_disable_device(pdev);
  3560. pci_set_power_state(pdev, PCI_D3hot);
  3561. }
  3562. static struct pci_driver sky2_driver = {
  3563. .name = DRV_NAME,
  3564. .id_table = sky2_id_table,
  3565. .probe = sky2_probe,
  3566. .remove = __devexit_p(sky2_remove),
  3567. #ifdef CONFIG_PM
  3568. .suspend = sky2_suspend,
  3569. .resume = sky2_resume,
  3570. #endif
  3571. .shutdown = sky2_shutdown,
  3572. };
  3573. static int __init sky2_init_module(void)
  3574. {
  3575. sky2_debug_init();
  3576. return pci_register_driver(&sky2_driver);
  3577. }
  3578. static void __exit sky2_cleanup_module(void)
  3579. {
  3580. pci_unregister_driver(&sky2_driver);
  3581. sky2_debug_cleanup();
  3582. }
  3583. module_init(sky2_init_module);
  3584. module_exit(sky2_cleanup_module);
  3585. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3586. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3587. MODULE_LICENSE("GPL");
  3588. MODULE_VERSION(DRV_VERSION);