ioc3-eth.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Driver for SGI's IOC3 based Ethernet cards as found in the PCI card.
  7. *
  8. * Copyright (C) 1999, 2000, 2001, 2003 Ralf Baechle
  9. * Copyright (C) 1995, 1999, 2000, 2001 by Silicon Graphics, Inc.
  10. *
  11. * References:
  12. * o IOC3 ASIC specification 4.51, 1996-04-18
  13. * o IEEE 802.3 specification, 2000 edition
  14. * o DP38840A Specification, National Semiconductor, March 1997
  15. *
  16. * To do:
  17. *
  18. * o Handle allocation failures in ioc3_alloc_skb() more gracefully.
  19. * o Handle allocation failures in ioc3_init_rings().
  20. * o Use prefetching for large packets. What is a good lower limit for
  21. * prefetching?
  22. * o We're probably allocating a bit too much memory.
  23. * o Use hardware checksums.
  24. * o Convert to using a IOC3 meta driver.
  25. * o Which PHYs might possibly be attached to the IOC3 in real live,
  26. * which workarounds are required for them? Do we ever have Lucent's?
  27. * o For the 2.5 branch kill the mii-tool ioctls.
  28. */
  29. #define IOC3_NAME "ioc3-eth"
  30. #define IOC3_VERSION "2.6.3-4"
  31. #include <linux/init.h>
  32. #include <linux/delay.h>
  33. #include <linux/kernel.h>
  34. #include <linux/mm.h>
  35. #include <linux/errno.h>
  36. #include <linux/module.h>
  37. #include <linux/pci.h>
  38. #include <linux/crc32.h>
  39. #include <linux/mii.h>
  40. #include <linux/in.h>
  41. #include <linux/ip.h>
  42. #include <linux/tcp.h>
  43. #include <linux/udp.h>
  44. #include <linux/dma-mapping.h>
  45. #ifdef CONFIG_SERIAL_8250
  46. #include <linux/serial_core.h>
  47. #include <linux/serial_8250.h>
  48. #include <linux/serial_reg.h>
  49. #endif
  50. #include <linux/netdevice.h>
  51. #include <linux/etherdevice.h>
  52. #include <linux/ethtool.h>
  53. #include <linux/skbuff.h>
  54. #include <net/ip.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/io.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/uaccess.h>
  59. #include <asm/sn/types.h>
  60. #include <asm/sn/sn0/addrs.h>
  61. #include <asm/sn/sn0/hubni.h>
  62. #include <asm/sn/sn0/hubio.h>
  63. #include <asm/sn/klconfig.h>
  64. #include <asm/sn/ioc3.h>
  65. #include <asm/sn/sn0/ip27.h>
  66. #include <asm/pci/bridge.h>
  67. /*
  68. * 64 RX buffers. This is tunable in the range of 16 <= x < 512. The
  69. * value must be a power of two.
  70. */
  71. #define RX_BUFFS 64
  72. #define ETCSR_FD ((17<<ETCSR_IPGR2_SHIFT) | (11<<ETCSR_IPGR1_SHIFT) | 21)
  73. #define ETCSR_HD ((21<<ETCSR_IPGR2_SHIFT) | (21<<ETCSR_IPGR1_SHIFT) | 21)
  74. /* Private per NIC data of the driver. */
  75. struct ioc3_private {
  76. struct ioc3 *regs;
  77. unsigned long *rxr; /* pointer to receiver ring */
  78. struct ioc3_etxd *txr;
  79. struct sk_buff *rx_skbs[512];
  80. struct sk_buff *tx_skbs[128];
  81. struct net_device_stats stats;
  82. int rx_ci; /* RX consumer index */
  83. int rx_pi; /* RX producer index */
  84. int tx_ci; /* TX consumer index */
  85. int tx_pi; /* TX producer index */
  86. int txqlen;
  87. u32 emcr, ehar_h, ehar_l;
  88. spinlock_t ioc3_lock;
  89. struct mii_if_info mii;
  90. struct pci_dev *pdev;
  91. /* Members used by autonegotiation */
  92. struct timer_list ioc3_timer;
  93. };
  94. static inline struct net_device *priv_netdev(struct ioc3_private *dev)
  95. {
  96. return (void *)dev - ((sizeof(struct net_device) + 31) & ~31);
  97. }
  98. static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  99. static void ioc3_set_multicast_list(struct net_device *dev);
  100. static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev);
  101. static void ioc3_timeout(struct net_device *dev);
  102. static inline unsigned int ioc3_hash(const unsigned char *addr);
  103. static inline void ioc3_stop(struct ioc3_private *ip);
  104. static void ioc3_init(struct net_device *dev);
  105. static const char ioc3_str[] = "IOC3 Ethernet";
  106. static const struct ethtool_ops ioc3_ethtool_ops;
  107. /* We use this to acquire receive skb's that we can DMA directly into. */
  108. #define IOC3_CACHELINE 128UL
  109. static inline unsigned long aligned_rx_skb_addr(unsigned long addr)
  110. {
  111. return (~addr + 1) & (IOC3_CACHELINE - 1UL);
  112. }
  113. static inline struct sk_buff * ioc3_alloc_skb(unsigned long length,
  114. unsigned int gfp_mask)
  115. {
  116. struct sk_buff *skb;
  117. skb = alloc_skb(length + IOC3_CACHELINE - 1, gfp_mask);
  118. if (likely(skb)) {
  119. int offset = aligned_rx_skb_addr((unsigned long) skb->data);
  120. if (offset)
  121. skb_reserve(skb, offset);
  122. }
  123. return skb;
  124. }
  125. static inline unsigned long ioc3_map(void *ptr, unsigned long vdev)
  126. {
  127. #ifdef CONFIG_SGI_IP27
  128. vdev <<= 57; /* Shift to PCI64_ATTR_VIRTUAL */
  129. return vdev | (0xaUL << PCI64_ATTR_TARG_SHFT) | PCI64_ATTR_PREF |
  130. ((unsigned long)ptr & TO_PHYS_MASK);
  131. #else
  132. return virt_to_bus(ptr);
  133. #endif
  134. }
  135. /* BEWARE: The IOC3 documentation documents the size of rx buffers as
  136. 1644 while it's actually 1664. This one was nasty to track down ... */
  137. #define RX_OFFSET 10
  138. #define RX_BUF_ALLOC_SIZE (1664 + RX_OFFSET + IOC3_CACHELINE)
  139. /* DMA barrier to separate cached and uncached accesses. */
  140. #define BARRIER() \
  141. __asm__("sync" ::: "memory")
  142. #define IOC3_SIZE 0x100000
  143. /*
  144. * IOC3 is a big endian device
  145. *
  146. * Unorthodox but makes the users of these macros more readable - the pointer
  147. * to the IOC3's memory mapped registers is expected as struct ioc3 * ioc3
  148. * in the environment.
  149. */
  150. #define ioc3_r_mcr() be32_to_cpu(ioc3->mcr)
  151. #define ioc3_w_mcr(v) do { ioc3->mcr = cpu_to_be32(v); } while (0)
  152. #define ioc3_w_gpcr_s(v) do { ioc3->gpcr_s = cpu_to_be32(v); } while (0)
  153. #define ioc3_r_emcr() be32_to_cpu(ioc3->emcr)
  154. #define ioc3_w_emcr(v) do { ioc3->emcr = cpu_to_be32(v); } while (0)
  155. #define ioc3_r_eisr() be32_to_cpu(ioc3->eisr)
  156. #define ioc3_w_eisr(v) do { ioc3->eisr = cpu_to_be32(v); } while (0)
  157. #define ioc3_r_eier() be32_to_cpu(ioc3->eier)
  158. #define ioc3_w_eier(v) do { ioc3->eier = cpu_to_be32(v); } while (0)
  159. #define ioc3_r_ercsr() be32_to_cpu(ioc3->ercsr)
  160. #define ioc3_w_ercsr(v) do { ioc3->ercsr = cpu_to_be32(v); } while (0)
  161. #define ioc3_r_erbr_h() be32_to_cpu(ioc3->erbr_h)
  162. #define ioc3_w_erbr_h(v) do { ioc3->erbr_h = cpu_to_be32(v); } while (0)
  163. #define ioc3_r_erbr_l() be32_to_cpu(ioc3->erbr_l)
  164. #define ioc3_w_erbr_l(v) do { ioc3->erbr_l = cpu_to_be32(v); } while (0)
  165. #define ioc3_r_erbar() be32_to_cpu(ioc3->erbar)
  166. #define ioc3_w_erbar(v) do { ioc3->erbar = cpu_to_be32(v); } while (0)
  167. #define ioc3_r_ercir() be32_to_cpu(ioc3->ercir)
  168. #define ioc3_w_ercir(v) do { ioc3->ercir = cpu_to_be32(v); } while (0)
  169. #define ioc3_r_erpir() be32_to_cpu(ioc3->erpir)
  170. #define ioc3_w_erpir(v) do { ioc3->erpir = cpu_to_be32(v); } while (0)
  171. #define ioc3_r_ertr() be32_to_cpu(ioc3->ertr)
  172. #define ioc3_w_ertr(v) do { ioc3->ertr = cpu_to_be32(v); } while (0)
  173. #define ioc3_r_etcsr() be32_to_cpu(ioc3->etcsr)
  174. #define ioc3_w_etcsr(v) do { ioc3->etcsr = cpu_to_be32(v); } while (0)
  175. #define ioc3_r_ersr() be32_to_cpu(ioc3->ersr)
  176. #define ioc3_w_ersr(v) do { ioc3->ersr = cpu_to_be32(v); } while (0)
  177. #define ioc3_r_etcdc() be32_to_cpu(ioc3->etcdc)
  178. #define ioc3_w_etcdc(v) do { ioc3->etcdc = cpu_to_be32(v); } while (0)
  179. #define ioc3_r_ebir() be32_to_cpu(ioc3->ebir)
  180. #define ioc3_w_ebir(v) do { ioc3->ebir = cpu_to_be32(v); } while (0)
  181. #define ioc3_r_etbr_h() be32_to_cpu(ioc3->etbr_h)
  182. #define ioc3_w_etbr_h(v) do { ioc3->etbr_h = cpu_to_be32(v); } while (0)
  183. #define ioc3_r_etbr_l() be32_to_cpu(ioc3->etbr_l)
  184. #define ioc3_w_etbr_l(v) do { ioc3->etbr_l = cpu_to_be32(v); } while (0)
  185. #define ioc3_r_etcir() be32_to_cpu(ioc3->etcir)
  186. #define ioc3_w_etcir(v) do { ioc3->etcir = cpu_to_be32(v); } while (0)
  187. #define ioc3_r_etpir() be32_to_cpu(ioc3->etpir)
  188. #define ioc3_w_etpir(v) do { ioc3->etpir = cpu_to_be32(v); } while (0)
  189. #define ioc3_r_emar_h() be32_to_cpu(ioc3->emar_h)
  190. #define ioc3_w_emar_h(v) do { ioc3->emar_h = cpu_to_be32(v); } while (0)
  191. #define ioc3_r_emar_l() be32_to_cpu(ioc3->emar_l)
  192. #define ioc3_w_emar_l(v) do { ioc3->emar_l = cpu_to_be32(v); } while (0)
  193. #define ioc3_r_ehar_h() be32_to_cpu(ioc3->ehar_h)
  194. #define ioc3_w_ehar_h(v) do { ioc3->ehar_h = cpu_to_be32(v); } while (0)
  195. #define ioc3_r_ehar_l() be32_to_cpu(ioc3->ehar_l)
  196. #define ioc3_w_ehar_l(v) do { ioc3->ehar_l = cpu_to_be32(v); } while (0)
  197. #define ioc3_r_micr() be32_to_cpu(ioc3->micr)
  198. #define ioc3_w_micr(v) do { ioc3->micr = cpu_to_be32(v); } while (0)
  199. #define ioc3_r_midr_r() be32_to_cpu(ioc3->midr_r)
  200. #define ioc3_w_midr_r(v) do { ioc3->midr_r = cpu_to_be32(v); } while (0)
  201. #define ioc3_r_midr_w() be32_to_cpu(ioc3->midr_w)
  202. #define ioc3_w_midr_w(v) do { ioc3->midr_w = cpu_to_be32(v); } while (0)
  203. static inline u32 mcr_pack(u32 pulse, u32 sample)
  204. {
  205. return (pulse << 10) | (sample << 2);
  206. }
  207. static int nic_wait(struct ioc3 *ioc3)
  208. {
  209. u32 mcr;
  210. do {
  211. mcr = ioc3_r_mcr();
  212. } while (!(mcr & 2));
  213. return mcr & 1;
  214. }
  215. static int nic_reset(struct ioc3 *ioc3)
  216. {
  217. int presence;
  218. ioc3_w_mcr(mcr_pack(500, 65));
  219. presence = nic_wait(ioc3);
  220. ioc3_w_mcr(mcr_pack(0, 500));
  221. nic_wait(ioc3);
  222. return presence;
  223. }
  224. static inline int nic_read_bit(struct ioc3 *ioc3)
  225. {
  226. int result;
  227. ioc3_w_mcr(mcr_pack(6, 13));
  228. result = nic_wait(ioc3);
  229. ioc3_w_mcr(mcr_pack(0, 100));
  230. nic_wait(ioc3);
  231. return result;
  232. }
  233. static inline void nic_write_bit(struct ioc3 *ioc3, int bit)
  234. {
  235. if (bit)
  236. ioc3_w_mcr(mcr_pack(6, 110));
  237. else
  238. ioc3_w_mcr(mcr_pack(80, 30));
  239. nic_wait(ioc3);
  240. }
  241. /*
  242. * Read a byte from an iButton device
  243. */
  244. static u32 nic_read_byte(struct ioc3 *ioc3)
  245. {
  246. u32 result = 0;
  247. int i;
  248. for (i = 0; i < 8; i++)
  249. result = (result >> 1) | (nic_read_bit(ioc3) << 7);
  250. return result;
  251. }
  252. /*
  253. * Write a byte to an iButton device
  254. */
  255. static void nic_write_byte(struct ioc3 *ioc3, int byte)
  256. {
  257. int i, bit;
  258. for (i = 8; i; i--) {
  259. bit = byte & 1;
  260. byte >>= 1;
  261. nic_write_bit(ioc3, bit);
  262. }
  263. }
  264. static u64 nic_find(struct ioc3 *ioc3, int *last)
  265. {
  266. int a, b, index, disc;
  267. u64 address = 0;
  268. nic_reset(ioc3);
  269. /* Search ROM. */
  270. nic_write_byte(ioc3, 0xf0);
  271. /* Algorithm from ``Book of iButton Standards''. */
  272. for (index = 0, disc = 0; index < 64; index++) {
  273. a = nic_read_bit(ioc3);
  274. b = nic_read_bit(ioc3);
  275. if (a && b) {
  276. printk("NIC search failed (not fatal).\n");
  277. *last = 0;
  278. return 0;
  279. }
  280. if (!a && !b) {
  281. if (index == *last) {
  282. address |= 1UL << index;
  283. } else if (index > *last) {
  284. address &= ~(1UL << index);
  285. disc = index;
  286. } else if ((address & (1UL << index)) == 0)
  287. disc = index;
  288. nic_write_bit(ioc3, address & (1UL << index));
  289. continue;
  290. } else {
  291. if (a)
  292. address |= 1UL << index;
  293. else
  294. address &= ~(1UL << index);
  295. nic_write_bit(ioc3, a);
  296. continue;
  297. }
  298. }
  299. *last = disc;
  300. return address;
  301. }
  302. static int nic_init(struct ioc3 *ioc3)
  303. {
  304. const char *unknown = "unknown";
  305. const char *type = unknown;
  306. u8 crc;
  307. u8 serial[6];
  308. int save = 0, i;
  309. while (1) {
  310. u64 reg;
  311. reg = nic_find(ioc3, &save);
  312. switch (reg & 0xff) {
  313. case 0x91:
  314. type = "DS1981U";
  315. break;
  316. default:
  317. if (save == 0) {
  318. /* Let the caller try again. */
  319. return -1;
  320. }
  321. continue;
  322. }
  323. nic_reset(ioc3);
  324. /* Match ROM. */
  325. nic_write_byte(ioc3, 0x55);
  326. for (i = 0; i < 8; i++)
  327. nic_write_byte(ioc3, (reg >> (i << 3)) & 0xff);
  328. reg >>= 8; /* Shift out type. */
  329. for (i = 0; i < 6; i++) {
  330. serial[i] = reg & 0xff;
  331. reg >>= 8;
  332. }
  333. crc = reg & 0xff;
  334. break;
  335. }
  336. printk("Found %s NIC", type);
  337. if (type != unknown) {
  338. printk (" registration number %02x:%02x:%02x:%02x:%02x:%02x,"
  339. " CRC %02x", serial[0], serial[1], serial[2],
  340. serial[3], serial[4], serial[5], crc);
  341. }
  342. printk(".\n");
  343. return 0;
  344. }
  345. /*
  346. * Read the NIC (Number-In-a-Can) device used to store the MAC address on
  347. * SN0 / SN00 nodeboards and PCI cards.
  348. */
  349. static void ioc3_get_eaddr_nic(struct ioc3_private *ip)
  350. {
  351. struct ioc3 *ioc3 = ip->regs;
  352. u8 nic[14];
  353. int tries = 2; /* There may be some problem with the battery? */
  354. int i;
  355. ioc3_w_gpcr_s(1 << 21);
  356. while (tries--) {
  357. if (!nic_init(ioc3))
  358. break;
  359. udelay(500);
  360. }
  361. if (tries < 0) {
  362. printk("Failed to read MAC address\n");
  363. return;
  364. }
  365. /* Read Memory. */
  366. nic_write_byte(ioc3, 0xf0);
  367. nic_write_byte(ioc3, 0x00);
  368. nic_write_byte(ioc3, 0x00);
  369. for (i = 13; i >= 0; i--)
  370. nic[i] = nic_read_byte(ioc3);
  371. for (i = 2; i < 8; i++)
  372. priv_netdev(ip)->dev_addr[i - 2] = nic[i];
  373. }
  374. /*
  375. * Ok, this is hosed by design. It's necessary to know what machine the
  376. * NIC is in in order to know how to read the NIC address. We also have
  377. * to know if it's a PCI card or a NIC in on the node board ...
  378. */
  379. static void ioc3_get_eaddr(struct ioc3_private *ip)
  380. {
  381. int i;
  382. ioc3_get_eaddr_nic(ip);
  383. printk("Ethernet address is ");
  384. for (i = 0; i < 6; i++) {
  385. printk("%02x", priv_netdev(ip)->dev_addr[i]);
  386. if (i < 5)
  387. printk(":");
  388. }
  389. printk(".\n");
  390. }
  391. static void __ioc3_set_mac_address(struct net_device *dev)
  392. {
  393. struct ioc3_private *ip = netdev_priv(dev);
  394. struct ioc3 *ioc3 = ip->regs;
  395. ioc3_w_emar_h((dev->dev_addr[5] << 8) | dev->dev_addr[4]);
  396. ioc3_w_emar_l((dev->dev_addr[3] << 24) | (dev->dev_addr[2] << 16) |
  397. (dev->dev_addr[1] << 8) | dev->dev_addr[0]);
  398. }
  399. static int ioc3_set_mac_address(struct net_device *dev, void *addr)
  400. {
  401. struct ioc3_private *ip = netdev_priv(dev);
  402. struct sockaddr *sa = addr;
  403. memcpy(dev->dev_addr, sa->sa_data, dev->addr_len);
  404. spin_lock_irq(&ip->ioc3_lock);
  405. __ioc3_set_mac_address(dev);
  406. spin_unlock_irq(&ip->ioc3_lock);
  407. return 0;
  408. }
  409. /*
  410. * Caller must hold the ioc3_lock ever for MII readers. This is also
  411. * used to protect the transmitter side but it's low contention.
  412. */
  413. static int ioc3_mdio_read(struct net_device *dev, int phy, int reg)
  414. {
  415. struct ioc3_private *ip = netdev_priv(dev);
  416. struct ioc3 *ioc3 = ip->regs;
  417. while (ioc3_r_micr() & MICR_BUSY);
  418. ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg | MICR_READTRIG);
  419. while (ioc3_r_micr() & MICR_BUSY);
  420. return ioc3_r_midr_r() & MIDR_DATA_MASK;
  421. }
  422. static void ioc3_mdio_write(struct net_device *dev, int phy, int reg, int data)
  423. {
  424. struct ioc3_private *ip = netdev_priv(dev);
  425. struct ioc3 *ioc3 = ip->regs;
  426. while (ioc3_r_micr() & MICR_BUSY);
  427. ioc3_w_midr_w(data);
  428. ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg);
  429. while (ioc3_r_micr() & MICR_BUSY);
  430. }
  431. static int ioc3_mii_init(struct ioc3_private *ip);
  432. static struct net_device_stats *ioc3_get_stats(struct net_device *dev)
  433. {
  434. struct ioc3_private *ip = netdev_priv(dev);
  435. struct ioc3 *ioc3 = ip->regs;
  436. ip->stats.collisions += (ioc3_r_etcdc() & ETCDC_COLLCNT_MASK);
  437. return &ip->stats;
  438. }
  439. #ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
  440. static void ioc3_tcpudp_checksum(struct sk_buff *skb, uint32_t hwsum, int len)
  441. {
  442. struct ethhdr *eh = eth_hdr(skb);
  443. uint32_t csum, ehsum;
  444. unsigned int proto;
  445. struct iphdr *ih;
  446. uint16_t *ew;
  447. unsigned char *cp;
  448. /*
  449. * Did hardware handle the checksum at all? The cases we can handle
  450. * are:
  451. *
  452. * - TCP and UDP checksums of IPv4 only.
  453. * - IPv6 would be doable but we keep that for later ...
  454. * - Only unfragmented packets. Did somebody already tell you
  455. * fragmentation is evil?
  456. * - don't care about packet size. Worst case when processing a
  457. * malformed packet we'll try to access the packet at ip header +
  458. * 64 bytes which is still inside the skb. Even in the unlikely
  459. * case where the checksum is right the higher layers will still
  460. * drop the packet as appropriate.
  461. */
  462. if (eh->h_proto != ntohs(ETH_P_IP))
  463. return;
  464. ih = (struct iphdr *) ((char *)eh + ETH_HLEN);
  465. if (ih->frag_off & htons(IP_MF | IP_OFFSET))
  466. return;
  467. proto = ih->protocol;
  468. if (proto != IPPROTO_TCP && proto != IPPROTO_UDP)
  469. return;
  470. /* Same as tx - compute csum of pseudo header */
  471. csum = hwsum +
  472. (ih->tot_len - (ih->ihl << 2)) +
  473. htons((uint16_t)ih->protocol) +
  474. (ih->saddr >> 16) + (ih->saddr & 0xffff) +
  475. (ih->daddr >> 16) + (ih->daddr & 0xffff);
  476. /* Sum up ethernet dest addr, src addr and protocol */
  477. ew = (uint16_t *) eh;
  478. ehsum = ew[0] + ew[1] + ew[2] + ew[3] + ew[4] + ew[5] + ew[6];
  479. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  480. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  481. csum += 0xffff ^ ehsum;
  482. /* In the next step we also subtract the 1's complement
  483. checksum of the trailing ethernet CRC. */
  484. cp = (char *)eh + len; /* points at trailing CRC */
  485. if (len & 1) {
  486. csum += 0xffff ^ (uint16_t) ((cp[1] << 8) | cp[0]);
  487. csum += 0xffff ^ (uint16_t) ((cp[3] << 8) | cp[2]);
  488. } else {
  489. csum += 0xffff ^ (uint16_t) ((cp[0] << 8) | cp[1]);
  490. csum += 0xffff ^ (uint16_t) ((cp[2] << 8) | cp[3]);
  491. }
  492. csum = (csum & 0xffff) + (csum >> 16);
  493. csum = (csum & 0xffff) + (csum >> 16);
  494. if (csum == 0xffff)
  495. skb->ip_summed = CHECKSUM_UNNECESSARY;
  496. }
  497. #endif /* CONFIG_SGI_IOC3_ETH_HW_RX_CSUM */
  498. static inline void ioc3_rx(struct ioc3_private *ip)
  499. {
  500. struct sk_buff *skb, *new_skb;
  501. struct ioc3 *ioc3 = ip->regs;
  502. int rx_entry, n_entry, len;
  503. struct ioc3_erxbuf *rxb;
  504. unsigned long *rxr;
  505. u32 w0, err;
  506. rxr = (unsigned long *) ip->rxr; /* Ring base */
  507. rx_entry = ip->rx_ci; /* RX consume index */
  508. n_entry = ip->rx_pi;
  509. skb = ip->rx_skbs[rx_entry];
  510. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  511. w0 = be32_to_cpu(rxb->w0);
  512. while (w0 & ERXBUF_V) {
  513. err = be32_to_cpu(rxb->err); /* It's valid ... */
  514. if (err & ERXBUF_GOODPKT) {
  515. len = ((w0 >> ERXBUF_BYTECNT_SHIFT) & 0x7ff) - 4;
  516. skb_trim(skb, len);
  517. skb->protocol = eth_type_trans(skb, priv_netdev(ip));
  518. new_skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  519. if (!new_skb) {
  520. /* Ouch, drop packet and just recycle packet
  521. to keep the ring filled. */
  522. ip->stats.rx_dropped++;
  523. new_skb = skb;
  524. goto next;
  525. }
  526. #ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
  527. ioc3_tcpudp_checksum(skb, w0 & ERXBUF_IPCKSUM_MASK,len);
  528. #endif
  529. netif_rx(skb);
  530. ip->rx_skbs[rx_entry] = NULL; /* Poison */
  531. /* Because we reserve afterwards. */
  532. skb_put(new_skb, (1664 + RX_OFFSET));
  533. rxb = (struct ioc3_erxbuf *) new_skb->data;
  534. skb_reserve(new_skb, RX_OFFSET);
  535. priv_netdev(ip)->last_rx = jiffies;
  536. ip->stats.rx_packets++; /* Statistics */
  537. ip->stats.rx_bytes += len;
  538. } else {
  539. /* The frame is invalid and the skb never
  540. reached the network layer so we can just
  541. recycle it. */
  542. new_skb = skb;
  543. ip->stats.rx_errors++;
  544. }
  545. if (err & ERXBUF_CRCERR) /* Statistics */
  546. ip->stats.rx_crc_errors++;
  547. if (err & ERXBUF_FRAMERR)
  548. ip->stats.rx_frame_errors++;
  549. next:
  550. ip->rx_skbs[n_entry] = new_skb;
  551. rxr[n_entry] = cpu_to_be64(ioc3_map(rxb, 1));
  552. rxb->w0 = 0; /* Clear valid flag */
  553. n_entry = (n_entry + 1) & 511; /* Update erpir */
  554. /* Now go on to the next ring entry. */
  555. rx_entry = (rx_entry + 1) & 511;
  556. skb = ip->rx_skbs[rx_entry];
  557. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  558. w0 = be32_to_cpu(rxb->w0);
  559. }
  560. ioc3_w_erpir((n_entry << 3) | ERPIR_ARM);
  561. ip->rx_pi = n_entry;
  562. ip->rx_ci = rx_entry;
  563. }
  564. static inline void ioc3_tx(struct ioc3_private *ip)
  565. {
  566. unsigned long packets, bytes;
  567. struct ioc3 *ioc3 = ip->regs;
  568. int tx_entry, o_entry;
  569. struct sk_buff *skb;
  570. u32 etcir;
  571. spin_lock(&ip->ioc3_lock);
  572. etcir = ioc3_r_etcir();
  573. tx_entry = (etcir >> 7) & 127;
  574. o_entry = ip->tx_ci;
  575. packets = 0;
  576. bytes = 0;
  577. while (o_entry != tx_entry) {
  578. packets++;
  579. skb = ip->tx_skbs[o_entry];
  580. bytes += skb->len;
  581. dev_kfree_skb_irq(skb);
  582. ip->tx_skbs[o_entry] = NULL;
  583. o_entry = (o_entry + 1) & 127; /* Next */
  584. etcir = ioc3_r_etcir(); /* More pkts sent? */
  585. tx_entry = (etcir >> 7) & 127;
  586. }
  587. ip->stats.tx_packets += packets;
  588. ip->stats.tx_bytes += bytes;
  589. ip->txqlen -= packets;
  590. if (ip->txqlen < 128)
  591. netif_wake_queue(priv_netdev(ip));
  592. ip->tx_ci = o_entry;
  593. spin_unlock(&ip->ioc3_lock);
  594. }
  595. /*
  596. * Deal with fatal IOC3 errors. This condition might be caused by a hard or
  597. * software problems, so we should try to recover
  598. * more gracefully if this ever happens. In theory we might be flooded
  599. * with such error interrupts if something really goes wrong, so we might
  600. * also consider to take the interface down.
  601. */
  602. static void ioc3_error(struct ioc3_private *ip, u32 eisr)
  603. {
  604. struct net_device *dev = priv_netdev(ip);
  605. unsigned char *iface = dev->name;
  606. spin_lock(&ip->ioc3_lock);
  607. if (eisr & EISR_RXOFLO)
  608. printk(KERN_ERR "%s: RX overflow.\n", iface);
  609. if (eisr & EISR_RXBUFOFLO)
  610. printk(KERN_ERR "%s: RX buffer overflow.\n", iface);
  611. if (eisr & EISR_RXMEMERR)
  612. printk(KERN_ERR "%s: RX PCI error.\n", iface);
  613. if (eisr & EISR_RXPARERR)
  614. printk(KERN_ERR "%s: RX SSRAM parity error.\n", iface);
  615. if (eisr & EISR_TXBUFUFLO)
  616. printk(KERN_ERR "%s: TX buffer underflow.\n", iface);
  617. if (eisr & EISR_TXMEMERR)
  618. printk(KERN_ERR "%s: TX PCI error.\n", iface);
  619. ioc3_stop(ip);
  620. ioc3_init(dev);
  621. ioc3_mii_init(ip);
  622. netif_wake_queue(dev);
  623. spin_unlock(&ip->ioc3_lock);
  624. }
  625. /* The interrupt handler does all of the Rx thread work and cleans up
  626. after the Tx thread. */
  627. static irqreturn_t ioc3_interrupt(int irq, void *_dev)
  628. {
  629. struct net_device *dev = (struct net_device *)_dev;
  630. struct ioc3_private *ip = netdev_priv(dev);
  631. struct ioc3 *ioc3 = ip->regs;
  632. const u32 enabled = EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
  633. EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
  634. EISR_TXEXPLICIT | EISR_TXMEMERR;
  635. u32 eisr;
  636. eisr = ioc3_r_eisr() & enabled;
  637. ioc3_w_eisr(eisr);
  638. (void) ioc3_r_eisr(); /* Flush */
  639. if (eisr & (EISR_RXOFLO | EISR_RXBUFOFLO | EISR_RXMEMERR |
  640. EISR_RXPARERR | EISR_TXBUFUFLO | EISR_TXMEMERR))
  641. ioc3_error(ip, eisr);
  642. if (eisr & EISR_RXTIMERINT)
  643. ioc3_rx(ip);
  644. if (eisr & EISR_TXEXPLICIT)
  645. ioc3_tx(ip);
  646. return IRQ_HANDLED;
  647. }
  648. static inline void ioc3_setup_duplex(struct ioc3_private *ip)
  649. {
  650. struct ioc3 *ioc3 = ip->regs;
  651. if (ip->mii.full_duplex) {
  652. ioc3_w_etcsr(ETCSR_FD);
  653. ip->emcr |= EMCR_DUPLEX;
  654. } else {
  655. ioc3_w_etcsr(ETCSR_HD);
  656. ip->emcr &= ~EMCR_DUPLEX;
  657. }
  658. ioc3_w_emcr(ip->emcr);
  659. }
  660. static void ioc3_timer(unsigned long data)
  661. {
  662. struct ioc3_private *ip = (struct ioc3_private *) data;
  663. /* Print the link status if it has changed */
  664. mii_check_media(&ip->mii, 1, 0);
  665. ioc3_setup_duplex(ip);
  666. ip->ioc3_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2s */
  667. add_timer(&ip->ioc3_timer);
  668. }
  669. /*
  670. * Try to find a PHY. There is no apparent relation between the MII addresses
  671. * in the SGI documentation and what we find in reality, so we simply probe
  672. * for the PHY. It seems IOC3 PHYs usually live on address 31. One of my
  673. * onboard IOC3s has the special oddity that probing doesn't seem to find it
  674. * yet the interface seems to work fine, so if probing fails we for now will
  675. * simply default to PHY 31 instead of bailing out.
  676. */
  677. static int ioc3_mii_init(struct ioc3_private *ip)
  678. {
  679. struct net_device *dev = priv_netdev(ip);
  680. int i, found = 0, res = 0;
  681. int ioc3_phy_workaround = 1;
  682. u16 word;
  683. for (i = 0; i < 32; i++) {
  684. word = ioc3_mdio_read(dev, i, MII_PHYSID1);
  685. if (word != 0xffff && word != 0x0000) {
  686. found = 1;
  687. break; /* Found a PHY */
  688. }
  689. }
  690. if (!found) {
  691. if (ioc3_phy_workaround)
  692. i = 31;
  693. else {
  694. ip->mii.phy_id = -1;
  695. res = -ENODEV;
  696. goto out;
  697. }
  698. }
  699. ip->mii.phy_id = i;
  700. out:
  701. return res;
  702. }
  703. static void ioc3_mii_start(struct ioc3_private *ip)
  704. {
  705. ip->ioc3_timer.expires = jiffies + (12 * HZ)/10; /* 1.2 sec. */
  706. ip->ioc3_timer.data = (unsigned long) ip;
  707. ip->ioc3_timer.function = &ioc3_timer;
  708. add_timer(&ip->ioc3_timer);
  709. }
  710. static inline void ioc3_clean_rx_ring(struct ioc3_private *ip)
  711. {
  712. struct sk_buff *skb;
  713. int i;
  714. for (i = ip->rx_ci; i & 15; i++) {
  715. ip->rx_skbs[ip->rx_pi] = ip->rx_skbs[ip->rx_ci];
  716. ip->rxr[ip->rx_pi++] = ip->rxr[ip->rx_ci++];
  717. }
  718. ip->rx_pi &= 511;
  719. ip->rx_ci &= 511;
  720. for (i = ip->rx_ci; i != ip->rx_pi; i = (i+1) & 511) {
  721. struct ioc3_erxbuf *rxb;
  722. skb = ip->rx_skbs[i];
  723. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  724. rxb->w0 = 0;
  725. }
  726. }
  727. static inline void ioc3_clean_tx_ring(struct ioc3_private *ip)
  728. {
  729. struct sk_buff *skb;
  730. int i;
  731. for (i=0; i < 128; i++) {
  732. skb = ip->tx_skbs[i];
  733. if (skb) {
  734. ip->tx_skbs[i] = NULL;
  735. dev_kfree_skb_any(skb);
  736. }
  737. ip->txr[i].cmd = 0;
  738. }
  739. ip->tx_pi = 0;
  740. ip->tx_ci = 0;
  741. }
  742. static void ioc3_free_rings(struct ioc3_private *ip)
  743. {
  744. struct sk_buff *skb;
  745. int rx_entry, n_entry;
  746. if (ip->txr) {
  747. ioc3_clean_tx_ring(ip);
  748. free_pages((unsigned long)ip->txr, 2);
  749. ip->txr = NULL;
  750. }
  751. if (ip->rxr) {
  752. n_entry = ip->rx_ci;
  753. rx_entry = ip->rx_pi;
  754. while (n_entry != rx_entry) {
  755. skb = ip->rx_skbs[n_entry];
  756. if (skb)
  757. dev_kfree_skb_any(skb);
  758. n_entry = (n_entry + 1) & 511;
  759. }
  760. free_page((unsigned long)ip->rxr);
  761. ip->rxr = NULL;
  762. }
  763. }
  764. static void ioc3_alloc_rings(struct net_device *dev)
  765. {
  766. struct ioc3_private *ip = netdev_priv(dev);
  767. struct ioc3_erxbuf *rxb;
  768. unsigned long *rxr;
  769. int i;
  770. if (ip->rxr == NULL) {
  771. /* Allocate and initialize rx ring. 4kb = 512 entries */
  772. ip->rxr = (unsigned long *) get_zeroed_page(GFP_ATOMIC);
  773. rxr = (unsigned long *) ip->rxr;
  774. if (!rxr)
  775. printk("ioc3_alloc_rings(): get_zeroed_page() failed!\n");
  776. /* Now the rx buffers. The RX ring may be larger but
  777. we only allocate 16 buffers for now. Need to tune
  778. this for performance and memory later. */
  779. for (i = 0; i < RX_BUFFS; i++) {
  780. struct sk_buff *skb;
  781. skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  782. if (!skb) {
  783. show_free_areas();
  784. continue;
  785. }
  786. ip->rx_skbs[i] = skb;
  787. /* Because we reserve afterwards. */
  788. skb_put(skb, (1664 + RX_OFFSET));
  789. rxb = (struct ioc3_erxbuf *) skb->data;
  790. rxr[i] = cpu_to_be64(ioc3_map(rxb, 1));
  791. skb_reserve(skb, RX_OFFSET);
  792. }
  793. ip->rx_ci = 0;
  794. ip->rx_pi = RX_BUFFS;
  795. }
  796. if (ip->txr == NULL) {
  797. /* Allocate and initialize tx rings. 16kb = 128 bufs. */
  798. ip->txr = (struct ioc3_etxd *)__get_free_pages(GFP_KERNEL, 2);
  799. if (!ip->txr)
  800. printk("ioc3_alloc_rings(): __get_free_pages() failed!\n");
  801. ip->tx_pi = 0;
  802. ip->tx_ci = 0;
  803. }
  804. }
  805. static void ioc3_init_rings(struct net_device *dev)
  806. {
  807. struct ioc3_private *ip = netdev_priv(dev);
  808. struct ioc3 *ioc3 = ip->regs;
  809. unsigned long ring;
  810. ioc3_free_rings(ip);
  811. ioc3_alloc_rings(dev);
  812. ioc3_clean_rx_ring(ip);
  813. ioc3_clean_tx_ring(ip);
  814. /* Now the rx ring base, consume & produce registers. */
  815. ring = ioc3_map(ip->rxr, 0);
  816. ioc3_w_erbr_h(ring >> 32);
  817. ioc3_w_erbr_l(ring & 0xffffffff);
  818. ioc3_w_ercir(ip->rx_ci << 3);
  819. ioc3_w_erpir((ip->rx_pi << 3) | ERPIR_ARM);
  820. ring = ioc3_map(ip->txr, 0);
  821. ip->txqlen = 0; /* nothing queued */
  822. /* Now the tx ring base, consume & produce registers. */
  823. ioc3_w_etbr_h(ring >> 32);
  824. ioc3_w_etbr_l(ring & 0xffffffff);
  825. ioc3_w_etpir(ip->tx_pi << 7);
  826. ioc3_w_etcir(ip->tx_ci << 7);
  827. (void) ioc3_r_etcir(); /* Flush */
  828. }
  829. static inline void ioc3_ssram_disc(struct ioc3_private *ip)
  830. {
  831. struct ioc3 *ioc3 = ip->regs;
  832. volatile u32 *ssram0 = &ioc3->ssram[0x0000];
  833. volatile u32 *ssram1 = &ioc3->ssram[0x4000];
  834. unsigned int pattern = 0x5555;
  835. /* Assume the larger size SSRAM and enable parity checking */
  836. ioc3_w_emcr(ioc3_r_emcr() | (EMCR_BUFSIZ | EMCR_RAMPAR));
  837. *ssram0 = pattern;
  838. *ssram1 = ~pattern & IOC3_SSRAM_DM;
  839. if ((*ssram0 & IOC3_SSRAM_DM) != pattern ||
  840. (*ssram1 & IOC3_SSRAM_DM) != (~pattern & IOC3_SSRAM_DM)) {
  841. /* set ssram size to 64 KB */
  842. ip->emcr = EMCR_RAMPAR;
  843. ioc3_w_emcr(ioc3_r_emcr() & ~EMCR_BUFSIZ);
  844. } else
  845. ip->emcr = EMCR_BUFSIZ | EMCR_RAMPAR;
  846. }
  847. static void ioc3_init(struct net_device *dev)
  848. {
  849. struct ioc3_private *ip = netdev_priv(dev);
  850. struct ioc3 *ioc3 = ip->regs;
  851. del_timer_sync(&ip->ioc3_timer); /* Kill if running */
  852. ioc3_w_emcr(EMCR_RST); /* Reset */
  853. (void) ioc3_r_emcr(); /* Flush WB */
  854. udelay(4); /* Give it time ... */
  855. ioc3_w_emcr(0);
  856. (void) ioc3_r_emcr();
  857. /* Misc registers */
  858. #ifdef CONFIG_SGI_IP27
  859. ioc3_w_erbar(PCI64_ATTR_BAR >> 32); /* Barrier on last store */
  860. #else
  861. ioc3_w_erbar(0); /* Let PCI API get it right */
  862. #endif
  863. (void) ioc3_r_etcdc(); /* Clear on read */
  864. ioc3_w_ercsr(15); /* RX low watermark */
  865. ioc3_w_ertr(0); /* Interrupt immediately */
  866. __ioc3_set_mac_address(dev);
  867. ioc3_w_ehar_h(ip->ehar_h);
  868. ioc3_w_ehar_l(ip->ehar_l);
  869. ioc3_w_ersr(42); /* XXX should be random */
  870. ioc3_init_rings(dev);
  871. ip->emcr |= ((RX_OFFSET / 2) << EMCR_RXOFF_SHIFT) | EMCR_TXDMAEN |
  872. EMCR_TXEN | EMCR_RXDMAEN | EMCR_RXEN | EMCR_PADEN;
  873. ioc3_w_emcr(ip->emcr);
  874. ioc3_w_eier(EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
  875. EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
  876. EISR_TXEXPLICIT | EISR_TXMEMERR);
  877. (void) ioc3_r_eier();
  878. }
  879. static inline void ioc3_stop(struct ioc3_private *ip)
  880. {
  881. struct ioc3 *ioc3 = ip->regs;
  882. ioc3_w_emcr(0); /* Shutup */
  883. ioc3_w_eier(0); /* Disable interrupts */
  884. (void) ioc3_r_eier(); /* Flush */
  885. }
  886. static int ioc3_open(struct net_device *dev)
  887. {
  888. struct ioc3_private *ip = netdev_priv(dev);
  889. if (request_irq(dev->irq, ioc3_interrupt, IRQF_SHARED, ioc3_str, dev)) {
  890. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  891. return -EAGAIN;
  892. }
  893. ip->ehar_h = 0;
  894. ip->ehar_l = 0;
  895. ioc3_init(dev);
  896. ioc3_mii_start(ip);
  897. netif_start_queue(dev);
  898. return 0;
  899. }
  900. static int ioc3_close(struct net_device *dev)
  901. {
  902. struct ioc3_private *ip = netdev_priv(dev);
  903. del_timer_sync(&ip->ioc3_timer);
  904. netif_stop_queue(dev);
  905. ioc3_stop(ip);
  906. free_irq(dev->irq, dev);
  907. ioc3_free_rings(ip);
  908. return 0;
  909. }
  910. /*
  911. * MENET cards have four IOC3 chips, which are attached to two sets of
  912. * PCI slot resources each: the primary connections are on slots
  913. * 0..3 and the secondaries are on 4..7
  914. *
  915. * All four ethernets are brought out to connectors; six serial ports
  916. * (a pair from each of the first three IOC3s) are brought out to
  917. * MiniDINs; all other subdevices are left swinging in the wind, leave
  918. * them disabled.
  919. */
  920. static int ioc3_adjacent_is_ioc3(struct pci_dev *pdev, int slot)
  921. {
  922. struct pci_dev *dev = pci_get_slot(pdev->bus, PCI_DEVFN(slot, 0));
  923. int ret = 0;
  924. if (dev) {
  925. if (dev->vendor == PCI_VENDOR_ID_SGI &&
  926. dev->device == PCI_DEVICE_ID_SGI_IOC3)
  927. ret = 1;
  928. pci_dev_put(dev);
  929. }
  930. return ret;
  931. }
  932. static int ioc3_is_menet(struct pci_dev *pdev)
  933. {
  934. return pdev->bus->parent == NULL &&
  935. ioc3_adjacent_is_ioc3(pdev, 0) &&
  936. ioc3_adjacent_is_ioc3(pdev, 1) &&
  937. ioc3_adjacent_is_ioc3(pdev, 2);
  938. }
  939. #ifdef CONFIG_SERIAL_8250
  940. /*
  941. * Note about serial ports and consoles:
  942. * For console output, everyone uses the IOC3 UARTA (offset 0x178)
  943. * connected to the master node (look in ip27_setup_console() and
  944. * ip27prom_console_write()).
  945. *
  946. * For serial (/dev/ttyS0 etc), we can not have hardcoded serial port
  947. * addresses on a partitioned machine. Since we currently use the ioc3
  948. * serial ports, we use dynamic serial port discovery that the serial.c
  949. * driver uses for pci/pnp ports (there is an entry for the SGI ioc3
  950. * boards in pci_boards[]). Unfortunately, UARTA's pio address is greater
  951. * than UARTB's, although UARTA on o200s has traditionally been known as
  952. * port 0. So, we just use one serial port from each ioc3 (since the
  953. * serial driver adds addresses to get to higher ports).
  954. *
  955. * The first one to do a register_console becomes the preferred console
  956. * (if there is no kernel command line console= directive). /dev/console
  957. * (ie 5, 1) is then "aliased" into the device number returned by the
  958. * "device" routine referred to in this console structure
  959. * (ip27prom_console_dev).
  960. *
  961. * Also look in ip27-pci.c:pci_fixup_ioc3() for some comments on working
  962. * around ioc3 oddities in this respect.
  963. *
  964. * The IOC3 serials use a 22MHz clock rate with an additional divider which
  965. * can be programmed in the SCR register if the DLAB bit is set.
  966. *
  967. * Register to interrupt zero because we share the interrupt with
  968. * the serial driver which we don't properly support yet.
  969. *
  970. * Can't use UPF_IOREMAP as the whole of IOC3 resources have already been
  971. * registered.
  972. */
  973. static void __devinit ioc3_8250_register(struct ioc3_uartregs __iomem *uart)
  974. {
  975. #define COSMISC_CONSTANT 6
  976. struct uart_port port = {
  977. .irq = 0,
  978. .flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
  979. .iotype = UPIO_MEM,
  980. .regshift = 0,
  981. .uartclk = (22000000 << 1) / COSMISC_CONSTANT,
  982. .membase = (unsigned char __iomem *) uart,
  983. .mapbase = (unsigned long) uart,
  984. };
  985. unsigned char lcr;
  986. lcr = uart->iu_lcr;
  987. uart->iu_lcr = lcr | UART_LCR_DLAB;
  988. uart->iu_scr = COSMISC_CONSTANT,
  989. uart->iu_lcr = lcr;
  990. uart->iu_lcr;
  991. serial8250_register_port(&port);
  992. }
  993. static void __devinit ioc3_serial_probe(struct pci_dev *pdev, struct ioc3 *ioc3)
  994. {
  995. /*
  996. * We need to recognice and treat the fourth MENET serial as it
  997. * does not have an SuperIO chip attached to it, therefore attempting
  998. * to access it will result in bus errors. We call something an
  999. * MENET if PCI slot 0, 1, 2 and 3 of a master PCI bus all have an IOC3
  1000. * in it. This is paranoid but we want to avoid blowing up on a
  1001. * showhorn PCI box that happens to have 4 IOC3 cards in it so it's
  1002. * not paranoid enough ...
  1003. */
  1004. if (ioc3_is_menet(pdev) && PCI_SLOT(pdev->devfn) == 3)
  1005. return;
  1006. /*
  1007. * Switch IOC3 to PIO mode. It probably already was but let's be
  1008. * paranoid
  1009. */
  1010. ioc3->gpcr_s = GPCR_UARTA_MODESEL | GPCR_UARTB_MODESEL;
  1011. ioc3->gpcr_s;
  1012. ioc3->gppr_6 = 0;
  1013. ioc3->gppr_6;
  1014. ioc3->gppr_7 = 0;
  1015. ioc3->gppr_7;
  1016. ioc3->sscr_a = ioc3->sscr_a & ~SSCR_DMA_EN;
  1017. ioc3->sscr_a;
  1018. ioc3->sscr_b = ioc3->sscr_b & ~SSCR_DMA_EN;
  1019. ioc3->sscr_b;
  1020. /* Disable all SA/B interrupts except for SA/B_INT in SIO_IEC. */
  1021. ioc3->sio_iec &= ~ (SIO_IR_SA_TX_MT | SIO_IR_SA_RX_FULL |
  1022. SIO_IR_SA_RX_HIGH | SIO_IR_SA_RX_TIMER |
  1023. SIO_IR_SA_DELTA_DCD | SIO_IR_SA_DELTA_CTS |
  1024. SIO_IR_SA_TX_EXPLICIT | SIO_IR_SA_MEMERR);
  1025. ioc3->sio_iec |= SIO_IR_SA_INT;
  1026. ioc3->sscr_a = 0;
  1027. ioc3->sio_iec &= ~ (SIO_IR_SB_TX_MT | SIO_IR_SB_RX_FULL |
  1028. SIO_IR_SB_RX_HIGH | SIO_IR_SB_RX_TIMER |
  1029. SIO_IR_SB_DELTA_DCD | SIO_IR_SB_DELTA_CTS |
  1030. SIO_IR_SB_TX_EXPLICIT | SIO_IR_SB_MEMERR);
  1031. ioc3->sio_iec |= SIO_IR_SB_INT;
  1032. ioc3->sscr_b = 0;
  1033. ioc3_8250_register(&ioc3->sregs.uarta);
  1034. ioc3_8250_register(&ioc3->sregs.uartb);
  1035. }
  1036. #endif
  1037. static int ioc3_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1038. {
  1039. unsigned int sw_physid1, sw_physid2;
  1040. struct net_device *dev = NULL;
  1041. struct ioc3_private *ip;
  1042. struct ioc3 *ioc3;
  1043. unsigned long ioc3_base, ioc3_size;
  1044. u32 vendor, model, rev;
  1045. int err, pci_using_dac;
  1046. /* Configure DMA attributes. */
  1047. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  1048. if (!err) {
  1049. pci_using_dac = 1;
  1050. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1051. if (err < 0) {
  1052. printk(KERN_ERR "%s: Unable to obtain 64 bit DMA "
  1053. "for consistent allocations\n", pci_name(pdev));
  1054. goto out;
  1055. }
  1056. } else {
  1057. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1058. if (err) {
  1059. printk(KERN_ERR "%s: No usable DMA configuration, "
  1060. "aborting.\n", pci_name(pdev));
  1061. goto out;
  1062. }
  1063. pci_using_dac = 0;
  1064. }
  1065. if (pci_enable_device(pdev))
  1066. return -ENODEV;
  1067. dev = alloc_etherdev(sizeof(struct ioc3_private));
  1068. if (!dev) {
  1069. err = -ENOMEM;
  1070. goto out_disable;
  1071. }
  1072. if (pci_using_dac)
  1073. dev->features |= NETIF_F_HIGHDMA;
  1074. err = pci_request_regions(pdev, "ioc3");
  1075. if (err)
  1076. goto out_free;
  1077. SET_MODULE_OWNER(dev);
  1078. SET_NETDEV_DEV(dev, &pdev->dev);
  1079. ip = netdev_priv(dev);
  1080. dev->irq = pdev->irq;
  1081. ioc3_base = pci_resource_start(pdev, 0);
  1082. ioc3_size = pci_resource_len(pdev, 0);
  1083. ioc3 = (struct ioc3 *) ioremap(ioc3_base, ioc3_size);
  1084. if (!ioc3) {
  1085. printk(KERN_CRIT "ioc3eth(%s): ioremap failed, goodbye.\n",
  1086. pci_name(pdev));
  1087. err = -ENOMEM;
  1088. goto out_res;
  1089. }
  1090. ip->regs = ioc3;
  1091. #ifdef CONFIG_SERIAL_8250
  1092. ioc3_serial_probe(pdev, ioc3);
  1093. #endif
  1094. spin_lock_init(&ip->ioc3_lock);
  1095. init_timer(&ip->ioc3_timer);
  1096. ioc3_stop(ip);
  1097. ioc3_init(dev);
  1098. ip->pdev = pdev;
  1099. ip->mii.phy_id_mask = 0x1f;
  1100. ip->mii.reg_num_mask = 0x1f;
  1101. ip->mii.dev = dev;
  1102. ip->mii.mdio_read = ioc3_mdio_read;
  1103. ip->mii.mdio_write = ioc3_mdio_write;
  1104. ioc3_mii_init(ip);
  1105. if (ip->mii.phy_id == -1) {
  1106. printk(KERN_CRIT "ioc3-eth(%s): Didn't find a PHY, goodbye.\n",
  1107. pci_name(pdev));
  1108. err = -ENODEV;
  1109. goto out_stop;
  1110. }
  1111. ioc3_mii_start(ip);
  1112. ioc3_ssram_disc(ip);
  1113. ioc3_get_eaddr(ip);
  1114. /* The IOC3-specific entries in the device structure. */
  1115. dev->open = ioc3_open;
  1116. dev->hard_start_xmit = ioc3_start_xmit;
  1117. dev->tx_timeout = ioc3_timeout;
  1118. dev->watchdog_timeo = 5 * HZ;
  1119. dev->stop = ioc3_close;
  1120. dev->get_stats = ioc3_get_stats;
  1121. dev->do_ioctl = ioc3_ioctl;
  1122. dev->set_multicast_list = ioc3_set_multicast_list;
  1123. dev->set_mac_address = ioc3_set_mac_address;
  1124. dev->ethtool_ops = &ioc3_ethtool_ops;
  1125. #ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
  1126. dev->features = NETIF_F_IP_CSUM;
  1127. #endif
  1128. sw_physid1 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID1);
  1129. sw_physid2 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID2);
  1130. err = register_netdev(dev);
  1131. if (err)
  1132. goto out_stop;
  1133. mii_check_media(&ip->mii, 1, 1);
  1134. ioc3_setup_duplex(ip);
  1135. vendor = (sw_physid1 << 12) | (sw_physid2 >> 4);
  1136. model = (sw_physid2 >> 4) & 0x3f;
  1137. rev = sw_physid2 & 0xf;
  1138. printk(KERN_INFO "%s: Using PHY %d, vendor 0x%x, model %d, "
  1139. "rev %d.\n", dev->name, ip->mii.phy_id, vendor, model, rev);
  1140. printk(KERN_INFO "%s: IOC3 SSRAM has %d kbyte.\n", dev->name,
  1141. ip->emcr & EMCR_BUFSIZ ? 128 : 64);
  1142. return 0;
  1143. out_stop:
  1144. ioc3_stop(ip);
  1145. del_timer_sync(&ip->ioc3_timer);
  1146. ioc3_free_rings(ip);
  1147. out_res:
  1148. pci_release_regions(pdev);
  1149. out_free:
  1150. free_netdev(dev);
  1151. out_disable:
  1152. /*
  1153. * We should call pci_disable_device(pdev); here if the IOC3 wasn't
  1154. * such a weird device ...
  1155. */
  1156. out:
  1157. return err;
  1158. }
  1159. static void __devexit ioc3_remove_one (struct pci_dev *pdev)
  1160. {
  1161. struct net_device *dev = pci_get_drvdata(pdev);
  1162. struct ioc3_private *ip = netdev_priv(dev);
  1163. struct ioc3 *ioc3 = ip->regs;
  1164. unregister_netdev(dev);
  1165. del_timer_sync(&ip->ioc3_timer);
  1166. iounmap(ioc3);
  1167. pci_release_regions(pdev);
  1168. free_netdev(dev);
  1169. /*
  1170. * We should call pci_disable_device(pdev); here if the IOC3 wasn't
  1171. * such a weird device ...
  1172. */
  1173. }
  1174. static struct pci_device_id ioc3_pci_tbl[] = {
  1175. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3, PCI_ANY_ID, PCI_ANY_ID },
  1176. { 0 }
  1177. };
  1178. MODULE_DEVICE_TABLE(pci, ioc3_pci_tbl);
  1179. static struct pci_driver ioc3_driver = {
  1180. .name = "ioc3-eth",
  1181. .id_table = ioc3_pci_tbl,
  1182. .probe = ioc3_probe,
  1183. .remove = __devexit_p(ioc3_remove_one),
  1184. };
  1185. static int __init ioc3_init_module(void)
  1186. {
  1187. return pci_register_driver(&ioc3_driver);
  1188. }
  1189. static void __exit ioc3_cleanup_module(void)
  1190. {
  1191. pci_unregister_driver(&ioc3_driver);
  1192. }
  1193. static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1194. {
  1195. unsigned long data;
  1196. struct ioc3_private *ip = netdev_priv(dev);
  1197. struct ioc3 *ioc3 = ip->regs;
  1198. unsigned int len;
  1199. struct ioc3_etxd *desc;
  1200. uint32_t w0 = 0;
  1201. int produce;
  1202. #ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
  1203. /*
  1204. * IOC3 has a fairly simple minded checksumming hardware which simply
  1205. * adds up the 1's complement checksum for the entire packet and
  1206. * inserts it at an offset which can be specified in the descriptor
  1207. * into the transmit packet. This means we have to compensate for the
  1208. * MAC header which should not be summed and the TCP/UDP pseudo headers
  1209. * manually.
  1210. */
  1211. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1212. const struct iphdr *ih = ip_hdr(skb);
  1213. const int proto = ntohs(ih->protocol);
  1214. unsigned int csoff;
  1215. uint32_t csum, ehsum;
  1216. uint16_t *eh;
  1217. /* The MAC header. skb->mac seem the logic approach
  1218. to find the MAC header - except it's a NULL pointer ... */
  1219. eh = (uint16_t *) skb->data;
  1220. /* Sum up dest addr, src addr and protocol */
  1221. ehsum = eh[0] + eh[1] + eh[2] + eh[3] + eh[4] + eh[5] + eh[6];
  1222. /* Fold ehsum. can't use csum_fold which negates also ... */
  1223. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  1224. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  1225. /* Skip IP header; it's sum is always zero and was
  1226. already filled in by ip_output.c */
  1227. csum = csum_tcpudp_nofold(ih->saddr, ih->daddr,
  1228. ih->tot_len - (ih->ihl << 2),
  1229. proto, 0xffff ^ ehsum);
  1230. csum = (csum & 0xffff) + (csum >> 16); /* Fold again */
  1231. csum = (csum & 0xffff) + (csum >> 16);
  1232. csoff = ETH_HLEN + (ih->ihl << 2);
  1233. if (proto == IPPROTO_UDP) {
  1234. csoff += offsetof(struct udphdr, check);
  1235. udp_hdr(skb)->check = csum;
  1236. }
  1237. if (proto == IPPROTO_TCP) {
  1238. csoff += offsetof(struct tcphdr, check);
  1239. tcp_hdr(skb)->check = csum;
  1240. }
  1241. w0 = ETXD_DOCHECKSUM | (csoff << ETXD_CHKOFF_SHIFT);
  1242. }
  1243. #endif /* CONFIG_SGI_IOC3_ETH_HW_TX_CSUM */
  1244. spin_lock_irq(&ip->ioc3_lock);
  1245. data = (unsigned long) skb->data;
  1246. len = skb->len;
  1247. produce = ip->tx_pi;
  1248. desc = &ip->txr[produce];
  1249. if (len <= 104) {
  1250. /* Short packet, let's copy it directly into the ring. */
  1251. skb_copy_from_linear_data(skb, desc->data, skb->len);
  1252. if (len < ETH_ZLEN) {
  1253. /* Very short packet, pad with zeros at the end. */
  1254. memset(desc->data + len, 0, ETH_ZLEN - len);
  1255. len = ETH_ZLEN;
  1256. }
  1257. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_D0V | w0);
  1258. desc->bufcnt = cpu_to_be32(len);
  1259. } else if ((data ^ (data + len - 1)) & 0x4000) {
  1260. unsigned long b2 = (data | 0x3fffUL) + 1UL;
  1261. unsigned long s1 = b2 - data;
  1262. unsigned long s2 = data + len - b2;
  1263. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE |
  1264. ETXD_B1V | ETXD_B2V | w0);
  1265. desc->bufcnt = cpu_to_be32((s1 << ETXD_B1CNT_SHIFT) |
  1266. (s2 << ETXD_B2CNT_SHIFT));
  1267. desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
  1268. desc->p2 = cpu_to_be64(ioc3_map((void *) b2, 1));
  1269. } else {
  1270. /* Normal sized packet that doesn't cross a page boundary. */
  1271. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_B1V | w0);
  1272. desc->bufcnt = cpu_to_be32(len << ETXD_B1CNT_SHIFT);
  1273. desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
  1274. }
  1275. BARRIER();
  1276. dev->trans_start = jiffies;
  1277. ip->tx_skbs[produce] = skb; /* Remember skb */
  1278. produce = (produce + 1) & 127;
  1279. ip->tx_pi = produce;
  1280. ioc3_w_etpir(produce << 7); /* Fire ... */
  1281. ip->txqlen++;
  1282. if (ip->txqlen >= 127)
  1283. netif_stop_queue(dev);
  1284. spin_unlock_irq(&ip->ioc3_lock);
  1285. return 0;
  1286. }
  1287. static void ioc3_timeout(struct net_device *dev)
  1288. {
  1289. struct ioc3_private *ip = netdev_priv(dev);
  1290. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  1291. spin_lock_irq(&ip->ioc3_lock);
  1292. ioc3_stop(ip);
  1293. ioc3_init(dev);
  1294. ioc3_mii_init(ip);
  1295. ioc3_mii_start(ip);
  1296. spin_unlock_irq(&ip->ioc3_lock);
  1297. netif_wake_queue(dev);
  1298. }
  1299. /*
  1300. * Given a multicast ethernet address, this routine calculates the
  1301. * address's bit index in the logical address filter mask
  1302. */
  1303. static inline unsigned int ioc3_hash(const unsigned char *addr)
  1304. {
  1305. unsigned int temp = 0;
  1306. u32 crc;
  1307. int bits;
  1308. crc = ether_crc_le(ETH_ALEN, addr);
  1309. crc &= 0x3f; /* bit reverse lowest 6 bits for hash index */
  1310. for (bits = 6; --bits >= 0; ) {
  1311. temp <<= 1;
  1312. temp |= (crc & 0x1);
  1313. crc >>= 1;
  1314. }
  1315. return temp;
  1316. }
  1317. static void ioc3_get_drvinfo (struct net_device *dev,
  1318. struct ethtool_drvinfo *info)
  1319. {
  1320. struct ioc3_private *ip = netdev_priv(dev);
  1321. strcpy (info->driver, IOC3_NAME);
  1322. strcpy (info->version, IOC3_VERSION);
  1323. strcpy (info->bus_info, pci_name(ip->pdev));
  1324. }
  1325. static int ioc3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1326. {
  1327. struct ioc3_private *ip = netdev_priv(dev);
  1328. int rc;
  1329. spin_lock_irq(&ip->ioc3_lock);
  1330. rc = mii_ethtool_gset(&ip->mii, cmd);
  1331. spin_unlock_irq(&ip->ioc3_lock);
  1332. return rc;
  1333. }
  1334. static int ioc3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1335. {
  1336. struct ioc3_private *ip = netdev_priv(dev);
  1337. int rc;
  1338. spin_lock_irq(&ip->ioc3_lock);
  1339. rc = mii_ethtool_sset(&ip->mii, cmd);
  1340. spin_unlock_irq(&ip->ioc3_lock);
  1341. return rc;
  1342. }
  1343. static int ioc3_nway_reset(struct net_device *dev)
  1344. {
  1345. struct ioc3_private *ip = netdev_priv(dev);
  1346. int rc;
  1347. spin_lock_irq(&ip->ioc3_lock);
  1348. rc = mii_nway_restart(&ip->mii);
  1349. spin_unlock_irq(&ip->ioc3_lock);
  1350. return rc;
  1351. }
  1352. static u32 ioc3_get_link(struct net_device *dev)
  1353. {
  1354. struct ioc3_private *ip = netdev_priv(dev);
  1355. int rc;
  1356. spin_lock_irq(&ip->ioc3_lock);
  1357. rc = mii_link_ok(&ip->mii);
  1358. spin_unlock_irq(&ip->ioc3_lock);
  1359. return rc;
  1360. }
  1361. static const struct ethtool_ops ioc3_ethtool_ops = {
  1362. .get_drvinfo = ioc3_get_drvinfo,
  1363. .get_settings = ioc3_get_settings,
  1364. .set_settings = ioc3_set_settings,
  1365. .nway_reset = ioc3_nway_reset,
  1366. .get_link = ioc3_get_link,
  1367. };
  1368. static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1369. {
  1370. struct ioc3_private *ip = netdev_priv(dev);
  1371. int rc;
  1372. spin_lock_irq(&ip->ioc3_lock);
  1373. rc = generic_mii_ioctl(&ip->mii, if_mii(rq), cmd, NULL);
  1374. spin_unlock_irq(&ip->ioc3_lock);
  1375. return rc;
  1376. }
  1377. static void ioc3_set_multicast_list(struct net_device *dev)
  1378. {
  1379. struct dev_mc_list *dmi = dev->mc_list;
  1380. struct ioc3_private *ip = netdev_priv(dev);
  1381. struct ioc3 *ioc3 = ip->regs;
  1382. u64 ehar = 0;
  1383. int i;
  1384. netif_stop_queue(dev); /* Lock out others. */
  1385. if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
  1386. ip->emcr |= EMCR_PROMISC;
  1387. ioc3_w_emcr(ip->emcr);
  1388. (void) ioc3_r_emcr();
  1389. } else {
  1390. ip->emcr &= ~EMCR_PROMISC;
  1391. ioc3_w_emcr(ip->emcr); /* Clear promiscuous. */
  1392. (void) ioc3_r_emcr();
  1393. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
  1394. /* Too many for hashing to make sense or we want all
  1395. multicast packets anyway, so skip computing all the
  1396. hashes and just accept all packets. */
  1397. ip->ehar_h = 0xffffffff;
  1398. ip->ehar_l = 0xffffffff;
  1399. } else {
  1400. for (i = 0; i < dev->mc_count; i++) {
  1401. char *addr = dmi->dmi_addr;
  1402. dmi = dmi->next;
  1403. if (!(*addr & 1))
  1404. continue;
  1405. ehar |= (1UL << ioc3_hash(addr));
  1406. }
  1407. ip->ehar_h = ehar >> 32;
  1408. ip->ehar_l = ehar & 0xffffffff;
  1409. }
  1410. ioc3_w_ehar_h(ip->ehar_h);
  1411. ioc3_w_ehar_l(ip->ehar_l);
  1412. }
  1413. netif_wake_queue(dev); /* Let us get going again. */
  1414. }
  1415. MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
  1416. MODULE_DESCRIPTION("SGI IOC3 Ethernet driver");
  1417. MODULE_LICENSE("GPL");
  1418. module_init(ioc3_init_module);
  1419. module_exit(ioc3_cleanup_module);