setup.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * linux/arch/x86-64/kernel/setup.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. *
  6. * Nov 2001 Dave Jones <davej@suse.de>
  7. * Forked from i386 setup code.
  8. */
  9. /*
  10. * This file handles the architecture-dependent parts of initialization
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/sched.h>
  14. #include <linux/kernel.h>
  15. #include <linux/mm.h>
  16. #include <linux/stddef.h>
  17. #include <linux/unistd.h>
  18. #include <linux/ptrace.h>
  19. #include <linux/slab.h>
  20. #include <linux/user.h>
  21. #include <linux/a.out.h>
  22. #include <linux/screen_info.h>
  23. #include <linux/ioport.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/initrd.h>
  27. #include <linux/highmem.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/module.h>
  30. #include <asm/processor.h>
  31. #include <linux/console.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/crash_dump.h>
  34. #include <linux/root_dev.h>
  35. #include <linux/pci.h>
  36. #include <linux/acpi.h>
  37. #include <linux/kallsyms.h>
  38. #include <linux/edd.h>
  39. #include <linux/mmzone.h>
  40. #include <linux/kexec.h>
  41. #include <linux/cpufreq.h>
  42. #include <linux/dmi.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/ctype.h>
  45. #include <asm/mtrr.h>
  46. #include <asm/uaccess.h>
  47. #include <asm/system.h>
  48. #include <asm/io.h>
  49. #include <asm/smp.h>
  50. #include <asm/msr.h>
  51. #include <asm/desc.h>
  52. #include <video/edid.h>
  53. #include <asm/e820.h>
  54. #include <asm/dma.h>
  55. #include <asm/mpspec.h>
  56. #include <asm/mmu_context.h>
  57. #include <asm/bootsetup.h>
  58. #include <asm/proto.h>
  59. #include <asm/setup.h>
  60. #include <asm/mach_apic.h>
  61. #include <asm/numa.h>
  62. #include <asm/sections.h>
  63. #include <asm/dmi.h>
  64. /*
  65. * Machine setup..
  66. */
  67. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  68. EXPORT_SYMBOL(boot_cpu_data);
  69. unsigned long mmu_cr4_features;
  70. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  71. int bootloader_type;
  72. unsigned long saved_video_mode;
  73. int force_mwait __cpuinitdata;
  74. /*
  75. * Early DMI memory
  76. */
  77. int dmi_alloc_index;
  78. char dmi_alloc_data[DMI_MAX_DATA];
  79. /*
  80. * Setup options
  81. */
  82. struct screen_info screen_info;
  83. EXPORT_SYMBOL(screen_info);
  84. struct sys_desc_table_struct {
  85. unsigned short length;
  86. unsigned char table[0];
  87. };
  88. struct edid_info edid_info;
  89. EXPORT_SYMBOL_GPL(edid_info);
  90. extern int root_mountflags;
  91. char __initdata command_line[COMMAND_LINE_SIZE];
  92. struct resource standard_io_resources[] = {
  93. { .name = "dma1", .start = 0x00, .end = 0x1f,
  94. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  95. { .name = "pic1", .start = 0x20, .end = 0x21,
  96. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  97. { .name = "timer0", .start = 0x40, .end = 0x43,
  98. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  99. { .name = "timer1", .start = 0x50, .end = 0x53,
  100. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  101. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  102. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  103. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  104. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  105. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  106. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  107. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  108. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  109. { .name = "fpu", .start = 0xf0, .end = 0xff,
  110. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  111. };
  112. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  113. struct resource data_resource = {
  114. .name = "Kernel data",
  115. .start = 0,
  116. .end = 0,
  117. .flags = IORESOURCE_RAM,
  118. };
  119. struct resource code_resource = {
  120. .name = "Kernel code",
  121. .start = 0,
  122. .end = 0,
  123. .flags = IORESOURCE_RAM,
  124. };
  125. #ifdef CONFIG_PROC_VMCORE
  126. /* elfcorehdr= specifies the location of elf core header
  127. * stored by the crashed kernel. This option will be passed
  128. * by kexec loader to the capture kernel.
  129. */
  130. static int __init setup_elfcorehdr(char *arg)
  131. {
  132. char *end;
  133. if (!arg)
  134. return -EINVAL;
  135. elfcorehdr_addr = memparse(arg, &end);
  136. return end > arg ? 0 : -EINVAL;
  137. }
  138. early_param("elfcorehdr", setup_elfcorehdr);
  139. #endif
  140. #ifndef CONFIG_NUMA
  141. static void __init
  142. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  143. {
  144. unsigned long bootmap_size, bootmap;
  145. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  146. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
  147. if (bootmap == -1L)
  148. panic("Cannot find bootmem map of size %ld\n",bootmap_size);
  149. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  150. e820_register_active_regions(0, start_pfn, end_pfn);
  151. free_bootmem_with_active_regions(0, end_pfn);
  152. reserve_bootmem(bootmap, bootmap_size);
  153. }
  154. #endif
  155. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  156. struct edd edd;
  157. #ifdef CONFIG_EDD_MODULE
  158. EXPORT_SYMBOL(edd);
  159. #endif
  160. /**
  161. * copy_edd() - Copy the BIOS EDD information
  162. * from boot_params into a safe place.
  163. *
  164. */
  165. static inline void copy_edd(void)
  166. {
  167. memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
  168. memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
  169. edd.mbr_signature_nr = EDD_MBR_SIG_NR;
  170. edd.edd_info_nr = EDD_NR;
  171. }
  172. #else
  173. static inline void copy_edd(void)
  174. {
  175. }
  176. #endif
  177. #define EBDA_ADDR_POINTER 0x40E
  178. unsigned __initdata ebda_addr;
  179. unsigned __initdata ebda_size;
  180. static void discover_ebda(void)
  181. {
  182. /*
  183. * there is a real-mode segmented pointer pointing to the
  184. * 4K EBDA area at 0x40E
  185. */
  186. ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
  187. ebda_addr <<= 4;
  188. ebda_size = *(unsigned short *)__va(ebda_addr);
  189. /* Round EBDA up to pages */
  190. if (ebda_size == 0)
  191. ebda_size = 1;
  192. ebda_size <<= 10;
  193. ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
  194. if (ebda_size > 64*1024)
  195. ebda_size = 64*1024;
  196. }
  197. void __init setup_arch(char **cmdline_p)
  198. {
  199. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  200. ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
  201. screen_info = SCREEN_INFO;
  202. edid_info = EDID_INFO;
  203. saved_video_mode = SAVED_VIDEO_MODE;
  204. bootloader_type = LOADER_TYPE;
  205. #ifdef CONFIG_BLK_DEV_RAM
  206. rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
  207. rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
  208. rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
  209. #endif
  210. setup_memory_region();
  211. copy_edd();
  212. if (!MOUNT_ROOT_RDONLY)
  213. root_mountflags &= ~MS_RDONLY;
  214. init_mm.start_code = (unsigned long) &_text;
  215. init_mm.end_code = (unsigned long) &_etext;
  216. init_mm.end_data = (unsigned long) &_edata;
  217. init_mm.brk = (unsigned long) &_end;
  218. code_resource.start = virt_to_phys(&_text);
  219. code_resource.end = virt_to_phys(&_etext)-1;
  220. data_resource.start = virt_to_phys(&_etext);
  221. data_resource.end = virt_to_phys(&_edata)-1;
  222. early_identify_cpu(&boot_cpu_data);
  223. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  224. *cmdline_p = command_line;
  225. parse_early_param();
  226. finish_e820_parsing();
  227. e820_register_active_regions(0, 0, -1UL);
  228. /*
  229. * partially used pages are not usable - thus
  230. * we are rounding upwards:
  231. */
  232. end_pfn = e820_end_of_ram();
  233. num_physpages = end_pfn;
  234. check_efer();
  235. discover_ebda();
  236. init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
  237. dmi_scan_machine();
  238. #ifdef CONFIG_ACPI
  239. /*
  240. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  241. * Call this early for SRAT node setup.
  242. */
  243. acpi_boot_table_init();
  244. #endif
  245. /* How many end-of-memory variables you have, grandma! */
  246. max_low_pfn = end_pfn;
  247. max_pfn = end_pfn;
  248. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  249. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  250. remove_all_active_ranges();
  251. #ifdef CONFIG_ACPI_NUMA
  252. /*
  253. * Parse SRAT to discover nodes.
  254. */
  255. acpi_numa_init();
  256. #endif
  257. #ifdef CONFIG_NUMA
  258. numa_initmem_init(0, end_pfn);
  259. #else
  260. contig_initmem_init(0, end_pfn);
  261. #endif
  262. /* Reserve direct mapping */
  263. reserve_bootmem_generic(table_start << PAGE_SHIFT,
  264. (table_end - table_start) << PAGE_SHIFT);
  265. /* reserve kernel */
  266. reserve_bootmem_generic(__pa_symbol(&_text),
  267. __pa_symbol(&_end) - __pa_symbol(&_text));
  268. /*
  269. * reserve physical page 0 - it's a special BIOS page on many boxes,
  270. * enabling clean reboots, SMP operation, laptop functions.
  271. */
  272. reserve_bootmem_generic(0, PAGE_SIZE);
  273. /* reserve ebda region */
  274. if (ebda_addr)
  275. reserve_bootmem_generic(ebda_addr, ebda_size);
  276. #ifdef CONFIG_NUMA
  277. /* reserve nodemap region */
  278. if (nodemap_addr)
  279. reserve_bootmem_generic(nodemap_addr, nodemap_size);
  280. #endif
  281. #ifdef CONFIG_SMP
  282. /* Reserve SMP trampoline */
  283. reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
  284. #endif
  285. #ifdef CONFIG_ACPI_SLEEP
  286. /*
  287. * Reserve low memory region for sleep support.
  288. */
  289. acpi_reserve_bootmem();
  290. #endif
  291. /*
  292. * Find and reserve possible boot-time SMP configuration:
  293. */
  294. find_smp_config();
  295. #ifdef CONFIG_BLK_DEV_INITRD
  296. if (LOADER_TYPE && INITRD_START) {
  297. if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
  298. reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
  299. initrd_start = INITRD_START + PAGE_OFFSET;
  300. initrd_end = initrd_start+INITRD_SIZE;
  301. }
  302. else {
  303. printk(KERN_ERR "initrd extends beyond end of memory "
  304. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  305. (unsigned long)(INITRD_START + INITRD_SIZE),
  306. (unsigned long)(end_pfn << PAGE_SHIFT));
  307. initrd_start = 0;
  308. }
  309. }
  310. #endif
  311. #ifdef CONFIG_KEXEC
  312. if (crashk_res.start != crashk_res.end) {
  313. reserve_bootmem_generic(crashk_res.start,
  314. crashk_res.end - crashk_res.start + 1);
  315. }
  316. #endif
  317. paging_init();
  318. #ifdef CONFIG_PCI
  319. early_quirks();
  320. #endif
  321. /*
  322. * set this early, so we dont allocate cpu0
  323. * if MADT list doesnt list BSP first
  324. * mpparse.c/MP_processor_info() allocates logical cpu numbers.
  325. */
  326. cpu_set(0, cpu_present_map);
  327. #ifdef CONFIG_ACPI
  328. /*
  329. * Read APIC and some other early information from ACPI tables.
  330. */
  331. acpi_boot_init();
  332. #endif
  333. init_cpu_to_node();
  334. /*
  335. * get boot-time SMP configuration:
  336. */
  337. if (smp_found_config)
  338. get_smp_config();
  339. init_apic_mappings();
  340. /*
  341. * We trust e820 completely. No explicit ROM probing in memory.
  342. */
  343. e820_reserve_resources();
  344. e820_mark_nosave_regions();
  345. {
  346. unsigned i;
  347. /* request I/O space for devices used on all i[345]86 PCs */
  348. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  349. request_resource(&ioport_resource, &standard_io_resources[i]);
  350. }
  351. e820_setup_gap();
  352. #ifdef CONFIG_VT
  353. #if defined(CONFIG_VGA_CONSOLE)
  354. conswitchp = &vga_con;
  355. #elif defined(CONFIG_DUMMY_CONSOLE)
  356. conswitchp = &dummy_con;
  357. #endif
  358. #endif
  359. }
  360. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  361. {
  362. unsigned int *v;
  363. if (c->extended_cpuid_level < 0x80000004)
  364. return 0;
  365. v = (unsigned int *) c->x86_model_id;
  366. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  367. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  368. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  369. c->x86_model_id[48] = 0;
  370. return 1;
  371. }
  372. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  373. {
  374. unsigned int n, dummy, eax, ebx, ecx, edx;
  375. n = c->extended_cpuid_level;
  376. if (n >= 0x80000005) {
  377. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  378. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  379. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  380. c->x86_cache_size=(ecx>>24)+(edx>>24);
  381. /* On K8 L1 TLB is inclusive, so don't count it */
  382. c->x86_tlbsize = 0;
  383. }
  384. if (n >= 0x80000006) {
  385. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  386. ecx = cpuid_ecx(0x80000006);
  387. c->x86_cache_size = ecx >> 16;
  388. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  389. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  390. c->x86_cache_size, ecx & 0xFF);
  391. }
  392. if (n >= 0x80000007)
  393. cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
  394. if (n >= 0x80000008) {
  395. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  396. c->x86_virt_bits = (eax >> 8) & 0xff;
  397. c->x86_phys_bits = eax & 0xff;
  398. }
  399. }
  400. #ifdef CONFIG_NUMA
  401. static int nearby_node(int apicid)
  402. {
  403. int i;
  404. for (i = apicid - 1; i >= 0; i--) {
  405. int node = apicid_to_node[i];
  406. if (node != NUMA_NO_NODE && node_online(node))
  407. return node;
  408. }
  409. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  410. int node = apicid_to_node[i];
  411. if (node != NUMA_NO_NODE && node_online(node))
  412. return node;
  413. }
  414. return first_node(node_online_map); /* Shouldn't happen */
  415. }
  416. #endif
  417. /*
  418. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  419. * Assumes number of cores is a power of two.
  420. */
  421. static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
  422. {
  423. #ifdef CONFIG_SMP
  424. unsigned bits;
  425. #ifdef CONFIG_NUMA
  426. int cpu = smp_processor_id();
  427. int node = 0;
  428. unsigned apicid = hard_smp_processor_id();
  429. #endif
  430. unsigned ecx = cpuid_ecx(0x80000008);
  431. c->x86_max_cores = (ecx & 0xff) + 1;
  432. /* CPU telling us the core id bits shift? */
  433. bits = (ecx >> 12) & 0xF;
  434. /* Otherwise recompute */
  435. if (bits == 0) {
  436. while ((1 << bits) < c->x86_max_cores)
  437. bits++;
  438. }
  439. /* Low order bits define the core id (index of core in socket) */
  440. c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
  441. /* Convert the APIC ID into the socket ID */
  442. c->phys_proc_id = phys_pkg_id(bits);
  443. #ifdef CONFIG_NUMA
  444. node = c->phys_proc_id;
  445. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  446. node = apicid_to_node[apicid];
  447. if (!node_online(node)) {
  448. /* Two possibilities here:
  449. - The CPU is missing memory and no node was created.
  450. In that case try picking one from a nearby CPU
  451. - The APIC IDs differ from the HyperTransport node IDs
  452. which the K8 northbridge parsing fills in.
  453. Assume they are all increased by a constant offset,
  454. but in the same order as the HT nodeids.
  455. If that doesn't result in a usable node fall back to the
  456. path for the previous case. */
  457. int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
  458. if (ht_nodeid >= 0 &&
  459. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  460. node = apicid_to_node[ht_nodeid];
  461. /* Pick a nearby node */
  462. if (!node_online(node))
  463. node = nearby_node(apicid);
  464. }
  465. numa_set_node(cpu, node);
  466. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  467. #endif
  468. #endif
  469. }
  470. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  471. {
  472. unsigned level;
  473. #ifdef CONFIG_SMP
  474. unsigned long value;
  475. /*
  476. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  477. * bit 6 of msr C001_0015
  478. *
  479. * Errata 63 for SH-B3 steppings
  480. * Errata 122 for all steppings (F+ have it disabled by default)
  481. */
  482. if (c->x86 == 15) {
  483. rdmsrl(MSR_K8_HWCR, value);
  484. value |= 1 << 6;
  485. wrmsrl(MSR_K8_HWCR, value);
  486. }
  487. #endif
  488. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  489. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  490. clear_bit(0*32+31, &c->x86_capability);
  491. /* On C+ stepping K8 rep microcode works well for copy/memset */
  492. level = cpuid_eax(1);
  493. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
  494. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  495. if (c->x86 == 0x10)
  496. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  497. /* Enable workaround for FXSAVE leak */
  498. if (c->x86 >= 6)
  499. set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
  500. level = get_model_name(c);
  501. if (!level) {
  502. switch (c->x86) {
  503. case 15:
  504. /* Should distinguish Models here, but this is only
  505. a fallback anyways. */
  506. strcpy(c->x86_model_id, "Hammer");
  507. break;
  508. }
  509. }
  510. display_cacheinfo(c);
  511. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  512. if (c->x86_power & (1<<8))
  513. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  514. /* Multi core CPU? */
  515. if (c->extended_cpuid_level >= 0x80000008)
  516. amd_detect_cmp(c);
  517. if (c->extended_cpuid_level >= 0x80000006 &&
  518. (cpuid_edx(0x80000006) & 0xf000))
  519. num_cache_leaves = 4;
  520. else
  521. num_cache_leaves = 3;
  522. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  523. set_bit(X86_FEATURE_K8, &c->x86_capability);
  524. /* RDTSC can be speculated around */
  525. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  526. /* Family 10 doesn't support C states in MWAIT so don't use it */
  527. if (c->x86 == 0x10 && !force_mwait)
  528. clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
  529. }
  530. static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  531. {
  532. #ifdef CONFIG_SMP
  533. u32 eax, ebx, ecx, edx;
  534. int index_msb, core_bits;
  535. cpuid(1, &eax, &ebx, &ecx, &edx);
  536. if (!cpu_has(c, X86_FEATURE_HT))
  537. return;
  538. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  539. goto out;
  540. smp_num_siblings = (ebx & 0xff0000) >> 16;
  541. if (smp_num_siblings == 1) {
  542. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  543. } else if (smp_num_siblings > 1 ) {
  544. if (smp_num_siblings > NR_CPUS) {
  545. printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
  546. smp_num_siblings = 1;
  547. return;
  548. }
  549. index_msb = get_count_order(smp_num_siblings);
  550. c->phys_proc_id = phys_pkg_id(index_msb);
  551. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  552. index_msb = get_count_order(smp_num_siblings) ;
  553. core_bits = get_count_order(c->x86_max_cores);
  554. c->cpu_core_id = phys_pkg_id(index_msb) &
  555. ((1 << core_bits) - 1);
  556. }
  557. out:
  558. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  559. printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
  560. printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
  561. }
  562. #endif
  563. }
  564. /*
  565. * find out the number of processor cores on the die
  566. */
  567. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  568. {
  569. unsigned int eax, t;
  570. if (c->cpuid_level < 4)
  571. return 1;
  572. cpuid_count(4, 0, &eax, &t, &t, &t);
  573. if (eax & 0x1f)
  574. return ((eax >> 26) + 1);
  575. else
  576. return 1;
  577. }
  578. static void srat_detect_node(void)
  579. {
  580. #ifdef CONFIG_NUMA
  581. unsigned node;
  582. int cpu = smp_processor_id();
  583. int apicid = hard_smp_processor_id();
  584. /* Don't do the funky fallback heuristics the AMD version employs
  585. for now. */
  586. node = apicid_to_node[apicid];
  587. if (node == NUMA_NO_NODE)
  588. node = first_node(node_online_map);
  589. numa_set_node(cpu, node);
  590. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  591. #endif
  592. }
  593. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  594. {
  595. /* Cache sizes */
  596. unsigned n;
  597. init_intel_cacheinfo(c);
  598. if (c->cpuid_level > 9 ) {
  599. unsigned eax = cpuid_eax(10);
  600. /* Check for version and the number of counters */
  601. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  602. set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
  603. }
  604. if (cpu_has_ds) {
  605. unsigned int l1, l2;
  606. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  607. if (!(l1 & (1<<11)))
  608. set_bit(X86_FEATURE_BTS, c->x86_capability);
  609. if (!(l1 & (1<<12)))
  610. set_bit(X86_FEATURE_PEBS, c->x86_capability);
  611. }
  612. n = c->extended_cpuid_level;
  613. if (n >= 0x80000008) {
  614. unsigned eax = cpuid_eax(0x80000008);
  615. c->x86_virt_bits = (eax >> 8) & 0xff;
  616. c->x86_phys_bits = eax & 0xff;
  617. /* CPUID workaround for Intel 0F34 CPU */
  618. if (c->x86_vendor == X86_VENDOR_INTEL &&
  619. c->x86 == 0xF && c->x86_model == 0x3 &&
  620. c->x86_mask == 0x4)
  621. c->x86_phys_bits = 36;
  622. }
  623. if (c->x86 == 15)
  624. c->x86_cache_alignment = c->x86_clflush_size * 2;
  625. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  626. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  627. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  628. if (c->x86 == 6)
  629. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  630. if (c->x86 == 15)
  631. set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  632. else
  633. clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  634. c->x86_max_cores = intel_num_cpu_cores(c);
  635. srat_detect_node();
  636. }
  637. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  638. {
  639. char *v = c->x86_vendor_id;
  640. if (!strcmp(v, "AuthenticAMD"))
  641. c->x86_vendor = X86_VENDOR_AMD;
  642. else if (!strcmp(v, "GenuineIntel"))
  643. c->x86_vendor = X86_VENDOR_INTEL;
  644. else
  645. c->x86_vendor = X86_VENDOR_UNKNOWN;
  646. }
  647. struct cpu_model_info {
  648. int vendor;
  649. int family;
  650. char *model_names[16];
  651. };
  652. /* Do some early cpuid on the boot CPU to get some parameter that are
  653. needed before check_bugs. Everything advanced is in identify_cpu
  654. below. */
  655. void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  656. {
  657. u32 tfms;
  658. c->loops_per_jiffy = loops_per_jiffy;
  659. c->x86_cache_size = -1;
  660. c->x86_vendor = X86_VENDOR_UNKNOWN;
  661. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  662. c->x86_vendor_id[0] = '\0'; /* Unset */
  663. c->x86_model_id[0] = '\0'; /* Unset */
  664. c->x86_clflush_size = 64;
  665. c->x86_cache_alignment = c->x86_clflush_size;
  666. c->x86_max_cores = 1;
  667. c->extended_cpuid_level = 0;
  668. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  669. /* Get vendor name */
  670. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  671. (unsigned int *)&c->x86_vendor_id[0],
  672. (unsigned int *)&c->x86_vendor_id[8],
  673. (unsigned int *)&c->x86_vendor_id[4]);
  674. get_cpu_vendor(c);
  675. /* Initialize the standard set of capabilities */
  676. /* Note that the vendor-specific code below might override */
  677. /* Intel-defined flags: level 0x00000001 */
  678. if (c->cpuid_level >= 0x00000001) {
  679. __u32 misc;
  680. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  681. &c->x86_capability[0]);
  682. c->x86 = (tfms >> 8) & 0xf;
  683. c->x86_model = (tfms >> 4) & 0xf;
  684. c->x86_mask = tfms & 0xf;
  685. if (c->x86 == 0xf)
  686. c->x86 += (tfms >> 20) & 0xff;
  687. if (c->x86 >= 0x6)
  688. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  689. if (c->x86_capability[0] & (1<<19))
  690. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  691. } else {
  692. /* Have CPUID level 0 only - unheard of */
  693. c->x86 = 4;
  694. }
  695. #ifdef CONFIG_SMP
  696. c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
  697. #endif
  698. }
  699. /*
  700. * This does the hard work of actually picking apart the CPU stuff...
  701. */
  702. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  703. {
  704. int i;
  705. u32 xlvl;
  706. early_identify_cpu(c);
  707. /* AMD-defined flags: level 0x80000001 */
  708. xlvl = cpuid_eax(0x80000000);
  709. c->extended_cpuid_level = xlvl;
  710. if ((xlvl & 0xffff0000) == 0x80000000) {
  711. if (xlvl >= 0x80000001) {
  712. c->x86_capability[1] = cpuid_edx(0x80000001);
  713. c->x86_capability[6] = cpuid_ecx(0x80000001);
  714. }
  715. if (xlvl >= 0x80000004)
  716. get_model_name(c); /* Default name */
  717. }
  718. /* Transmeta-defined flags: level 0x80860001 */
  719. xlvl = cpuid_eax(0x80860000);
  720. if ((xlvl & 0xffff0000) == 0x80860000) {
  721. /* Don't set x86_cpuid_level here for now to not confuse. */
  722. if (xlvl >= 0x80860001)
  723. c->x86_capability[2] = cpuid_edx(0x80860001);
  724. }
  725. init_scattered_cpuid_features(c);
  726. c->apicid = phys_pkg_id(0);
  727. /*
  728. * Vendor-specific initialization. In this section we
  729. * canonicalize the feature flags, meaning if there are
  730. * features a certain CPU supports which CPUID doesn't
  731. * tell us, CPUID claiming incorrect flags, or other bugs,
  732. * we handle them here.
  733. *
  734. * At the end of this section, c->x86_capability better
  735. * indicate the features this CPU genuinely supports!
  736. */
  737. switch (c->x86_vendor) {
  738. case X86_VENDOR_AMD:
  739. init_amd(c);
  740. break;
  741. case X86_VENDOR_INTEL:
  742. init_intel(c);
  743. break;
  744. case X86_VENDOR_UNKNOWN:
  745. default:
  746. display_cacheinfo(c);
  747. break;
  748. }
  749. select_idle_routine(c);
  750. detect_ht(c);
  751. /*
  752. * On SMP, boot_cpu_data holds the common feature set between
  753. * all CPUs; so make sure that we indicate which features are
  754. * common between the CPUs. The first time this routine gets
  755. * executed, c == &boot_cpu_data.
  756. */
  757. if (c != &boot_cpu_data) {
  758. /* AND the already accumulated flags with these */
  759. for (i = 0 ; i < NCAPINTS ; i++)
  760. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  761. }
  762. #ifdef CONFIG_X86_MCE
  763. mcheck_init(c);
  764. #endif
  765. if (c != &boot_cpu_data)
  766. mtrr_ap_init();
  767. #ifdef CONFIG_NUMA
  768. numa_add_cpu(smp_processor_id());
  769. #endif
  770. }
  771. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  772. {
  773. if (c->x86_model_id[0])
  774. printk("%s", c->x86_model_id);
  775. if (c->x86_mask || c->cpuid_level >= 0)
  776. printk(" stepping %02x\n", c->x86_mask);
  777. else
  778. printk("\n");
  779. }
  780. /*
  781. * Get CPU information for use by the procfs.
  782. */
  783. static int show_cpuinfo(struct seq_file *m, void *v)
  784. {
  785. struct cpuinfo_x86 *c = v;
  786. /*
  787. * These flag bits must match the definitions in <asm/cpufeature.h>.
  788. * NULL means this bit is undefined or reserved; either way it doesn't
  789. * have meaning as far as Linux is concerned. Note that it's important
  790. * to realize there is a difference between this table and CPUID -- if
  791. * applications want to get the raw CPUID data, they should access
  792. * /dev/cpu/<cpu_nr>/cpuid instead.
  793. */
  794. static char *x86_cap_flags[] = {
  795. /* Intel-defined */
  796. "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
  797. "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
  798. "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
  799. "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
  800. /* AMD-defined */
  801. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  802. NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
  803. NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
  804. NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
  805. "3dnowext", "3dnow",
  806. /* Transmeta-defined */
  807. "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
  808. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  809. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  810. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  811. /* Other (Linux-defined) */
  812. "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
  813. NULL, NULL, NULL, NULL,
  814. "constant_tsc", "up", NULL, "arch_perfmon",
  815. "pebs", "bts", NULL, "sync_rdtsc",
  816. "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  817. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  818. /* Intel-defined (#2) */
  819. "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
  820. "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
  821. NULL, NULL, "dca", NULL, NULL, NULL, NULL, "popcnt",
  822. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  823. /* VIA/Cyrix/Centaur-defined */
  824. NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
  825. "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
  826. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  827. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  828. /* AMD-defined (#2) */
  829. "lahf_lm", "cmp_legacy", "svm", "extapic", "cr8_legacy",
  830. "altmovcr8", "abm", "sse4a",
  831. "misalignsse", "3dnowprefetch",
  832. "osvw", "ibs", NULL, NULL, NULL, NULL,
  833. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  834. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  835. /* Auxiliary (Linux-defined) */
  836. "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  837. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  838. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  839. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  840. };
  841. static char *x86_power_flags[] = {
  842. "ts", /* temperature sensor */
  843. "fid", /* frequency id control */
  844. "vid", /* voltage id control */
  845. "ttp", /* thermal trip */
  846. "tm",
  847. "stc",
  848. "100mhzsteps",
  849. "hwpstate",
  850. "", /* tsc invariant mapped to constant_tsc */
  851. /* nothing */
  852. };
  853. #ifdef CONFIG_SMP
  854. if (!cpu_online(c-cpu_data))
  855. return 0;
  856. #endif
  857. seq_printf(m,"processor\t: %u\n"
  858. "vendor_id\t: %s\n"
  859. "cpu family\t: %d\n"
  860. "model\t\t: %d\n"
  861. "model name\t: %s\n",
  862. (unsigned)(c-cpu_data),
  863. c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
  864. c->x86,
  865. (int)c->x86_model,
  866. c->x86_model_id[0] ? c->x86_model_id : "unknown");
  867. if (c->x86_mask || c->cpuid_level >= 0)
  868. seq_printf(m, "stepping\t: %d\n", c->x86_mask);
  869. else
  870. seq_printf(m, "stepping\t: unknown\n");
  871. if (cpu_has(c,X86_FEATURE_TSC)) {
  872. unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
  873. if (!freq)
  874. freq = cpu_khz;
  875. seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
  876. freq / 1000, (freq % 1000));
  877. }
  878. /* Cache size */
  879. if (c->x86_cache_size >= 0)
  880. seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
  881. #ifdef CONFIG_SMP
  882. if (smp_num_siblings * c->x86_max_cores > 1) {
  883. int cpu = c - cpu_data;
  884. seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
  885. seq_printf(m, "siblings\t: %d\n", cpus_weight(cpu_core_map[cpu]));
  886. seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
  887. seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
  888. }
  889. #endif
  890. seq_printf(m,
  891. "fpu\t\t: yes\n"
  892. "fpu_exception\t: yes\n"
  893. "cpuid level\t: %d\n"
  894. "wp\t\t: yes\n"
  895. "flags\t\t:",
  896. c->cpuid_level);
  897. {
  898. int i;
  899. for ( i = 0 ; i < 32*NCAPINTS ; i++ )
  900. if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
  901. seq_printf(m, " %s", x86_cap_flags[i]);
  902. }
  903. seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
  904. c->loops_per_jiffy/(500000/HZ),
  905. (c->loops_per_jiffy/(5000/HZ)) % 100);
  906. if (c->x86_tlbsize > 0)
  907. seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
  908. seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
  909. seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
  910. seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
  911. c->x86_phys_bits, c->x86_virt_bits);
  912. seq_printf(m, "power management:");
  913. {
  914. unsigned i;
  915. for (i = 0; i < 32; i++)
  916. if (c->x86_power & (1 << i)) {
  917. if (i < ARRAY_SIZE(x86_power_flags) &&
  918. x86_power_flags[i])
  919. seq_printf(m, "%s%s",
  920. x86_power_flags[i][0]?" ":"",
  921. x86_power_flags[i]);
  922. else
  923. seq_printf(m, " [%d]", i);
  924. }
  925. }
  926. seq_printf(m, "\n\n");
  927. return 0;
  928. }
  929. static void *c_start(struct seq_file *m, loff_t *pos)
  930. {
  931. return *pos < NR_CPUS ? cpu_data + *pos : NULL;
  932. }
  933. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  934. {
  935. ++*pos;
  936. return c_start(m, pos);
  937. }
  938. static void c_stop(struct seq_file *m, void *v)
  939. {
  940. }
  941. struct seq_operations cpuinfo_op = {
  942. .start =c_start,
  943. .next = c_next,
  944. .stop = c_stop,
  945. .show = show_cpuinfo,
  946. };