Kconfig 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. select SH_WRITETHROUGH if !CPU_SH2A
  6. bool
  7. config CPU_SH2A
  8. bool
  9. select CPU_SH2
  10. config CPU_SH3
  11. bool
  12. select CPU_HAS_INTEVT
  13. select CPU_HAS_SR_RB
  14. config CPU_SH4
  15. bool
  16. select CPU_HAS_INTEVT
  17. select CPU_HAS_SR_RB
  18. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  19. config CPU_SH4A
  20. bool
  21. select CPU_SH4
  22. config CPU_SH4AL_DSP
  23. bool
  24. select CPU_SH4A
  25. select CPU_HAS_DSP
  26. config CPU_SUBTYPE_ST40
  27. bool
  28. select CPU_SH4
  29. select CPU_HAS_INTC2_IRQ
  30. config CPU_SHX2
  31. bool
  32. config CPU_SHX3
  33. bool
  34. choice
  35. prompt "Processor sub-type selection"
  36. #
  37. # Processor subtypes
  38. #
  39. # SH-2 Processor Support
  40. config CPU_SUBTYPE_SH7619
  41. bool "Support SH7619 processor"
  42. select CPU_SH2
  43. select CPU_HAS_IPR_IRQ
  44. # SH-2A Processor Support
  45. config CPU_SUBTYPE_SH7206
  46. bool "Support SH7206 processor"
  47. select CPU_SH2A
  48. select CPU_HAS_IPR_IRQ
  49. # SH-3 Processor Support
  50. config CPU_SUBTYPE_SH7705
  51. bool "Support SH7705 processor"
  52. select CPU_SH3
  53. select CPU_HAS_IPR_IRQ
  54. config CPU_SUBTYPE_SH7706
  55. bool "Support SH7706 processor"
  56. select CPU_SH3
  57. select CPU_HAS_IPR_IRQ
  58. help
  59. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  60. config CPU_SUBTYPE_SH7707
  61. bool "Support SH7707 processor"
  62. select CPU_SH3
  63. help
  64. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  65. config CPU_SUBTYPE_SH7708
  66. bool "Support SH7708 processor"
  67. select CPU_SH3
  68. help
  69. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  70. if you have a 100 Mhz SH-3 HD6417708R CPU.
  71. config CPU_SUBTYPE_SH7709
  72. bool "Support SH7709 processor"
  73. select CPU_SH3
  74. select CPU_HAS_IPR_IRQ
  75. help
  76. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  77. config CPU_SUBTYPE_SH7710
  78. bool "Support SH7710 processor"
  79. select CPU_SH3
  80. select CPU_HAS_IPR_IRQ
  81. select CPU_HAS_DSP
  82. help
  83. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  84. config CPU_SUBTYPE_SH7712
  85. bool "Support SH7712 processor"
  86. select CPU_SH3
  87. select CPU_HAS_IPR_IRQ
  88. select CPU_HAS_DSP
  89. help
  90. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  91. # SH-4 Processor Support
  92. config CPU_SUBTYPE_SH7750
  93. bool "Support SH7750 processor"
  94. select CPU_SH4
  95. select CPU_HAS_INTC_IRQ
  96. help
  97. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  98. config CPU_SUBTYPE_SH7091
  99. bool "Support SH7091 processor"
  100. select CPU_SH4
  101. select CPU_HAS_INTC_IRQ
  102. help
  103. Select SH7091 if you have an SH-4 based Sega device (such as
  104. the Dreamcast, Naomi, and Naomi 2).
  105. config CPU_SUBTYPE_SH7750R
  106. bool "Support SH7750R processor"
  107. select CPU_SH4
  108. select CPU_HAS_INTC_IRQ
  109. config CPU_SUBTYPE_SH7750S
  110. bool "Support SH7750S processor"
  111. select CPU_SH4
  112. select CPU_HAS_INTC_IRQ
  113. config CPU_SUBTYPE_SH7751
  114. bool "Support SH7751 processor"
  115. select CPU_SH4
  116. select CPU_HAS_INTC_IRQ
  117. help
  118. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  119. or if you have a HD6417751R CPU.
  120. config CPU_SUBTYPE_SH7751R
  121. bool "Support SH7751R processor"
  122. select CPU_SH4
  123. select CPU_HAS_INTC_IRQ
  124. config CPU_SUBTYPE_SH7760
  125. bool "Support SH7760 processor"
  126. select CPU_SH4
  127. select CPU_HAS_INTC2_IRQ
  128. select CPU_HAS_IPR_IRQ
  129. config CPU_SUBTYPE_SH4_202
  130. bool "Support SH4-202 processor"
  131. select CPU_SH4
  132. # ST40 Processor Support
  133. config CPU_SUBTYPE_ST40STB1
  134. bool "Support ST40STB1/ST40RA processors"
  135. select CPU_SUBTYPE_ST40
  136. help
  137. Select ST40STB1 if you have a ST40RA CPU.
  138. This was previously called the ST40STB1, hence the option name.
  139. config CPU_SUBTYPE_ST40GX1
  140. bool "Support ST40GX1 processor"
  141. select CPU_SUBTYPE_ST40
  142. help
  143. Select ST40GX1 if you have a ST40GX1 CPU.
  144. # SH-4A Processor Support
  145. config CPU_SUBTYPE_SH7770
  146. bool "Support SH7770 processor"
  147. select CPU_SH4A
  148. config CPU_SUBTYPE_SH7780
  149. bool "Support SH7780 processor"
  150. select CPU_SH4A
  151. select CPU_HAS_INTC_IRQ
  152. config CPU_SUBTYPE_SH7785
  153. bool "Support SH7785 processor"
  154. select CPU_SH4A
  155. select CPU_SHX2
  156. select CPU_HAS_INTC2_IRQ
  157. config CPU_SUBTYPE_SHX3
  158. bool "Support SH-X3 processor"
  159. select CPU_SH4A
  160. select CPU_SHX3
  161. select CPU_HAS_INTC2_IRQ
  162. # SH4AL-DSP Processor Support
  163. config CPU_SUBTYPE_SH7343
  164. bool "Support SH7343 processor"
  165. select CPU_SH4AL_DSP
  166. config CPU_SUBTYPE_SH7722
  167. bool "Support SH7722 processor"
  168. select CPU_SH4AL_DSP
  169. select CPU_SHX2
  170. select CPU_HAS_INTC_IRQ
  171. select ARCH_SPARSEMEM_ENABLE
  172. select SYS_SUPPORTS_NUMA
  173. endchoice
  174. menu "Memory management options"
  175. config QUICKLIST
  176. def_bool y
  177. config MMU
  178. bool "Support for memory management hardware"
  179. depends on !CPU_SH2
  180. default y
  181. help
  182. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  183. boot on these systems, this option must not be set.
  184. On other systems (such as the SH-3 and 4) where an MMU exists,
  185. turning this off will boot the kernel on these machines with the
  186. MMU implicitly switched off.
  187. config PAGE_OFFSET
  188. hex
  189. default "0x80000000" if MMU
  190. default "0x00000000"
  191. config MEMORY_START
  192. hex "Physical memory start address"
  193. default "0x08000000"
  194. ---help---
  195. Computers built with Hitachi SuperH processors always
  196. map the ROM starting at address zero. But the processor
  197. does not specify the range that RAM takes.
  198. The physical memory (RAM) start address will be automatically
  199. set to 08000000. Other platforms, such as the Solution Engine
  200. boards typically map RAM at 0C000000.
  201. Tweak this only when porting to a new machine which does not
  202. already have a defconfig. Changing it from the known correct
  203. value on any of the known systems will only lead to disaster.
  204. config MEMORY_SIZE
  205. hex "Physical memory size"
  206. default "0x00400000"
  207. help
  208. This sets the default memory size assumed by your SH kernel. It can
  209. be overridden as normal by the 'mem=' argument on the kernel command
  210. line. If unsure, consult your board specifications or just leave it
  211. as 0x00400000 which was the default value before this became
  212. configurable.
  213. config 32BIT
  214. bool "Support 32-bit physical addressing through PMB"
  215. depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
  216. default y
  217. help
  218. If you say Y here, physical addressing will be extended to
  219. 32-bits through the SH-4A PMB. If this is not set, legacy
  220. 29-bit physical addressing will be used.
  221. config X2TLB
  222. bool "Enable extended TLB mode"
  223. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  224. help
  225. Selecting this option will enable the extended mode of the SH-X2
  226. TLB. For legacy SH-X behaviour and interoperability, say N. For
  227. all of the fun new features and a willingless to submit bug reports,
  228. say Y.
  229. config VSYSCALL
  230. bool "Support vsyscall page"
  231. depends on MMU
  232. default y
  233. help
  234. This will enable support for the kernel mapping a vDSO page
  235. in process space, and subsequently handing down the entry point
  236. to the libc through the ELF auxiliary vector.
  237. From the kernel side this is used for the signal trampoline.
  238. For systems with an MMU that can afford to give up a page,
  239. (the default value) say Y.
  240. config NUMA
  241. bool "Non Uniform Memory Access (NUMA) Support"
  242. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  243. default n
  244. help
  245. Some SH systems have many various memories scattered around
  246. the address space, each with varying latencies. This enables
  247. support for these blocks by binding them to nodes and allowing
  248. memory policies to be used for prioritizing and controlling
  249. allocation behaviour.
  250. config NODES_SHIFT
  251. int
  252. default "1"
  253. depends on NEED_MULTIPLE_NODES
  254. config ARCH_FLATMEM_ENABLE
  255. def_bool y
  256. depends on !NUMA
  257. config ARCH_SPARSEMEM_ENABLE
  258. def_bool y
  259. select SPARSEMEM_STATIC
  260. config ARCH_SPARSEMEM_DEFAULT
  261. def_bool y
  262. config MAX_ACTIVE_REGIONS
  263. int
  264. default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
  265. default "1"
  266. config ARCH_POPULATES_NODE_MAP
  267. def_bool y
  268. config ARCH_SELECT_MEMORY_MODEL
  269. def_bool y
  270. config ARCH_ENABLE_MEMORY_HOTPLUG
  271. def_bool y
  272. depends on SPARSEMEM
  273. config ARCH_MEMORY_PROBE
  274. def_bool y
  275. depends on MEMORY_HOTPLUG
  276. choice
  277. prompt "Kernel page size"
  278. default PAGE_SIZE_4KB
  279. config PAGE_SIZE_4KB
  280. bool "4kB"
  281. help
  282. This is the default page size used by all SuperH CPUs.
  283. config PAGE_SIZE_8KB
  284. bool "8kB"
  285. depends on EXPERIMENTAL && X2TLB
  286. help
  287. This enables 8kB pages as supported by SH-X2 and later MMUs.
  288. config PAGE_SIZE_64KB
  289. bool "64kB"
  290. depends on EXPERIMENTAL && CPU_SH4
  291. help
  292. This enables support for 64kB pages, possible on all SH-4
  293. CPUs and later. Highly experimental, not recommended.
  294. endchoice
  295. choice
  296. prompt "HugeTLB page size"
  297. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  298. default HUGETLB_PAGE_SIZE_64K
  299. config HUGETLB_PAGE_SIZE_64K
  300. bool "64kB"
  301. config HUGETLB_PAGE_SIZE_256K
  302. bool "256kB"
  303. depends on X2TLB
  304. config HUGETLB_PAGE_SIZE_1MB
  305. bool "1MB"
  306. config HUGETLB_PAGE_SIZE_4MB
  307. bool "4MB"
  308. depends on X2TLB
  309. config HUGETLB_PAGE_SIZE_64MB
  310. bool "64MB"
  311. depends on X2TLB
  312. endchoice
  313. source "mm/Kconfig"
  314. endmenu
  315. menu "Cache configuration"
  316. config SH7705_CACHE_32KB
  317. bool "Enable 32KB cache size for SH7705"
  318. depends on CPU_SUBTYPE_SH7705
  319. default y
  320. config SH_DIRECT_MAPPED
  321. bool "Use direct-mapped caching"
  322. default n
  323. help
  324. Selecting this option will configure the caches to be direct-mapped,
  325. even if the cache supports a 2 or 4-way mode. This is useful primarily
  326. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  327. SH4-202, SH4-501, etc.)
  328. Turn this option off for platforms that do not have a direct-mapped
  329. cache, and you have no need to run the caches in such a configuration.
  330. config SH_WRITETHROUGH
  331. bool "Use write-through caching"
  332. help
  333. Selecting this option will configure the caches in write-through
  334. mode, as opposed to the default write-back configuration.
  335. Since there's sill some aliasing issues on SH-4, this option will
  336. unfortunately still require the majority of flushing functions to
  337. be implemented to deal with aliasing.
  338. If unsure, say N.
  339. endmenu