entry.S 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  49. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  50. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING)
  52. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  53. STACK_SIZE = 1 << STACK_SHIFT
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. l %r1,BASED(.Ltrace_irq_on)
  58. basr %r14,%r1
  59. .endm
  60. .macro TRACE_IRQS_OFF
  61. l %r1,BASED(.Ltrace_irq_off)
  62. basr %r14,%r1
  63. .endm
  64. #else
  65. #define TRACE_IRQS_ON
  66. #define TRACE_IRQS_OFF
  67. #endif
  68. /*
  69. * Register usage in interrupt handlers:
  70. * R9 - pointer to current task structure
  71. * R13 - pointer to literal pool
  72. * R14 - return register for function calls
  73. * R15 - kernel stack pointer
  74. */
  75. .macro STORE_TIMER lc_offset
  76. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  77. stpt \lc_offset
  78. #endif
  79. .endm
  80. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  81. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  82. lm %r10,%r11,\lc_from
  83. sl %r10,\lc_to
  84. sl %r11,\lc_to+4
  85. bc 3,BASED(0f)
  86. sl %r10,BASED(.Lc_1)
  87. 0: al %r10,\lc_sum
  88. al %r11,\lc_sum+4
  89. bc 12,BASED(1f)
  90. al %r10,BASED(.Lc_1)
  91. 1: stm %r10,%r11,\lc_sum
  92. .endm
  93. #endif
  94. .macro SAVE_ALL_BASE savearea
  95. stm %r12,%r15,\savearea
  96. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  97. .endm
  98. .macro SAVE_ALL_SVC psworg,savearea
  99. la %r12,\psworg
  100. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  101. .endm
  102. .macro SAVE_ALL_SYNC psworg,savearea
  103. la %r12,\psworg
  104. tm \psworg+1,0x01 # test problem state bit
  105. bz BASED(2f) # skip stack setup save
  106. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  107. #ifdef CONFIG_CHECK_STACK
  108. b BASED(3f)
  109. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  110. bz BASED(stack_overflow)
  111. 3:
  112. #endif
  113. 2:
  114. .endm
  115. .macro SAVE_ALL_ASYNC psworg,savearea
  116. la %r12,\psworg
  117. tm \psworg+1,0x01 # test problem state bit
  118. bnz BASED(1f) # from user -> load async stack
  119. clc \psworg+4(4),BASED(.Lcritical_end)
  120. bhe BASED(0f)
  121. clc \psworg+4(4),BASED(.Lcritical_start)
  122. bl BASED(0f)
  123. l %r14,BASED(.Lcleanup_critical)
  124. basr %r14,%r14
  125. tm 1(%r12),0x01 # retest problem state after cleanup
  126. bnz BASED(1f)
  127. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  128. slr %r14,%r15
  129. sra %r14,STACK_SHIFT
  130. be BASED(2f)
  131. 1: l %r15,__LC_ASYNC_STACK
  132. #ifdef CONFIG_CHECK_STACK
  133. b BASED(3f)
  134. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  135. bz BASED(stack_overflow)
  136. 3:
  137. #endif
  138. 2:
  139. .endm
  140. .macro CREATE_STACK_FRAME psworg,savearea
  141. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  142. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  143. la %r12,\psworg
  144. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  145. icm %r12,12,__LC_SVC_ILC
  146. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  147. st %r12,SP_ILC(%r15)
  148. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  149. la %r12,0
  150. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  151. .endm
  152. .macro RESTORE_ALL psworg,sync
  153. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  154. .if !\sync
  155. ni \psworg+1,0xfd # clear wait state bit
  156. .endif
  157. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  158. STORE_TIMER __LC_EXIT_TIMER
  159. lpsw \psworg # back to caller
  160. .endm
  161. /*
  162. * Scheduler resume function, called by switch_to
  163. * gpr2 = (task_struct *) prev
  164. * gpr3 = (task_struct *) next
  165. * Returns:
  166. * gpr2 = prev
  167. */
  168. .globl __switch_to
  169. __switch_to:
  170. basr %r1,0
  171. __switch_to_base:
  172. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  173. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  174. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  175. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  176. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  177. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  178. __switch_to_noper:
  179. l %r4,__THREAD_info(%r2) # get thread_info of prev
  180. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  181. bz __switch_to_no_mcck-__switch_to_base(%r1)
  182. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  183. l %r4,__THREAD_info(%r3) # get thread_info of next
  184. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  185. __switch_to_no_mcck:
  186. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  187. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  188. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  189. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  190. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  191. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  192. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  193. st %r3,__LC_THREAD_INFO
  194. ahi %r3,STACK_SIZE
  195. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  196. br %r14
  197. __critical_start:
  198. /*
  199. * SVC interrupt handler routine. System calls are synchronous events and
  200. * are executed with interrupts enabled.
  201. */
  202. .globl system_call
  203. system_call:
  204. STORE_TIMER __LC_SYNC_ENTER_TIMER
  205. sysc_saveall:
  206. SAVE_ALL_BASE __LC_SAVE_AREA
  207. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  208. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  209. lh %r7,0x8a # get svc number from lowcore
  210. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  211. sysc_vtime:
  212. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  213. bz BASED(sysc_do_svc)
  214. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  215. sysc_stime:
  216. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  217. sysc_update:
  218. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  219. #endif
  220. sysc_do_svc:
  221. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  222. sla %r7,2 # *4 and test for svc 0
  223. bnz BASED(sysc_nr_ok) # svc number > 0
  224. # svc 0: system call number in %r1
  225. cl %r1,BASED(.Lnr_syscalls)
  226. bnl BASED(sysc_nr_ok)
  227. lr %r7,%r1 # copy svc number to %r7
  228. sla %r7,2 # *4
  229. sysc_nr_ok:
  230. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  231. sysc_do_restart:
  232. l %r8,BASED(.Lsysc_table)
  233. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  234. l %r8,0(%r7,%r8) # get system call addr.
  235. bnz BASED(sysc_tracesys)
  236. basr %r14,%r8 # call sys_xxxx
  237. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  238. sysc_return:
  239. tm SP_PSW+1(%r15),0x01 # returning to user ?
  240. bno BASED(sysc_leave)
  241. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  242. bnz BASED(sysc_work) # there is work to do (signals etc.)
  243. sysc_leave:
  244. RESTORE_ALL __LC_RETURN_PSW,1
  245. #
  246. # recheck if there is more work to do
  247. #
  248. sysc_work_loop:
  249. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  250. bz BASED(sysc_leave) # there is no work to do
  251. #
  252. # One of the work bits is on. Find out which one.
  253. #
  254. sysc_work:
  255. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  256. bo BASED(sysc_mcck_pending)
  257. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  258. bo BASED(sysc_reschedule)
  259. tm __TI_flags+3(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  260. bnz BASED(sysc_sigpending)
  261. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  262. bo BASED(sysc_restart)
  263. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  264. bo BASED(sysc_singlestep)
  265. b BASED(sysc_leave)
  266. #
  267. # _TIF_NEED_RESCHED is set, call schedule
  268. #
  269. sysc_reschedule:
  270. l %r1,BASED(.Lschedule)
  271. la %r14,BASED(sysc_work_loop)
  272. br %r1 # call scheduler
  273. #
  274. # _TIF_MCCK_PENDING is set, call handler
  275. #
  276. sysc_mcck_pending:
  277. l %r1,BASED(.Ls390_handle_mcck)
  278. la %r14,BASED(sysc_work_loop)
  279. br %r1 # TIF bit will be cleared by handler
  280. #
  281. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  282. #
  283. sysc_sigpending:
  284. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  285. la %r2,SP_PTREGS(%r15) # load pt_regs
  286. l %r1,BASED(.Ldo_signal)
  287. basr %r14,%r1 # call do_signal
  288. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  289. bo BASED(sysc_restart)
  290. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  291. bo BASED(sysc_singlestep)
  292. b BASED(sysc_work_loop)
  293. #
  294. # _TIF_RESTART_SVC is set, set up registers and restart svc
  295. #
  296. sysc_restart:
  297. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  298. l %r7,SP_R2(%r15) # load new svc number
  299. sla %r7,2
  300. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  301. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  302. b BASED(sysc_do_restart) # restart svc
  303. #
  304. # _TIF_SINGLE_STEP is set, call do_single_step
  305. #
  306. sysc_singlestep:
  307. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  308. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  309. la %r2,SP_PTREGS(%r15) # address of register-save area
  310. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  311. la %r14,BASED(sysc_return) # load adr. of system return
  312. br %r1 # branch to do_single_step
  313. #
  314. # call trace before and after sys_call
  315. #
  316. sysc_tracesys:
  317. l %r1,BASED(.Ltrace)
  318. la %r2,SP_PTREGS(%r15) # load pt_regs
  319. la %r3,0
  320. srl %r7,2
  321. st %r7,SP_R2(%r15)
  322. basr %r14,%r1
  323. clc SP_R2(4,%r15),BASED(.Lnr_syscalls)
  324. bnl BASED(sysc_tracenogo)
  325. l %r8,BASED(.Lsysc_table)
  326. l %r7,SP_R2(%r15) # strace might have changed the
  327. sll %r7,2 # system call
  328. l %r8,0(%r7,%r8)
  329. sysc_tracego:
  330. lm %r3,%r6,SP_R3(%r15)
  331. l %r2,SP_ORIG_R2(%r15)
  332. basr %r14,%r8 # call sys_xxx
  333. st %r2,SP_R2(%r15) # store return value
  334. sysc_tracenogo:
  335. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  336. bz BASED(sysc_return)
  337. l %r1,BASED(.Ltrace)
  338. la %r2,SP_PTREGS(%r15) # load pt_regs
  339. la %r3,1
  340. la %r14,BASED(sysc_return)
  341. br %r1
  342. #
  343. # a new process exits the kernel with ret_from_fork
  344. #
  345. .globl ret_from_fork
  346. ret_from_fork:
  347. l %r13,__LC_SVC_NEW_PSW+4
  348. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  349. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  350. bo BASED(0f)
  351. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  352. 0: l %r1,BASED(.Lschedtail)
  353. basr %r14,%r1
  354. TRACE_IRQS_ON
  355. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  356. b BASED(sysc_return)
  357. #
  358. # kernel_execve function needs to deal with pt_regs that is not
  359. # at the usual place
  360. #
  361. .globl kernel_execve
  362. kernel_execve:
  363. stm %r12,%r15,48(%r15)
  364. lr %r14,%r15
  365. l %r13,__LC_SVC_NEW_PSW+4
  366. s %r15,BASED(.Lc_spsize)
  367. st %r14,__SF_BACKCHAIN(%r15)
  368. la %r12,SP_PTREGS(%r15)
  369. xc 0(__PT_SIZE,%r12),0(%r12)
  370. l %r1,BASED(.Ldo_execve)
  371. lr %r5,%r12
  372. basr %r14,%r1
  373. ltr %r2,%r2
  374. be BASED(0f)
  375. a %r15,BASED(.Lc_spsize)
  376. lm %r12,%r15,48(%r15)
  377. br %r14
  378. # execve succeeded.
  379. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  380. l %r15,__LC_KERNEL_STACK # load ksp
  381. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  382. l %r9,__LC_THREAD_INFO
  383. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  384. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  385. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  386. l %r1,BASED(.Lexecve_tail)
  387. basr %r14,%r1
  388. b BASED(sysc_return)
  389. /*
  390. * Program check handler routine
  391. */
  392. .globl pgm_check_handler
  393. pgm_check_handler:
  394. /*
  395. * First we need to check for a special case:
  396. * Single stepping an instruction that disables the PER event mask will
  397. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  398. * For a single stepped SVC the program check handler gets control after
  399. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  400. * then handle the PER event. Therefore we update the SVC old PSW to point
  401. * to the pgm_check_handler and branch to the SVC handler after we checked
  402. * if we have to load the kernel stack register.
  403. * For every other possible cause for PER event without the PER mask set
  404. * we just ignore the PER event (FIXME: is there anything we have to do
  405. * for LPSW?).
  406. */
  407. STORE_TIMER __LC_SYNC_ENTER_TIMER
  408. SAVE_ALL_BASE __LC_SAVE_AREA
  409. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  410. bnz BASED(pgm_per) # got per exception -> special case
  411. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  412. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  413. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  414. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  415. bz BASED(pgm_no_vtime)
  416. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  417. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  418. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  419. pgm_no_vtime:
  420. #endif
  421. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  422. l %r3,__LC_PGM_ILC # load program interruption code
  423. la %r8,0x7f
  424. nr %r8,%r3
  425. pgm_do_call:
  426. l %r7,BASED(.Ljump_table)
  427. sll %r8,2
  428. l %r7,0(%r8,%r7) # load address of handler routine
  429. la %r2,SP_PTREGS(%r15) # address of register-save area
  430. la %r14,BASED(sysc_return)
  431. br %r7 # branch to interrupt-handler
  432. #
  433. # handle per exception
  434. #
  435. pgm_per:
  436. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  437. bnz BASED(pgm_per_std) # ok, normal per event from user space
  438. # ok its one of the special cases, now we need to find out which one
  439. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  440. be BASED(pgm_svcper)
  441. # no interesting special case, ignore PER event
  442. lm %r12,%r15,__LC_SAVE_AREA
  443. lpsw 0x28
  444. #
  445. # Normal per exception
  446. #
  447. pgm_per_std:
  448. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  449. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  450. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  451. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  452. bz BASED(pgm_no_vtime2)
  453. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  454. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  455. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  456. pgm_no_vtime2:
  457. #endif
  458. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  459. l %r1,__TI_task(%r9)
  460. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  461. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  462. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  463. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  464. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  465. bz BASED(kernel_per)
  466. l %r3,__LC_PGM_ILC # load program interruption code
  467. la %r8,0x7f
  468. nr %r8,%r3 # clear per-event-bit and ilc
  469. be BASED(sysc_return) # only per or per+check ?
  470. b BASED(pgm_do_call)
  471. #
  472. # it was a single stepped SVC that is causing all the trouble
  473. #
  474. pgm_svcper:
  475. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  476. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  477. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  478. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  479. bz BASED(pgm_no_vtime3)
  480. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  481. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  482. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  483. pgm_no_vtime3:
  484. #endif
  485. lh %r7,0x8a # get svc number from lowcore
  486. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  487. l %r1,__TI_task(%r9)
  488. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  489. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  490. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  491. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  492. TRACE_IRQS_ON
  493. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  494. b BASED(sysc_do_svc)
  495. #
  496. # per was called from kernel, must be kprobes
  497. #
  498. kernel_per:
  499. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  500. la %r2,SP_PTREGS(%r15) # address of register-save area
  501. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  502. la %r14,BASED(sysc_leave) # load adr. of system return
  503. br %r1 # branch to do_single_step
  504. /*
  505. * IO interrupt handler routine
  506. */
  507. .globl io_int_handler
  508. io_int_handler:
  509. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  510. stck __LC_INT_CLOCK
  511. SAVE_ALL_BASE __LC_SAVE_AREA+16
  512. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  513. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  514. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  515. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  516. bz BASED(io_no_vtime)
  517. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  518. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  519. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  520. io_no_vtime:
  521. #endif
  522. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  523. TRACE_IRQS_OFF
  524. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  525. la %r2,SP_PTREGS(%r15) # address of register-save area
  526. basr %r14,%r1 # branch to standard irq handler
  527. TRACE_IRQS_ON
  528. io_return:
  529. tm SP_PSW+1(%r15),0x01 # returning to user ?
  530. #ifdef CONFIG_PREEMPT
  531. bno BASED(io_preempt) # no -> check for preemptive scheduling
  532. #else
  533. bno BASED(io_leave) # no-> skip resched & signal
  534. #endif
  535. tm __TI_flags+3(%r9),_TIF_WORK_INT
  536. bnz BASED(io_work) # there is work to do (signals etc.)
  537. io_leave:
  538. RESTORE_ALL __LC_RETURN_PSW,0
  539. io_done:
  540. #ifdef CONFIG_PREEMPT
  541. io_preempt:
  542. icm %r0,15,__TI_precount(%r9)
  543. bnz BASED(io_leave)
  544. l %r1,SP_R15(%r15)
  545. s %r1,BASED(.Lc_spsize)
  546. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  547. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  548. lr %r15,%r1
  549. io_resume_loop:
  550. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  551. bno BASED(io_leave)
  552. mvc __TI_precount(4,%r9),BASED(.Lc_pactive)
  553. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  554. l %r1,BASED(.Lschedule)
  555. basr %r14,%r1 # call schedule
  556. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  557. xc __TI_precount(4,%r9),__TI_precount(%r9)
  558. b BASED(io_resume_loop)
  559. #endif
  560. #
  561. # switch to kernel stack, then check the TIF bits
  562. #
  563. io_work:
  564. l %r1,__LC_KERNEL_STACK
  565. s %r1,BASED(.Lc_spsize)
  566. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  567. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  568. lr %r15,%r1
  569. #
  570. # One of the work bits is on. Find out which one.
  571. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGMASK, _TIF_NEED_RESCHED
  572. # and _TIF_MCCK_PENDING
  573. #
  574. io_work_loop:
  575. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  576. bo BASED(io_mcck_pending)
  577. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  578. bo BASED(io_reschedule)
  579. tm __TI_flags+3(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  580. bnz BASED(io_sigpending)
  581. b BASED(io_leave)
  582. #
  583. # _TIF_MCCK_PENDING is set, call handler
  584. #
  585. io_mcck_pending:
  586. TRACE_IRQS_OFF
  587. l %r1,BASED(.Ls390_handle_mcck)
  588. basr %r14,%r1 # TIF bit will be cleared by handler
  589. TRACE_IRQS_ON
  590. b BASED(io_work_loop)
  591. #
  592. # _TIF_NEED_RESCHED is set, call schedule
  593. #
  594. io_reschedule:
  595. l %r1,BASED(.Lschedule)
  596. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  597. basr %r14,%r1 # call scheduler
  598. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  599. tm __TI_flags+3(%r9),_TIF_WORK_INT
  600. bz BASED(io_leave) # there is no work to do
  601. b BASED(io_work_loop)
  602. #
  603. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  604. #
  605. io_sigpending:
  606. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  607. la %r2,SP_PTREGS(%r15) # load pt_regs
  608. l %r1,BASED(.Ldo_signal)
  609. basr %r14,%r1 # call do_signal
  610. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  611. b BASED(io_work_loop)
  612. /*
  613. * External interrupt handler routine
  614. */
  615. .globl ext_int_handler
  616. ext_int_handler:
  617. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  618. stck __LC_INT_CLOCK
  619. SAVE_ALL_BASE __LC_SAVE_AREA+16
  620. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  621. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  622. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  623. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  624. bz BASED(ext_no_vtime)
  625. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  626. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  627. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  628. ext_no_vtime:
  629. #endif
  630. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  631. TRACE_IRQS_OFF
  632. la %r2,SP_PTREGS(%r15) # address of register-save area
  633. lh %r3,__LC_EXT_INT_CODE # get interruption code
  634. l %r1,BASED(.Ldo_extint)
  635. basr %r14,%r1
  636. TRACE_IRQS_ON
  637. b BASED(io_return)
  638. __critical_end:
  639. /*
  640. * Machine check handler routines
  641. */
  642. .globl mcck_int_handler
  643. mcck_int_handler:
  644. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  645. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  646. SAVE_ALL_BASE __LC_SAVE_AREA+32
  647. la %r12,__LC_MCK_OLD_PSW
  648. tm __LC_MCCK_CODE,0x80 # system damage?
  649. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  650. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  651. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  652. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  653. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  654. bo BASED(1f)
  655. la %r14,__LC_SYNC_ENTER_TIMER
  656. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  657. bl BASED(0f)
  658. la %r14,__LC_ASYNC_ENTER_TIMER
  659. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  660. bl BASED(0f)
  661. la %r14,__LC_EXIT_TIMER
  662. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  663. bl BASED(0f)
  664. la %r14,__LC_LAST_UPDATE_TIMER
  665. 0: spt 0(%r14)
  666. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  667. 1:
  668. #endif
  669. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  670. bno BASED(mcck_int_main) # no -> skip cleanup critical
  671. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  672. bnz BASED(mcck_int_main) # from user -> load async stack
  673. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  674. bhe BASED(mcck_int_main)
  675. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  676. bl BASED(mcck_int_main)
  677. l %r14,BASED(.Lcleanup_critical)
  678. basr %r14,%r14
  679. mcck_int_main:
  680. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  681. slr %r14,%r15
  682. sra %r14,PAGE_SHIFT
  683. be BASED(0f)
  684. l %r15,__LC_PANIC_STACK # load panic stack
  685. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  686. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  687. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  688. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  689. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  690. bz BASED(mcck_no_vtime)
  691. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  692. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  693. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  694. mcck_no_vtime:
  695. #endif
  696. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  697. la %r2,SP_PTREGS(%r15) # load pt_regs
  698. l %r1,BASED(.Ls390_mcck)
  699. basr %r14,%r1 # call machine check handler
  700. tm SP_PSW+1(%r15),0x01 # returning to user ?
  701. bno BASED(mcck_return)
  702. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  703. s %r1,BASED(.Lc_spsize)
  704. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  705. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  706. lr %r15,%r1
  707. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  708. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  709. bno BASED(mcck_return)
  710. TRACE_IRQS_OFF
  711. l %r1,BASED(.Ls390_handle_mcck)
  712. basr %r14,%r1 # call machine check handler
  713. TRACE_IRQS_ON
  714. mcck_return:
  715. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  716. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  717. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  718. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  719. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  720. bno BASED(0f)
  721. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  722. stpt __LC_EXIT_TIMER
  723. lpsw __LC_RETURN_MCCK_PSW # back to caller
  724. 0:
  725. #endif
  726. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  727. lpsw __LC_RETURN_MCCK_PSW # back to caller
  728. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  729. /*
  730. * Restart interruption handler, kick starter for additional CPUs
  731. */
  732. #ifdef CONFIG_SMP
  733. #ifndef CONFIG_HOTPLUG_CPU
  734. .section .init.text,"ax"
  735. #endif
  736. .globl restart_int_handler
  737. restart_int_handler:
  738. l %r15,__LC_SAVE_AREA+60 # load ksp
  739. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  740. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  741. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  742. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  743. basr %r14,0
  744. l %r14,restart_addr-.(%r14)
  745. br %r14 # branch to start_secondary
  746. restart_addr:
  747. .long start_secondary
  748. #ifndef CONFIG_HOTPLUG_CPU
  749. .previous
  750. #endif
  751. #else
  752. /*
  753. * If we do not run with SMP enabled, let the new CPU crash ...
  754. */
  755. .globl restart_int_handler
  756. restart_int_handler:
  757. basr %r1,0
  758. restart_base:
  759. lpsw restart_crash-restart_base(%r1)
  760. .align 8
  761. restart_crash:
  762. .long 0x000a0000,0x00000000
  763. restart_go:
  764. #endif
  765. #ifdef CONFIG_CHECK_STACK
  766. /*
  767. * The synchronous or the asynchronous stack overflowed. We are dead.
  768. * No need to properly save the registers, we are going to panic anyway.
  769. * Setup a pt_regs so that show_trace can provide a good call trace.
  770. */
  771. stack_overflow:
  772. l %r15,__LC_PANIC_STACK # change to panic stack
  773. sl %r15,BASED(.Lc_spsize)
  774. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  775. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  776. la %r1,__LC_SAVE_AREA
  777. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  778. be BASED(0f)
  779. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  780. be BASED(0f)
  781. la %r1,__LC_SAVE_AREA+16
  782. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  783. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  784. l %r1,BASED(1f) # branch to kernel_stack_overflow
  785. la %r2,SP_PTREGS(%r15) # load pt_regs
  786. br %r1
  787. 1: .long kernel_stack_overflow
  788. #endif
  789. cleanup_table_system_call:
  790. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  791. cleanup_table_sysc_return:
  792. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  793. cleanup_table_sysc_leave:
  794. .long sysc_leave + 0x80000000, sysc_work_loop + 0x80000000
  795. cleanup_table_sysc_work_loop:
  796. .long sysc_work_loop + 0x80000000, sysc_reschedule + 0x80000000
  797. cleanup_table_io_return:
  798. .long io_return + 0x80000000, io_leave + 0x80000000
  799. cleanup_table_io_leave:
  800. .long io_leave + 0x80000000, io_done + 0x80000000
  801. cleanup_table_io_work_loop:
  802. .long io_work_loop + 0x80000000, io_mcck_pending + 0x80000000
  803. cleanup_critical:
  804. clc 4(4,%r12),BASED(cleanup_table_system_call)
  805. bl BASED(0f)
  806. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  807. bl BASED(cleanup_system_call)
  808. 0:
  809. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  810. bl BASED(0f)
  811. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  812. bl BASED(cleanup_sysc_return)
  813. 0:
  814. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  815. bl BASED(0f)
  816. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  817. bl BASED(cleanup_sysc_leave)
  818. 0:
  819. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  820. bl BASED(0f)
  821. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  822. bl BASED(cleanup_sysc_return)
  823. 0:
  824. clc 4(4,%r12),BASED(cleanup_table_io_return)
  825. bl BASED(0f)
  826. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  827. bl BASED(cleanup_io_return)
  828. 0:
  829. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  830. bl BASED(0f)
  831. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  832. bl BASED(cleanup_io_leave)
  833. 0:
  834. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  835. bl BASED(0f)
  836. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  837. bl BASED(cleanup_io_return)
  838. 0:
  839. br %r14
  840. cleanup_system_call:
  841. mvc __LC_RETURN_PSW(8),0(%r12)
  842. c %r12,BASED(.Lmck_old_psw)
  843. be BASED(0f)
  844. la %r12,__LC_SAVE_AREA+16
  845. b BASED(1f)
  846. 0: la %r12,__LC_SAVE_AREA+32
  847. 1:
  848. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  849. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  850. bh BASED(0f)
  851. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  852. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  853. bhe BASED(cleanup_vtime)
  854. #endif
  855. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  856. bh BASED(0f)
  857. mvc __LC_SAVE_AREA(16),0(%r12)
  858. 0: st %r13,4(%r12)
  859. st %r12,__LC_SAVE_AREA+48 # argh
  860. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  861. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  862. l %r12,__LC_SAVE_AREA+48 # argh
  863. st %r15,12(%r12)
  864. lh %r7,0x8a
  865. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  866. cleanup_vtime:
  867. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  868. bhe BASED(cleanup_stime)
  869. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  870. bz BASED(cleanup_novtime)
  871. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  872. cleanup_stime:
  873. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  874. bh BASED(cleanup_update)
  875. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  876. cleanup_update:
  877. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  878. cleanup_novtime:
  879. #endif
  880. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  881. la %r12,__LC_RETURN_PSW
  882. br %r14
  883. cleanup_system_call_insn:
  884. .long sysc_saveall + 0x80000000
  885. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  886. .long system_call + 0x80000000
  887. .long sysc_vtime + 0x80000000
  888. .long sysc_stime + 0x80000000
  889. .long sysc_update + 0x80000000
  890. #endif
  891. cleanup_sysc_return:
  892. mvc __LC_RETURN_PSW(4),0(%r12)
  893. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  894. la %r12,__LC_RETURN_PSW
  895. br %r14
  896. cleanup_sysc_leave:
  897. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  898. be BASED(2f)
  899. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  900. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  901. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  902. be BASED(2f)
  903. #endif
  904. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  905. c %r12,BASED(.Lmck_old_psw)
  906. bne BASED(0f)
  907. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  908. b BASED(1f)
  909. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  910. 1: lm %r0,%r11,SP_R0(%r15)
  911. l %r15,SP_R15(%r15)
  912. 2: la %r12,__LC_RETURN_PSW
  913. br %r14
  914. cleanup_sysc_leave_insn:
  915. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  916. .long sysc_leave + 14 + 0x80000000
  917. #endif
  918. .long sysc_leave + 10 + 0x80000000
  919. cleanup_io_return:
  920. mvc __LC_RETURN_PSW(4),0(%r12)
  921. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  922. la %r12,__LC_RETURN_PSW
  923. br %r14
  924. cleanup_io_leave:
  925. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  926. be BASED(2f)
  927. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  928. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  929. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  930. be BASED(2f)
  931. #endif
  932. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  933. c %r12,BASED(.Lmck_old_psw)
  934. bne BASED(0f)
  935. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  936. b BASED(1f)
  937. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  938. 1: lm %r0,%r11,SP_R0(%r15)
  939. l %r15,SP_R15(%r15)
  940. 2: la %r12,__LC_RETURN_PSW
  941. br %r14
  942. cleanup_io_leave_insn:
  943. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  944. .long io_leave + 18 + 0x80000000
  945. #endif
  946. .long io_leave + 14 + 0x80000000
  947. /*
  948. * Integer constants
  949. */
  950. .align 4
  951. .Lc_spsize: .long SP_SIZE
  952. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  953. .Lc_pactive: .long PREEMPT_ACTIVE
  954. .Lnr_syscalls: .long NR_syscalls
  955. .L0x018: .short 0x018
  956. .L0x020: .short 0x020
  957. .L0x028: .short 0x028
  958. .L0x030: .short 0x030
  959. .L0x038: .short 0x038
  960. .Lc_1: .long 1
  961. /*
  962. * Symbol constants
  963. */
  964. .Ls390_mcck: .long s390_do_machine_check
  965. .Ls390_handle_mcck:
  966. .long s390_handle_mcck
  967. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  968. .Ldo_IRQ: .long do_IRQ
  969. .Ldo_extint: .long do_extint
  970. .Ldo_signal: .long do_signal
  971. .Lhandle_per: .long do_single_step
  972. .Ldo_execve: .long do_execve
  973. .Lexecve_tail: .long execve_tail
  974. .Ljump_table: .long pgm_check_table
  975. .Lschedule: .long schedule
  976. .Ltrace: .long syscall_trace
  977. .Lschedtail: .long schedule_tail
  978. .Lsysc_table: .long sys_call_table
  979. #ifdef CONFIG_TRACE_IRQFLAGS
  980. .Ltrace_irq_on: .long trace_hardirqs_on
  981. .Ltrace_irq_off:
  982. .long trace_hardirqs_off
  983. #endif
  984. .Lcritical_start:
  985. .long __critical_start + 0x80000000
  986. .Lcritical_end:
  987. .long __critical_end + 0x80000000
  988. .Lcleanup_critical:
  989. .long cleanup_critical
  990. .section .rodata, "a"
  991. #define SYSCALL(esa,esame,emu) .long esa
  992. sys_call_table:
  993. #include "syscalls.S"
  994. #undef SYSCALL