ocotea.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Ocotea board specific routines
  3. *
  4. * Matt Porter <mporter@kernel.crashing.org>
  5. *
  6. * Copyright 2003-2005 MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/types.h>
  21. #include <linux/major.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/console.h>
  24. #include <linux/delay.h>
  25. #include <linux/ide.h>
  26. #include <linux/initrd.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/tty.h>
  30. #include <linux/serial.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/serial_8250.h>
  33. #include <asm/system.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/page.h>
  36. #include <asm/dma.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ocp.h>
  40. #include <asm/pci-bridge.h>
  41. #include <asm/time.h>
  42. #include <asm/todc.h>
  43. #include <asm/bootinfo.h>
  44. #include <asm/ppc4xx_pic.h>
  45. #include <asm/ppcboot.h>
  46. #include <asm/tlbflush.h>
  47. #include <syslib/gen550.h>
  48. #include <syslib/ibm440gx_common.h>
  49. extern bd_t __res;
  50. static struct ibm44x_clocks clocks __initdata;
  51. static void __init
  52. ocotea_calibrate_decr(void)
  53. {
  54. unsigned int freq;
  55. if (mfspr(SPRN_CCR1) & CCR1_TCS)
  56. freq = OCOTEA_TMR_CLK;
  57. else
  58. freq = clocks.cpu;
  59. ibm44x_calibrate_decr(freq);
  60. }
  61. static int
  62. ocotea_show_cpuinfo(struct seq_file *m)
  63. {
  64. seq_printf(m, "vendor\t\t: IBM\n");
  65. seq_printf(m, "machine\t\t: PPC440GX EVB (Ocotea)\n");
  66. ibm440gx_show_cpuinfo(m);
  67. return 0;
  68. }
  69. static inline int
  70. ocotea_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  71. {
  72. static char pci_irq_table[][4] =
  73. /*
  74. * PCI IDSEL/INTPIN->INTLINE
  75. * A B C D
  76. */
  77. {
  78. { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
  79. { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
  80. { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
  81. { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
  82. };
  83. const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
  84. return PCI_IRQ_TABLE_LOOKUP;
  85. }
  86. static void __init ocotea_set_emacdata(void)
  87. {
  88. struct ocp_def *def;
  89. struct ocp_func_emac_data *emacdata;
  90. int i;
  91. /*
  92. * Note: Current rev. board only operates in Group 4a
  93. * mode, so we always set EMAC0-1 for SMII and EMAC2-3
  94. * for RGMII (though these could run in RTBI just the same).
  95. *
  96. * The FPGA reg 3 information isn't even suitable for
  97. * determining the phy_mode, so if the board becomes
  98. * usable in !4a, it will be necessary to parse an environment
  99. * variable from the firmware or similar to properly configure
  100. * the phy_map/phy_mode.
  101. */
  102. /* Set phy_map, phy_mode, and mac_addr for each EMAC */
  103. for (i=0; i<4; i++) {
  104. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, i);
  105. emacdata = def->additions;
  106. if (i < 2) {
  107. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  108. emacdata->phy_mode = PHY_MODE_SMII;
  109. }
  110. else {
  111. emacdata->phy_map = 0x0000ffff; /* Skip 0x00-0x0f */
  112. emacdata->phy_mode = PHY_MODE_RGMII;
  113. }
  114. if (i == 0)
  115. memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
  116. else if (i == 1)
  117. memcpy(emacdata->mac_addr, __res.bi_enet1addr, 6);
  118. else if (i == 2)
  119. memcpy(emacdata->mac_addr, __res.bi_enet2addr, 6);
  120. else if (i == 3)
  121. memcpy(emacdata->mac_addr, __res.bi_enet3addr, 6);
  122. }
  123. }
  124. #define PCIX_READW(offset) \
  125. (readw(pcix_reg_base+offset))
  126. #define PCIX_WRITEW(value, offset) \
  127. (writew(value, pcix_reg_base+offset))
  128. #define PCIX_WRITEL(value, offset) \
  129. (writel(value, pcix_reg_base+offset))
  130. /*
  131. * FIXME: This is only here to "make it work". This will move
  132. * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
  133. * configuration library. -Matt
  134. */
  135. static void __init
  136. ocotea_setup_pcix(void)
  137. {
  138. void *pcix_reg_base;
  139. pcix_reg_base = ioremap64(PCIX0_REG_BASE, PCIX_REG_SIZE);
  140. /* Enable PCIX0 I/O, Mem, and Busmaster cycles */
  141. PCIX_WRITEW(PCIX_READW(PCIX0_COMMAND) | PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER, PCIX0_COMMAND);
  142. /* Disable all windows */
  143. PCIX_WRITEL(0, PCIX0_POM0SA);
  144. PCIX_WRITEL(0, PCIX0_POM1SA);
  145. PCIX_WRITEL(0, PCIX0_POM2SA);
  146. PCIX_WRITEL(0, PCIX0_PIM0SA);
  147. PCIX_WRITEL(0, PCIX0_PIM0SAH);
  148. PCIX_WRITEL(0, PCIX0_PIM1SA);
  149. PCIX_WRITEL(0, PCIX0_PIM2SA);
  150. PCIX_WRITEL(0, PCIX0_PIM2SAH);
  151. /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
  152. PCIX_WRITEL(0x00000003, PCIX0_POM0LAH);
  153. PCIX_WRITEL(0x80000000, PCIX0_POM0LAL);
  154. PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
  155. PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL);
  156. PCIX_WRITEL(0x80000001, PCIX0_POM0SA);
  157. /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
  158. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
  159. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
  160. PCIX_WRITEL(0x80000007, PCIX0_PIM0SA);
  161. eieio();
  162. }
  163. static void __init
  164. ocotea_setup_hose(void)
  165. {
  166. struct pci_controller *hose;
  167. /* Configure windows on the PCI-X host bridge */
  168. ocotea_setup_pcix();
  169. hose = pcibios_alloc_controller();
  170. if (!hose)
  171. return;
  172. hose->first_busno = 0;
  173. hose->last_busno = 0xff;
  174. hose->pci_mem_offset = OCOTEA_PCI_MEM_OFFSET;
  175. pci_init_resource(&hose->io_resource,
  176. OCOTEA_PCI_LOWER_IO,
  177. OCOTEA_PCI_UPPER_IO,
  178. IORESOURCE_IO,
  179. "PCI host bridge");
  180. pci_init_resource(&hose->mem_resources[0],
  181. OCOTEA_PCI_LOWER_MEM,
  182. OCOTEA_PCI_UPPER_MEM,
  183. IORESOURCE_MEM,
  184. "PCI host bridge");
  185. hose->io_space.start = OCOTEA_PCI_LOWER_IO;
  186. hose->io_space.end = OCOTEA_PCI_UPPER_IO;
  187. hose->mem_space.start = OCOTEA_PCI_LOWER_MEM;
  188. hose->mem_space.end = OCOTEA_PCI_UPPER_MEM;
  189. hose->io_base_virt = ioremap64(OCOTEA_PCI_IO_BASE, OCOTEA_PCI_IO_SIZE);
  190. isa_io_base = (unsigned long) hose->io_base_virt;
  191. setup_indirect_pci(hose,
  192. OCOTEA_PCI_CFGA_PLB32,
  193. OCOTEA_PCI_CFGD_PLB32);
  194. hose->set_cfg_type = 1;
  195. hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
  196. ppc_md.pci_swizzle = common_swizzle;
  197. ppc_md.pci_map_irq = ocotea_map_irq;
  198. }
  199. TODC_ALLOC();
  200. static void __init
  201. ocotea_early_serial_map(void)
  202. {
  203. struct uart_port port;
  204. /* Setup ioremapped serial port access */
  205. memset(&port, 0, sizeof(port));
  206. port.membase = ioremap64(PPC440GX_UART0_ADDR, 8);
  207. port.irq = UART0_INT;
  208. port.uartclk = clocks.uart0;
  209. port.regshift = 0;
  210. port.iotype = UPIO_MEM;
  211. port.flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST;
  212. port.line = 0;
  213. if (early_serial_setup(&port) != 0) {
  214. printk("Early serial init of port 0 failed\n");
  215. }
  216. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  217. /* Configure debug serial access */
  218. gen550_init(0, &port);
  219. /* Purge TLB entry added in head_44x.S for early serial access */
  220. _tlbie(UART0_IO_BASE);
  221. #endif
  222. port.membase = ioremap64(PPC440GX_UART1_ADDR, 8);
  223. port.irq = UART1_INT;
  224. port.uartclk = clocks.uart1;
  225. port.line = 1;
  226. if (early_serial_setup(&port) != 0) {
  227. printk("Early serial init of port 1 failed\n");
  228. }
  229. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  230. /* Configure debug serial access */
  231. gen550_init(1, &port);
  232. #endif
  233. }
  234. static void __init
  235. ocotea_setup_arch(void)
  236. {
  237. ocotea_set_emacdata();
  238. ibm440gx_tah_enable();
  239. /*
  240. * Determine various clocks.
  241. * To be completely correct we should get SysClk
  242. * from FPGA, because it can be changed by on-board switches
  243. * --ebs
  244. */
  245. ibm440gx_get_clocks(&clocks, 33300000, 6 * 1843200);
  246. ocp_sys_info.opb_bus_freq = clocks.opb;
  247. /* Setup TODC access */
  248. TODC_INIT(TODC_TYPE_DS1743,
  249. 0,
  250. 0,
  251. ioremap64(OCOTEA_RTC_ADDR, OCOTEA_RTC_SIZE),
  252. 8);
  253. /* init to some ~sane value until calibrate_delay() runs */
  254. loops_per_jiffy = 50000000/HZ;
  255. /* Setup PCI host bridge */
  256. ocotea_setup_hose();
  257. #ifdef CONFIG_BLK_DEV_INITRD
  258. if (initrd_start)
  259. ROOT_DEV = Root_RAM0;
  260. else
  261. #endif
  262. #ifdef CONFIG_ROOT_NFS
  263. ROOT_DEV = Root_NFS;
  264. #else
  265. ROOT_DEV = Root_HDA1;
  266. #endif
  267. ocotea_early_serial_map();
  268. /* Identify the system */
  269. printk("IBM Ocotea port (MontaVista Software, Inc. <source@mvista.com>)\n");
  270. }
  271. static void __init ocotea_init(void)
  272. {
  273. ibm440gx_l2c_setup(&clocks);
  274. }
  275. void __init platform_init(unsigned long r3, unsigned long r4,
  276. unsigned long r5, unsigned long r6, unsigned long r7)
  277. {
  278. ibm440gx_platform_init(r3, r4, r5, r6, r7);
  279. ppc_md.setup_arch = ocotea_setup_arch;
  280. ppc_md.show_cpuinfo = ocotea_show_cpuinfo;
  281. ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
  282. ppc_md.calibrate_decr = ocotea_calibrate_decr;
  283. ppc_md.time_init = todc_time_init;
  284. ppc_md.set_rtc_time = todc_set_rtc_time;
  285. ppc_md.get_rtc_time = todc_get_rtc_time;
  286. ppc_md.nvram_read_val = todc_direct_read_val;
  287. ppc_md.nvram_write_val = todc_direct_write_val;
  288. #ifdef CONFIG_KGDB
  289. ppc_md.early_serial_map = ocotea_early_serial_map;
  290. #endif
  291. ppc_md.init = ocotea_init;
  292. }