mpc85xx_cds.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * MPC85xx setup and early boot code plus other random bits.
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/major.h>
  21. #include <linux/console.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/initrd.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/fsl_devices.h>
  28. #include <asm/system.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/page.h>
  31. #include <asm/atomic.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ipic.h>
  36. #include <asm/bootinfo.h>
  37. #include <asm/pci-bridge.h>
  38. #include <asm/mpc85xx.h>
  39. #include <asm/irq.h>
  40. #include <mm/mmu_decl.h>
  41. #include <asm/prom.h>
  42. #include <asm/udbg.h>
  43. #include <asm/mpic.h>
  44. #include <asm/i8259.h>
  45. #include <sysdev/fsl_soc.h>
  46. #include <sysdev/fsl_pci.h>
  47. #include "mpc85xx.h"
  48. static int cds_pci_slot = 2;
  49. static volatile u8 *cadmus;
  50. #ifdef CONFIG_PCI
  51. #define ARCADIA_HOST_BRIDGE_IDSEL 17
  52. #define ARCADIA_2ND_BRIDGE_IDSEL 3
  53. static int mpc85xx_exclude_device(struct pci_controller *hose,
  54. u_char bus, u_char devfn)
  55. {
  56. /* We explicitly do not go past the Tundra 320 Bridge */
  57. if ((bus == 1) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  58. return PCIBIOS_DEVICE_NOT_FOUND;
  59. if ((bus == 0) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  60. return PCIBIOS_DEVICE_NOT_FOUND;
  61. else
  62. return PCIBIOS_SUCCESSFUL;
  63. }
  64. static void mpc85xx_cds_restart(char *cmd)
  65. {
  66. struct pci_dev *dev;
  67. u_char tmp;
  68. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686,
  69. NULL))) {
  70. /* Use the VIA Super Southbridge to force a PCI reset */
  71. pci_read_config_byte(dev, 0x47, &tmp);
  72. pci_write_config_byte(dev, 0x47, tmp | 1);
  73. /* Flush the outbound PCI write queues */
  74. pci_read_config_byte(dev, 0x47, &tmp);
  75. /*
  76. * At this point, the harware reset should have triggered.
  77. * However, if it doesn't work for some mysterious reason,
  78. * just fall through to the default reset below.
  79. */
  80. pci_dev_put(dev);
  81. }
  82. /*
  83. * If we can't find the VIA chip (maybe the P2P bridge is disabled)
  84. * or the VIA chip reset didn't work, just use the default reset.
  85. */
  86. mpc85xx_restart(NULL);
  87. }
  88. static void __init mpc85xx_cds_pci_irq_fixup(struct pci_dev *dev)
  89. {
  90. u_char c;
  91. if (dev->vendor == PCI_VENDOR_ID_VIA) {
  92. switch (dev->device) {
  93. case PCI_DEVICE_ID_VIA_82C586_1:
  94. /*
  95. * U-Boot does not set the enable bits
  96. * for the IDE device. Force them on here.
  97. */
  98. pci_read_config_byte(dev, 0x40, &c);
  99. c |= 0x03; /* IDE: Chip Enable Bits */
  100. pci_write_config_byte(dev, 0x40, c);
  101. /*
  102. * Since only primary interface works, force the
  103. * IDE function to standard primary IDE interrupt
  104. * w/ 8259 offset
  105. */
  106. dev->irq = 14;
  107. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  108. break;
  109. /*
  110. * Force legacy USB interrupt routing
  111. */
  112. case PCI_DEVICE_ID_VIA_82C586_2:
  113. /* There are two USB controllers.
  114. * Identify them by functon number
  115. */
  116. if (PCI_FUNC(dev->devfn) == 3)
  117. dev->irq = 11;
  118. else
  119. dev->irq = 10;
  120. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  121. default:
  122. break;
  123. }
  124. }
  125. }
  126. static void __devinit skip_fake_bridge(struct pci_dev *dev)
  127. {
  128. /* Make it an error to skip the fake bridge
  129. * in pci_setup_device() in probe.c */
  130. dev->hdr_type = 0x7f;
  131. }
  132. DECLARE_PCI_FIXUP_EARLY(0x1957, 0x3fff, skip_fake_bridge);
  133. DECLARE_PCI_FIXUP_EARLY(0x3fff, 0x1957, skip_fake_bridge);
  134. DECLARE_PCI_FIXUP_EARLY(0xff3f, 0x5719, skip_fake_bridge);
  135. #ifdef CONFIG_PPC_I8259
  136. static void mpc85xx_8259_cascade_handler(unsigned int irq,
  137. struct irq_desc *desc)
  138. {
  139. unsigned int cascade_irq = i8259_irq();
  140. if (cascade_irq != NO_IRQ)
  141. /* handle an interrupt from the 8259 */
  142. generic_handle_irq(cascade_irq);
  143. /* check for any interrupts from the shared IRQ line */
  144. handle_fasteoi_irq(irq, desc);
  145. }
  146. static irqreturn_t mpc85xx_8259_cascade_action(int irq, void *dev_id)
  147. {
  148. return IRQ_HANDLED;
  149. }
  150. static struct irqaction mpc85xxcds_8259_irqaction = {
  151. .handler = mpc85xx_8259_cascade_action,
  152. .flags = IRQF_SHARED,
  153. .mask = CPU_MASK_NONE,
  154. .name = "8259 cascade",
  155. };
  156. #endif /* PPC_I8259 */
  157. #endif /* CONFIG_PCI */
  158. static void __init mpc85xx_cds_pic_init(void)
  159. {
  160. struct mpic *mpic;
  161. struct resource r;
  162. struct device_node *np = NULL;
  163. np = of_find_node_by_type(np, "open-pic");
  164. if (np == NULL) {
  165. printk(KERN_ERR "Could not find open-pic node\n");
  166. return;
  167. }
  168. if (of_address_to_resource(np, 0, &r)) {
  169. printk(KERN_ERR "Failed to map mpic register space\n");
  170. of_node_put(np);
  171. return;
  172. }
  173. mpic = mpic_alloc(np, r.start,
  174. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  175. 0, 256, " OpenPIC ");
  176. BUG_ON(mpic == NULL);
  177. /* Return the mpic node */
  178. of_node_put(np);
  179. mpic_init(mpic);
  180. }
  181. #if defined(CONFIG_PPC_I8259) && defined(CONFIG_PCI)
  182. static int mpc85xx_cds_8259_attach(void)
  183. {
  184. int ret;
  185. struct device_node *np = NULL;
  186. struct device_node *cascade_node = NULL;
  187. int cascade_irq;
  188. if (!machine_is(mpc85xx_cds))
  189. return 0;
  190. /* Initialize the i8259 controller */
  191. for_each_node_by_type(np, "interrupt-controller")
  192. if (of_device_is_compatible(np, "chrp,iic")) {
  193. cascade_node = np;
  194. break;
  195. }
  196. if (cascade_node == NULL) {
  197. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  198. return -ENODEV;
  199. }
  200. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  201. if (cascade_irq == NO_IRQ) {
  202. printk(KERN_ERR "Failed to map cascade interrupt\n");
  203. return -ENXIO;
  204. }
  205. i8259_init(cascade_node, 0);
  206. of_node_put(cascade_node);
  207. /*
  208. * Hook the interrupt to make sure desc->action is never NULL.
  209. * This is required to ensure that the interrupt does not get
  210. * disabled when the last user of the shared IRQ line frees their
  211. * interrupt.
  212. */
  213. if ((ret = setup_irq(cascade_irq, &mpc85xxcds_8259_irqaction))) {
  214. printk(KERN_ERR "Failed to setup cascade interrupt\n");
  215. return ret;
  216. }
  217. /* Success. Connect our low-level cascade handler. */
  218. set_irq_handler(cascade_irq, mpc85xx_8259_cascade_handler);
  219. return 0;
  220. }
  221. device_initcall(mpc85xx_cds_8259_attach);
  222. #endif /* CONFIG_PPC_I8259 */
  223. /*
  224. * Setup the architecture
  225. */
  226. static void __init mpc85xx_cds_setup_arch(void)
  227. {
  228. struct device_node *cpu;
  229. #ifdef CONFIG_PCI
  230. struct device_node *np;
  231. #endif
  232. if (ppc_md.progress)
  233. ppc_md.progress("mpc85xx_cds_setup_arch()", 0);
  234. cpu = of_find_node_by_type(NULL, "cpu");
  235. if (cpu != 0) {
  236. const unsigned int *fp;
  237. fp = of_get_property(cpu, "clock-frequency", NULL);
  238. if (fp != 0)
  239. loops_per_jiffy = *fp / HZ;
  240. else
  241. loops_per_jiffy = 500000000 / HZ;
  242. of_node_put(cpu);
  243. }
  244. cadmus = ioremap(CADMUS_BASE, CADMUS_SIZE);
  245. cds_pci_slot = ((cadmus[CM_CSR] >> 6) & 0x3) + 1;
  246. if (ppc_md.progress) {
  247. char buf[40];
  248. snprintf(buf, 40, "CDS Version = 0x%x in slot %d\n",
  249. cadmus[CM_VER], cds_pci_slot);
  250. ppc_md.progress(buf, 0);
  251. }
  252. #ifdef CONFIG_PCI
  253. for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;) {
  254. struct resource rsrc;
  255. of_address_to_resource(np, 0, &rsrc);
  256. if ((rsrc.start & 0xfffff) == 0x8000)
  257. fsl_add_bridge(np, 1);
  258. else
  259. fsl_add_bridge(np, 0);
  260. }
  261. ppc_md.pci_irq_fixup = mpc85xx_cds_pci_irq_fixup;
  262. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  263. #endif
  264. }
  265. static void mpc85xx_cds_show_cpuinfo(struct seq_file *m)
  266. {
  267. uint pvid, svid, phid1;
  268. uint memsize = total_memory;
  269. pvid = mfspr(SPRN_PVR);
  270. svid = mfspr(SPRN_SVR);
  271. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  272. seq_printf(m, "Machine\t\t: MPC85xx CDS (0x%x)\n", cadmus[CM_VER]);
  273. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  274. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  275. /* Display cpu Pll setting */
  276. phid1 = mfspr(SPRN_HID1);
  277. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  278. /* Display the amount of memory */
  279. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  280. }
  281. /*
  282. * Called very early, device-tree isn't unflattened
  283. */
  284. static int __init mpc85xx_cds_probe(void)
  285. {
  286. unsigned long root = of_get_flat_dt_root();
  287. return of_flat_dt_is_compatible(root, "MPC85xxCDS");
  288. }
  289. define_machine(mpc85xx_cds) {
  290. .name = "MPC85xx CDS",
  291. .probe = mpc85xx_cds_probe,
  292. .setup_arch = mpc85xx_cds_setup_arch,
  293. .init_IRQ = mpc85xx_cds_pic_init,
  294. .show_cpuinfo = mpc85xx_cds_show_cpuinfo,
  295. .get_irq = mpic_get_irq,
  296. #ifdef CONFIG_PCI
  297. .restart = mpc85xx_cds_restart,
  298. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  299. #else
  300. .restart = mpc85xx_restart,
  301. #endif
  302. .calibrate_decr = generic_calibrate_decr,
  303. .progress = udbg_progress,
  304. };