mpc8568mds.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * MPC8568E MDS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /*
  12. /memreserve/ 00000000 1000000;
  13. */
  14. / {
  15. model = "MPC8568EMDS";
  16. compatible = "MPC8568EMDS", "MPC85xxMDS";
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,8568@0 {
  23. device_type = "cpu";
  24. reg = <0>;
  25. d-cache-line-size = <20>; // 32 bytes
  26. i-cache-line-size = <20>; // 32 bytes
  27. d-cache-size = <8000>; // L1, 32K
  28. i-cache-size = <8000>; // L1, 32K
  29. timebase-frequency = <0>;
  30. bus-frequency = <0>;
  31. clock-frequency = <0>;
  32. 32-bit;
  33. };
  34. };
  35. memory {
  36. device_type = "memory";
  37. reg = <00000000 10000000>;
  38. };
  39. bcsr@f8000000 {
  40. device_type = "board-control";
  41. reg = <f8000000 8000>;
  42. };
  43. soc8568@e0000000 {
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. #interrupt-cells = <2>;
  47. device_type = "soc";
  48. ranges = <0 e0000000 00100000>;
  49. reg = <e0000000 00100000>;
  50. bus-frequency = <0>;
  51. memory-controller@2000 {
  52. compatible = "fsl,8568-memory-controller";
  53. reg = <2000 1000>;
  54. interrupt-parent = <&mpic>;
  55. interrupts = <12 2>;
  56. };
  57. l2-cache-controller@20000 {
  58. compatible = "fsl,8568-l2-cache-controller";
  59. reg = <20000 1000>;
  60. cache-line-size = <20>; // 32 bytes
  61. cache-size = <80000>; // L2, 512K
  62. interrupt-parent = <&mpic>;
  63. interrupts = <10 2>;
  64. };
  65. i2c@3000 {
  66. device_type = "i2c";
  67. compatible = "fsl-i2c";
  68. reg = <3000 100>;
  69. interrupts = <2b 2>;
  70. interrupt-parent = <&mpic>;
  71. dfsrr;
  72. };
  73. i2c@3100 {
  74. device_type = "i2c";
  75. compatible = "fsl-i2c";
  76. reg = <3100 100>;
  77. interrupts = <2b 2>;
  78. interrupt-parent = <&mpic>;
  79. dfsrr;
  80. };
  81. mdio@24520 {
  82. #address-cells = <1>;
  83. #size-cells = <0>;
  84. device_type = "mdio";
  85. compatible = "gianfar";
  86. reg = <24520 20>;
  87. phy0: ethernet-phy@0 {
  88. interrupt-parent = <&mpic>;
  89. interrupts = <1 1>;
  90. reg = <0>;
  91. device_type = "ethernet-phy";
  92. };
  93. phy1: ethernet-phy@1 {
  94. interrupt-parent = <&mpic>;
  95. interrupts = <2 1>;
  96. reg = <1>;
  97. device_type = "ethernet-phy";
  98. };
  99. phy2: ethernet-phy@2 {
  100. interrupt-parent = <&mpic>;
  101. interrupts = <1 1>;
  102. reg = <2>;
  103. device_type = "ethernet-phy";
  104. };
  105. phy3: ethernet-phy@3 {
  106. interrupt-parent = <&mpic>;
  107. interrupts = <2 1>;
  108. reg = <3>;
  109. device_type = "ethernet-phy";
  110. };
  111. };
  112. ethernet@24000 {
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. device_type = "network";
  116. model = "eTSEC";
  117. compatible = "gianfar";
  118. reg = <24000 1000>;
  119. /*
  120. * mac-address is deprecated and will be removed
  121. * in 2.6.25. Only recent versions of
  122. * U-Boot support local-mac-address, however.
  123. */
  124. mac-address = [ 00 00 00 00 00 00 ];
  125. local-mac-address = [ 00 00 00 00 00 00 ];
  126. interrupts = <1d 2 1e 2 22 2>;
  127. interrupt-parent = <&mpic>;
  128. phy-handle = <&phy2>;
  129. };
  130. ethernet@25000 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. device_type = "network";
  134. model = "eTSEC";
  135. compatible = "gianfar";
  136. reg = <25000 1000>;
  137. /*
  138. * mac-address is deprecated and will be removed
  139. * in 2.6.25. Only recent versions of
  140. * U-Boot support local-mac-address, however.
  141. */
  142. mac-address = [ 00 00 00 00 00 00 ];
  143. local-mac-address = [ 00 00 00 00 00 00 ];
  144. interrupts = <23 2 24 2 28 2>;
  145. interrupt-parent = <&mpic>;
  146. phy-handle = <&phy3>;
  147. };
  148. serial@4500 {
  149. device_type = "serial";
  150. compatible = "ns16550";
  151. reg = <4500 100>;
  152. clock-frequency = <0>;
  153. interrupts = <2a 2>;
  154. interrupt-parent = <&mpic>;
  155. };
  156. global-utilities@e0000 { //global utilities block
  157. compatible = "fsl,mpc8548-guts";
  158. reg = <e0000 1000>;
  159. fsl,has-rstcr;
  160. };
  161. pci@8000 {
  162. interrupt-map-mask = <f800 0 0 7>;
  163. interrupt-map = <
  164. /* IDSEL 0x12 AD18 */
  165. 9000 0 0 1 &mpic 5 1
  166. 9000 0 0 2 &mpic 6 1
  167. 9000 0 0 3 &mpic 7 1
  168. 9000 0 0 4 &mpic 4 1
  169. /* IDSEL 0x13 AD19 */
  170. 9800 0 0 1 &mpic 6 1
  171. 9800 0 0 2 &mpic 7 1
  172. 9800 0 0 3 &mpic 4 1
  173. 9800 0 0 4 &mpic 5 1>;
  174. interrupt-parent = <&mpic>;
  175. interrupts = <18 2>;
  176. bus-range = <0 ff>;
  177. ranges = <02000000 0 80000000 80000000 0 20000000
  178. 01000000 0 00000000 e2000000 0 00800000>;
  179. clock-frequency = <3f940aa>;
  180. #interrupt-cells = <1>;
  181. #size-cells = <2>;
  182. #address-cells = <3>;
  183. reg = <8000 1000>;
  184. compatible = "fsl,mpc8540-pci";
  185. device_type = "pci";
  186. };
  187. /* PCI Express */
  188. pcie@a000 {
  189. interrupt-map-mask = <f800 0 0 7>;
  190. interrupt-map = <
  191. /* IDSEL 0x0 (PEX) */
  192. 00000 0 0 1 &mpic 0 1
  193. 00000 0 0 2 &mpic 1 1
  194. 00000 0 0 3 &mpic 2 1
  195. 00000 0 0 4 &mpic 3 1>;
  196. interrupt-parent = <&mpic>;
  197. interrupts = <1a 2>;
  198. bus-range = <0 ff>;
  199. ranges = <02000000 0 a0000000 a0000000 0 20000000
  200. 01000000 0 00000000 e3000000 0 08000000>;
  201. clock-frequency = <1fca055>;
  202. #interrupt-cells = <1>;
  203. #size-cells = <2>;
  204. #address-cells = <3>;
  205. reg = <a000 1000>;
  206. compatible = "fsl,mpc8548-pcie";
  207. device_type = "pci";
  208. };
  209. serial@4600 {
  210. device_type = "serial";
  211. compatible = "ns16550";
  212. reg = <4600 100>;
  213. clock-frequency = <0>;
  214. interrupts = <2a 2>;
  215. interrupt-parent = <&mpic>;
  216. };
  217. crypto@30000 {
  218. device_type = "crypto";
  219. model = "SEC2";
  220. compatible = "talitos";
  221. reg = <30000 f000>;
  222. interrupts = <2d 2>;
  223. interrupt-parent = <&mpic>;
  224. num-channels = <4>;
  225. channel-fifo-len = <18>;
  226. exec-units-mask = <000000fe>;
  227. descriptor-types-mask = <012b0ebf>;
  228. };
  229. mpic: pic@40000 {
  230. clock-frequency = <0>;
  231. interrupt-controller;
  232. #address-cells = <0>;
  233. #interrupt-cells = <2>;
  234. reg = <40000 40000>;
  235. built-in;
  236. compatible = "chrp,open-pic";
  237. device_type = "open-pic";
  238. big-endian;
  239. };
  240. par_io@e0100 {
  241. reg = <e0100 100>;
  242. device_type = "par_io";
  243. num-ports = <7>;
  244. pio1: ucc_pin@01 {
  245. pio-map = <
  246. /* port pin dir open_drain assignment has_irq */
  247. 4 0a 1 0 2 0 /* TxD0 */
  248. 4 09 1 0 2 0 /* TxD1 */
  249. 4 08 1 0 2 0 /* TxD2 */
  250. 4 07 1 0 2 0 /* TxD3 */
  251. 4 17 1 0 2 0 /* TxD4 */
  252. 4 16 1 0 2 0 /* TxD5 */
  253. 4 15 1 0 2 0 /* TxD6 */
  254. 4 14 1 0 2 0 /* TxD7 */
  255. 4 0f 2 0 2 0 /* RxD0 */
  256. 4 0e 2 0 2 0 /* RxD1 */
  257. 4 0d 2 0 2 0 /* RxD2 */
  258. 4 0c 2 0 2 0 /* RxD3 */
  259. 4 1d 2 0 2 0 /* RxD4 */
  260. 4 1c 2 0 2 0 /* RxD5 */
  261. 4 1b 2 0 2 0 /* RxD6 */
  262. 4 1a 2 0 2 0 /* RxD7 */
  263. 4 0b 1 0 2 0 /* TX_EN */
  264. 4 18 1 0 2 0 /* TX_ER */
  265. 4 0f 2 0 2 0 /* RX_DV */
  266. 4 1e 2 0 2 0 /* RX_ER */
  267. 4 11 2 0 2 0 /* RX_CLK */
  268. 4 13 1 0 2 0 /* GTX_CLK */
  269. 1 1f 2 0 3 0>; /* GTX125 */
  270. };
  271. pio2: ucc_pin@02 {
  272. pio-map = <
  273. /* port pin dir open_drain assignment has_irq */
  274. 5 0a 1 0 2 0 /* TxD0 */
  275. 5 09 1 0 2 0 /* TxD1 */
  276. 5 08 1 0 2 0 /* TxD2 */
  277. 5 07 1 0 2 0 /* TxD3 */
  278. 5 17 1 0 2 0 /* TxD4 */
  279. 5 16 1 0 2 0 /* TxD5 */
  280. 5 15 1 0 2 0 /* TxD6 */
  281. 5 14 1 0 2 0 /* TxD7 */
  282. 5 0f 2 0 2 0 /* RxD0 */
  283. 5 0e 2 0 2 0 /* RxD1 */
  284. 5 0d 2 0 2 0 /* RxD2 */
  285. 5 0c 2 0 2 0 /* RxD3 */
  286. 5 1d 2 0 2 0 /* RxD4 */
  287. 5 1c 2 0 2 0 /* RxD5 */
  288. 5 1b 2 0 2 0 /* RxD6 */
  289. 5 1a 2 0 2 0 /* RxD7 */
  290. 5 0b 1 0 2 0 /* TX_EN */
  291. 5 18 1 0 2 0 /* TX_ER */
  292. 5 10 2 0 2 0 /* RX_DV */
  293. 5 1e 2 0 2 0 /* RX_ER */
  294. 5 11 2 0 2 0 /* RX_CLK */
  295. 5 13 1 0 2 0 /* GTX_CLK */
  296. 1 1f 2 0 3 0 /* GTX125 */
  297. 4 06 3 0 2 0 /* MDIO */
  298. 4 05 1 0 2 0>; /* MDC */
  299. };
  300. };
  301. };
  302. qe@e0080000 {
  303. #address-cells = <1>;
  304. #size-cells = <1>;
  305. device_type = "qe";
  306. model = "QE";
  307. ranges = <0 e0080000 00040000>;
  308. reg = <e0080000 480>;
  309. brg-frequency = <0>;
  310. bus-frequency = <179A7B00>;
  311. muram@10000 {
  312. device_type = "muram";
  313. ranges = <0 00010000 0000c000>;
  314. data-only@0{
  315. reg = <0 c000>;
  316. };
  317. };
  318. spi@4c0 {
  319. device_type = "spi";
  320. compatible = "fsl_spi";
  321. reg = <4c0 40>;
  322. interrupts = <2>;
  323. interrupt-parent = <&qeic>;
  324. mode = "cpu";
  325. };
  326. spi@500 {
  327. device_type = "spi";
  328. compatible = "fsl_spi";
  329. reg = <500 40>;
  330. interrupts = <1>;
  331. interrupt-parent = <&qeic>;
  332. mode = "cpu";
  333. };
  334. ucc@2000 {
  335. device_type = "network";
  336. compatible = "ucc_geth";
  337. model = "UCC";
  338. device-id = <1>;
  339. reg = <2000 200>;
  340. interrupts = <20>;
  341. interrupt-parent = <&qeic>;
  342. /*
  343. * mac-address is deprecated and will be removed
  344. * in 2.6.25. Only recent versions of
  345. * U-Boot support local-mac-address, however.
  346. */
  347. mac-address = [ 00 00 00 00 00 00 ];
  348. local-mac-address = [ 00 00 00 00 00 00 ];
  349. rx-clock = <0>;
  350. tx-clock = <19>;
  351. phy-handle = <&qe_phy0>;
  352. phy-connection-type = "gmii";
  353. pio-handle = <&pio1>;
  354. };
  355. ucc@3000 {
  356. device_type = "network";
  357. compatible = "ucc_geth";
  358. model = "UCC";
  359. device-id = <2>;
  360. reg = <3000 200>;
  361. interrupts = <21>;
  362. interrupt-parent = <&qeic>;
  363. /*
  364. * mac-address is deprecated and will be removed
  365. * in 2.6.25. Only recent versions of
  366. * U-Boot support local-mac-address, however.
  367. */
  368. mac-address = [ 00 00 00 00 00 00 ];
  369. local-mac-address = [ 00 00 00 00 00 00 ];
  370. rx-clock = <0>;
  371. tx-clock = <14>;
  372. phy-handle = <&qe_phy1>;
  373. phy-connection-type = "gmii";
  374. pio-handle = <&pio2>;
  375. };
  376. mdio@2120 {
  377. #address-cells = <1>;
  378. #size-cells = <0>;
  379. reg = <2120 18>;
  380. device_type = "mdio";
  381. compatible = "ucc_geth_phy";
  382. /* These are the same PHYs as on
  383. * gianfar's MDIO bus */
  384. qe_phy0: ethernet-phy@00 {
  385. interrupt-parent = <&mpic>;
  386. interrupts = <1 1>;
  387. reg = <0>;
  388. device_type = "ethernet-phy";
  389. };
  390. qe_phy1: ethernet-phy@01 {
  391. interrupt-parent = <&mpic>;
  392. interrupts = <2 1>;
  393. reg = <1>;
  394. device_type = "ethernet-phy";
  395. };
  396. qe_phy2: ethernet-phy@02 {
  397. interrupt-parent = <&mpic>;
  398. interrupts = <1 1>;
  399. reg = <2>;
  400. device_type = "ethernet-phy";
  401. };
  402. qe_phy3: ethernet-phy@03 {
  403. interrupt-parent = <&mpic>;
  404. interrupts = <2 1>;
  405. reg = <3>;
  406. device_type = "ethernet-phy";
  407. };
  408. };
  409. qeic: qeic@80 {
  410. interrupt-controller;
  411. device_type = "qeic";
  412. #address-cells = <0>;
  413. #interrupt-cells = <1>;
  414. reg = <80 80>;
  415. built-in;
  416. big-endian;
  417. interrupts = <2e 2 2e 2>; //high:30 low:30
  418. interrupt-parent = <&mpic>;
  419. };
  420. };
  421. };