m1535plus.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * arch/mips/vr41xx/nec-cmbvr4133/m1535plus.c
  3. *
  4. * Initialize for ALi M1535+(included M5229 and M5237).
  5. *
  6. * Author: Yoichi Yuasa <yyuasa@mvista.com, or source@mvista.com> and
  7. * Alex Sapkov <asapkov@ru.mvista.com>
  8. *
  9. * 2003-2004 (c) MontaVista, Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. *
  14. * Support for NEC-CMBVR4133 in 2.6
  15. * Author: Manish Lachwani (mlachwani@mvista.com)
  16. */
  17. #include <linux/init.h>
  18. #include <linux/types.h>
  19. #include <linux/serial.h>
  20. #include <asm/vr41xx/cmbvr4133.h>
  21. #include <linux/pci.h>
  22. #include <asm/io.h>
  23. #define CONFIG_PORT(port) ((port) ? 0x3f0 : 0x370)
  24. #define DATA_PORT(port) ((port) ? 0x3f1 : 0x371)
  25. #define INDEX_PORT(port) CONFIG_PORT(port)
  26. #define ENTER_CONFIG_MODE(port) \
  27. do { \
  28. outb_p(0x51, CONFIG_PORT(port)); \
  29. outb_p(0x23, CONFIG_PORT(port)); \
  30. } while(0)
  31. #define SELECT_LOGICAL_DEVICE(port, dev_no) \
  32. do { \
  33. outb_p(0x07, INDEX_PORT(port)); \
  34. outb_p((dev_no), DATA_PORT(port)); \
  35. } while(0)
  36. #define WRITE_CONFIG_DATA(port,index,data) \
  37. do { \
  38. outb_p((index), INDEX_PORT(port)); \
  39. outb_p((data), DATA_PORT(port)); \
  40. } while(0)
  41. #define EXIT_CONFIG_MODE(port) outb(0xbb, CONFIG_PORT(port))
  42. #define PCI_CONFIG_ADDR KSEG1ADDR(0x0f000c18)
  43. #define PCI_CONFIG_DATA KSEG1ADDR(0x0f000c14)
  44. #ifdef CONFIG_BLK_DEV_FD
  45. void __devinit ali_m1535plus_fdc_init(int port)
  46. {
  47. ENTER_CONFIG_MODE(port);
  48. SELECT_LOGICAL_DEVICE(port, 0); /* FDC */
  49. WRITE_CONFIG_DATA(port, 0x30, 0x01); /* FDC: enable */
  50. WRITE_CONFIG_DATA(port, 0x60, 0x03); /* I/O port base: 0x3f0 */
  51. WRITE_CONFIG_DATA(port, 0x61, 0xf0);
  52. WRITE_CONFIG_DATA(port, 0x70, 0x06); /* IRQ: 6 */
  53. WRITE_CONFIG_DATA(port, 0x74, 0x02); /* DMA: channel 2 */
  54. WRITE_CONFIG_DATA(port, 0xf0, 0x08);
  55. WRITE_CONFIG_DATA(port, 0xf1, 0x00);
  56. WRITE_CONFIG_DATA(port, 0xf2, 0xff);
  57. WRITE_CONFIG_DATA(port, 0xf4, 0x00);
  58. EXIT_CONFIG_MODE(port);
  59. }
  60. #endif
  61. void __devinit ali_m1535plus_parport_init(int port)
  62. {
  63. ENTER_CONFIG_MODE(port);
  64. SELECT_LOGICAL_DEVICE(port, 3); /* Parallel Port */
  65. WRITE_CONFIG_DATA(port, 0x30, 0x01);
  66. WRITE_CONFIG_DATA(port, 0x60, 0x03); /* I/O port base: 0x378 */
  67. WRITE_CONFIG_DATA(port, 0x61, 0x78);
  68. WRITE_CONFIG_DATA(port, 0x70, 0x07); /* IRQ: 7 */
  69. WRITE_CONFIG_DATA(port, 0x74, 0x04); /* DMA: None */
  70. WRITE_CONFIG_DATA(port, 0xf0, 0x8c); /* IRQ polarity: Active Low */
  71. WRITE_CONFIG_DATA(port, 0xf1, 0xc5);
  72. EXIT_CONFIG_MODE(port);
  73. }
  74. void __devinit ali_m1535plus_keyboard_init(int port)
  75. {
  76. ENTER_CONFIG_MODE(port);
  77. SELECT_LOGICAL_DEVICE(port, 7); /* KEYBOARD */
  78. WRITE_CONFIG_DATA(port, 0x30, 0x01); /* KEYBOARD: eable */
  79. WRITE_CONFIG_DATA(port, 0x70, 0x01); /* IRQ: 1 */
  80. WRITE_CONFIG_DATA(port, 0x72, 0x0c); /* PS/2 Mouse IRQ: 12 */
  81. WRITE_CONFIG_DATA(port, 0xf0, 0x00);
  82. EXIT_CONFIG_MODE(port);
  83. }
  84. void __devinit ali_m1535plus_hotkey_init(int port)
  85. {
  86. ENTER_CONFIG_MODE(port);
  87. SELECT_LOGICAL_DEVICE(port, 0xc); /* HOTKEY */
  88. WRITE_CONFIG_DATA(port, 0x30, 0x00);
  89. WRITE_CONFIG_DATA(port, 0xf0, 0x35);
  90. WRITE_CONFIG_DATA(port, 0xf1, 0x14);
  91. WRITE_CONFIG_DATA(port, 0xf2, 0x11);
  92. WRITE_CONFIG_DATA(port, 0xf3, 0x71);
  93. WRITE_CONFIG_DATA(port, 0xf5, 0x05);
  94. EXIT_CONFIG_MODE(port);
  95. }
  96. void ali_m1535plus_init(struct pci_dev *dev)
  97. {
  98. pci_write_config_byte(dev, 0x40, 0x18); /* PCI Interface Control */
  99. pci_write_config_byte(dev, 0x41, 0xc0); /* PS2 keyb & mouse enable */
  100. pci_write_config_byte(dev, 0x42, 0x41); /* ISA bus cycle control */
  101. pci_write_config_byte(dev, 0x43, 0x00); /* ISA bus cycle control 2 */
  102. pci_write_config_byte(dev, 0x44, 0x5d); /* IDE enable & IRQ 14 */
  103. pci_write_config_byte(dev, 0x45, 0x0b); /* PCI int polling mode */
  104. pci_write_config_byte(dev, 0x47, 0x00); /* BIOS chip select control */
  105. /* IRQ routing */
  106. pci_write_config_byte(dev, 0x48, 0x03); /* INTA IRQ10, INTB disable */
  107. pci_write_config_byte(dev, 0x49, 0x00); /* INTC and INTD disable */
  108. pci_write_config_byte(dev, 0x4a, 0x00); /* INTE and INTF disable */
  109. pci_write_config_byte(dev, 0x4b, 0x90); /* Audio IRQ11, Modem disable */
  110. pci_write_config_word(dev, 0x50, 0x4000); /* Parity check IDE enable */
  111. pci_write_config_word(dev, 0x52, 0x0000); /* USB & RTC disable */
  112. pci_write_config_word(dev, 0x54, 0x0002); /* ??? no info */
  113. pci_write_config_word(dev, 0x56, 0x0002); /* PCS1J signal disable */
  114. pci_write_config_byte(dev, 0x59, 0x00); /* PCSDS */
  115. pci_write_config_byte(dev, 0x5a, 0x00);
  116. pci_write_config_byte(dev, 0x5b, 0x00);
  117. pci_write_config_word(dev, 0x5c, 0x0000);
  118. pci_write_config_byte(dev, 0x5e, 0x00);
  119. pci_write_config_byte(dev, 0x5f, 0x00);
  120. pci_write_config_word(dev, 0x60, 0x0000);
  121. pci_write_config_byte(dev, 0x6c, 0x00);
  122. pci_write_config_byte(dev, 0x6d, 0x48); /* ROM address mapping */
  123. pci_write_config_byte(dev, 0x6e, 0x00); /* ??? what for? */
  124. pci_write_config_byte(dev, 0x70, 0x12); /* Serial IRQ control */
  125. pci_write_config_byte(dev, 0x71, 0xEF); /* DMA channel select */
  126. pci_write_config_byte(dev, 0x72, 0x03); /* USB IDSEL */
  127. pci_write_config_byte(dev, 0x73, 0x00); /* ??? no info */
  128. /*
  129. * IRQ setup ALi M5237 USB Host Controller
  130. * IRQ: 9
  131. */
  132. pci_write_config_byte(dev, 0x74, 0x01); /* USB IRQ9 */
  133. pci_write_config_byte(dev, 0x75, 0x1f); /* IDE2 IRQ 15 */
  134. pci_write_config_byte(dev, 0x76, 0x80); /* ACPI disable */
  135. pci_write_config_byte(dev, 0x77, 0x40); /* Modem disable */
  136. pci_write_config_dword(dev, 0x78, 0x20000000); /* Pin select 2 */
  137. pci_write_config_byte(dev, 0x7c, 0x00); /* Pin select 3 */
  138. pci_write_config_byte(dev, 0x81, 0x00); /* ID read/write control */
  139. pci_write_config_byte(dev, 0x90, 0x00); /* PCI PM block control */
  140. pci_write_config_word(dev, 0xa4, 0x0000); /* PMSCR */
  141. #ifdef CONFIG_BLK_DEV_FD
  142. ali_m1535plus_fdc_init(1);
  143. #endif
  144. ali_m1535plus_keyboard_init(1);
  145. ali_m1535plus_hotkey_init(1);
  146. }
  147. static inline void ali_config_writeb(u8 reg, u8 val, int devfn)
  148. {
  149. u32 data;
  150. int shift;
  151. writel((1 << 16) | (devfn << 8) | (reg & 0xfc) | 1UL, PCI_CONFIG_ADDR);
  152. data = readl(PCI_CONFIG_DATA);
  153. shift = (reg & 3) << 3;
  154. data &= ~(0xff << shift);
  155. data |= (((u32)val) << shift);
  156. writel(data, PCI_CONFIG_DATA);
  157. }
  158. static inline u8 ali_config_readb(u8 reg, int devfn)
  159. {
  160. u32 data;
  161. writel((1 << 16) | (devfn << 8) | (reg & 0xfc) | 1UL, PCI_CONFIG_ADDR);
  162. data = readl(PCI_CONFIG_DATA);
  163. return (u8)(data >> ((reg & 3) << 3));
  164. }
  165. static inline u16 ali_config_readw(u8 reg, int devfn)
  166. {
  167. u32 data;
  168. writel((1 << 16) | (devfn << 8) | (reg & 0xfc) | 1UL, PCI_CONFIG_ADDR);
  169. data = readl(PCI_CONFIG_DATA);
  170. return (u16)(data >> ((reg & 2) << 3));
  171. }
  172. int vr4133_rockhopper = 0;
  173. void __init ali_m5229_preinit(void)
  174. {
  175. if (ali_config_readw(PCI_VENDOR_ID,16) == PCI_VENDOR_ID_AL &&
  176. ali_config_readw(PCI_DEVICE_ID,16) == PCI_DEVICE_ID_AL_M1533) {
  177. printk(KERN_INFO "Found an NEC Rockhopper \n");
  178. vr4133_rockhopper = 1;
  179. /*
  180. * Enable ALi M5229 IDE Controller (both channels)
  181. * IDSEL: A27
  182. */
  183. ali_config_writeb(0x58, 0x4c, 16);
  184. }
  185. }
  186. void __init ali_m5229_init(struct pci_dev *dev)
  187. {
  188. /*
  189. * Enable Primary/Secondary Channel Cable Detect 40-Pin
  190. */
  191. pci_write_config_word(dev, 0x4a, 0xc023);
  192. /*
  193. * Set only the 3rd byteis for the master IDE's cycle and
  194. * enable Internal IDE Function
  195. */
  196. pci_write_config_byte(dev, 0x50, 0x23); /* Class code attr register */
  197. pci_write_config_byte(dev, 0x09, 0xff); /* Set native mode & stuff */
  198. pci_write_config_byte(dev, 0x52, 0x00); /* use timing registers */
  199. pci_write_config_byte(dev, 0x58, 0x02); /* Primary addr setup timing */
  200. pci_write_config_byte(dev, 0x59, 0x22); /* Primary cmd block timing */
  201. pci_write_config_byte(dev, 0x5a, 0x22); /* Pr drv 0 R/W timing */
  202. pci_write_config_byte(dev, 0x5b, 0x22); /* Pr drv 1 R/W timing */
  203. pci_write_config_byte(dev, 0x5c, 0x02); /* Sec addr setup timing */
  204. pci_write_config_byte(dev, 0x5d, 0x22); /* Sec cmd block timing */
  205. pci_write_config_byte(dev, 0x5e, 0x22); /* Sec drv 0 R/W timing */
  206. pci_write_config_byte(dev, 0x5f, 0x22); /* Sec drv 1 R/W timing */
  207. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  208. pci_write_config_word(dev, PCI_COMMAND,
  209. PCI_COMMAND_PARITY | PCI_COMMAND_MASTER |
  210. PCI_COMMAND_IO);
  211. }