toshiba_rbtx4927_irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * linux/arch/mips/tx4927/toshiba_rbtx4927/toshiba_rbtx4927_irq.c
  3. *
  4. * Toshiba RBTX4927 specific interrupt handlers
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * source@mvista.com
  8. *
  9. * Copyright 2001-2002 MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  19. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  21. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  22. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  23. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  24. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. /*
  32. IRQ Device
  33. 00 RBTX4927-ISA/00
  34. 01 RBTX4927-ISA/01 PS2/Keyboard
  35. 02 RBTX4927-ISA/02 Cascade RBTX4927-ISA (irqs 8-15)
  36. 03 RBTX4927-ISA/03
  37. 04 RBTX4927-ISA/04
  38. 05 RBTX4927-ISA/05
  39. 06 RBTX4927-ISA/06
  40. 07 RBTX4927-ISA/07
  41. 08 RBTX4927-ISA/08
  42. 09 RBTX4927-ISA/09
  43. 10 RBTX4927-ISA/10
  44. 11 RBTX4927-ISA/11
  45. 12 RBTX4927-ISA/12 PS2/Mouse (not supported at this time)
  46. 13 RBTX4927-ISA/13
  47. 14 RBTX4927-ISA/14 IDE
  48. 15 RBTX4927-ISA/15
  49. 16 TX4927-CP0/00 Software 0
  50. 17 TX4927-CP0/01 Software 1
  51. 18 TX4927-CP0/02 Cascade TX4927-CP0
  52. 19 TX4927-CP0/03 Multiplexed -- do not use
  53. 20 TX4927-CP0/04 Multiplexed -- do not use
  54. 21 TX4927-CP0/05 Multiplexed -- do not use
  55. 22 TX4927-CP0/06 Multiplexed -- do not use
  56. 23 TX4927-CP0/07 CPU TIMER
  57. 24 TX4927-PIC/00
  58. 25 TX4927-PIC/01
  59. 26 TX4927-PIC/02
  60. 27 TX4927-PIC/03 Cascade RBTX4927-IOC
  61. 28 TX4927-PIC/04
  62. 29 TX4927-PIC/05 RBTX4927 RTL-8019AS ethernet
  63. 30 TX4927-PIC/06
  64. 31 TX4927-PIC/07
  65. 32 TX4927-PIC/08 TX4927 SerialIO Channel 0
  66. 33 TX4927-PIC/09 TX4927 SerialIO Channel 1
  67. 34 TX4927-PIC/10
  68. 35 TX4927-PIC/11
  69. 36 TX4927-PIC/12
  70. 37 TX4927-PIC/13
  71. 38 TX4927-PIC/14
  72. 39 TX4927-PIC/15
  73. 40 TX4927-PIC/16 TX4927 PCI PCI-C
  74. 41 TX4927-PIC/17
  75. 42 TX4927-PIC/18
  76. 43 TX4927-PIC/19
  77. 44 TX4927-PIC/20
  78. 45 TX4927-PIC/21
  79. 46 TX4927-PIC/22 TX4927 PCI PCI-ERR
  80. 47 TX4927-PIC/23 TX4927 PCI PCI-PMA (not used)
  81. 48 TX4927-PIC/24
  82. 49 TX4927-PIC/25
  83. 50 TX4927-PIC/26
  84. 51 TX4927-PIC/27
  85. 52 TX4927-PIC/28
  86. 53 TX4927-PIC/29
  87. 54 TX4927-PIC/30
  88. 55 TX4927-PIC/31
  89. 56 RBTX4927-IOC/00 FPCIB0 PCI-D PJ4/A PJ5/B SB/C PJ6/D PJ7/A (SouthBridge/NotUsed) [RTL-8139=PJ4]
  90. 57 RBTX4927-IOC/01 FPCIB0 PCI-C PJ4/D PJ5/A SB/B PJ6/C PJ7/D (SouthBridge/NotUsed) [RTL-8139=PJ5]
  91. 58 RBTX4927-IOC/02 FPCIB0 PCI-B PJ4/C PJ5/D SB/A PJ6/B PJ7/C (SouthBridge/IDE/pin=1,INTR) [RTL-8139=NotSupported]
  92. 59 RBTX4927-IOC/03 FPCIB0 PCI-A PJ4/B PJ5/C SB/D PJ6/A PJ7/B (SouthBridge/USB/pin=4) [RTL-8139=PJ6]
  93. 60 RBTX4927-IOC/04
  94. 61 RBTX4927-IOC/05
  95. 62 RBTX4927-IOC/06
  96. 63 RBTX4927-IOC/07
  97. NOTES:
  98. SouthBridge/INTR is mapped to SouthBridge/A=PCI-B/#58
  99. SouthBridge/ISA/pin=0 no pci irq used by this device
  100. SouthBridge/IDE/pin=1 no pci irq used by this device, using INTR via ISA IRQ14
  101. SouthBridge/USB/pin=4 using pci irq SouthBridge/D=PCI-A=#59
  102. SouthBridge/PMC/pin=0 no pci irq used by this device
  103. SuperIO/PS2/Keyboard, using INTR via ISA IRQ1
  104. SuperIO/PS2/Mouse, using INTR via ISA IRQ12 (mouse not currently supported)
  105. JP7 is not bus master -- do NOT use -- only 4 pci bus master's allowed -- SouthBridge, JP4, JP5, JP6
  106. */
  107. #include <linux/init.h>
  108. #include <linux/kernel.h>
  109. #include <linux/types.h>
  110. #include <linux/mm.h>
  111. #include <linux/swap.h>
  112. #include <linux/ioport.h>
  113. #include <linux/sched.h>
  114. #include <linux/interrupt.h>
  115. #include <linux/pci.h>
  116. #include <linux/timex.h>
  117. #include <asm/bootinfo.h>
  118. #include <asm/page.h>
  119. #include <asm/io.h>
  120. #include <asm/irq.h>
  121. #include <asm/pci.h>
  122. #include <asm/processor.h>
  123. #include <asm/reboot.h>
  124. #include <asm/time.h>
  125. #include <asm/wbflush.h>
  126. #include <linux/bootmem.h>
  127. #include <linux/blkdev.h>
  128. #ifdef CONFIG_TOSHIBA_FPCIB0
  129. #include <asm/i8259.h>
  130. #include <asm/tx4927/smsc_fdc37m81x.h>
  131. #endif
  132. #include <asm/tx4927/toshiba_rbtx4927.h>
  133. #undef TOSHIBA_RBTX4927_IRQ_DEBUG
  134. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  135. #define TOSHIBA_RBTX4927_IRQ_NONE 0x00000000
  136. #define TOSHIBA_RBTX4927_IRQ_INFO ( 1 << 0 )
  137. #define TOSHIBA_RBTX4927_IRQ_WARN ( 1 << 1 )
  138. #define TOSHIBA_RBTX4927_IRQ_EROR ( 1 << 2 )
  139. #define TOSHIBA_RBTX4927_IRQ_IOC_INIT ( 1 << 10 )
  140. #define TOSHIBA_RBTX4927_IRQ_IOC_ENABLE ( 1 << 13 )
  141. #define TOSHIBA_RBTX4927_IRQ_IOC_DISABLE ( 1 << 14 )
  142. #define TOSHIBA_RBTX4927_SETUP_ALL 0xffffffff
  143. #endif
  144. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  145. static const u32 toshiba_rbtx4927_irq_debug_flag =
  146. (TOSHIBA_RBTX4927_IRQ_NONE | TOSHIBA_RBTX4927_IRQ_INFO |
  147. TOSHIBA_RBTX4927_IRQ_WARN | TOSHIBA_RBTX4927_IRQ_EROR
  148. // | TOSHIBA_RBTX4927_IRQ_IOC_INIT
  149. // | TOSHIBA_RBTX4927_IRQ_IOC_ENABLE
  150. // | TOSHIBA_RBTX4927_IRQ_IOC_DISABLE
  151. );
  152. #endif
  153. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  154. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...) \
  155. if ( (toshiba_rbtx4927_irq_debug_flag) & (flag) ) \
  156. { \
  157. char tmp[100]; \
  158. sprintf( tmp, str ); \
  159. printk( "%s(%s:%u)::%s", __FUNCTION__, __FILE__, __LINE__, tmp ); \
  160. }
  161. #else
  162. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...)
  163. #endif
  164. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG 0
  165. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_END 7
  166. #define TOSHIBA_RBTX4927_IRQ_IOC_BEG ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG) /* 56 */
  167. #define TOSHIBA_RBTX4927_IRQ_IOC_END ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_END) /* 63 */
  168. #define TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC TX4927_IRQ_NEST_EXT_ON_PIC
  169. #define TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC (TOSHIBA_RBTX4927_IRQ_IOC_BEG+2)
  170. extern int tx4927_using_backplane;
  171. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq);
  172. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq);
  173. #define TOSHIBA_RBTX4927_IOC_NAME "RBTX4927-IOC"
  174. static struct irq_chip toshiba_rbtx4927_irq_ioc_type = {
  175. .name = TOSHIBA_RBTX4927_IOC_NAME,
  176. .ack = toshiba_rbtx4927_irq_ioc_disable,
  177. .mask = toshiba_rbtx4927_irq_ioc_disable,
  178. .mask_ack = toshiba_rbtx4927_irq_ioc_disable,
  179. .unmask = toshiba_rbtx4927_irq_ioc_enable,
  180. };
  181. #define TOSHIBA_RBTX4927_IOC_INTR_ENAB 0xbc002000
  182. #define TOSHIBA_RBTX4927_IOC_INTR_STAT 0xbc002006
  183. u32 bit2num(u32 num)
  184. {
  185. u32 i;
  186. for (i = 0; i < (sizeof(num) * 8); i++) {
  187. if (num & (1 << i)) {
  188. return (i);
  189. }
  190. }
  191. return (0);
  192. }
  193. int toshiba_rbtx4927_irq_nested(int sw_irq)
  194. {
  195. u32 level3;
  196. level3 = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  197. if (level3) {
  198. sw_irq = TOSHIBA_RBTX4927_IRQ_IOC_BEG + bit2num(level3);
  199. if (sw_irq != TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC) {
  200. goto RETURN;
  201. }
  202. }
  203. #ifdef CONFIG_TOSHIBA_FPCIB0
  204. if (tx4927_using_backplane) {
  205. int irq = i8259_irq();
  206. if (irq >= 0)
  207. sw_irq = irq;
  208. }
  209. #endif
  210. RETURN:
  211. return (sw_irq);
  212. }
  213. //#define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, 0, CPU_MASK_NONE, s, NULL, NULL }
  214. #define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, IRQF_SHARED, CPU_MASK_NONE, s, NULL, NULL }
  215. static struct irqaction toshiba_rbtx4927_irq_ioc_action =
  216. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_IOC_NAME);
  217. /**********************************************************************************/
  218. /* Functions for ioc */
  219. /**********************************************************************************/
  220. static void __init toshiba_rbtx4927_irq_ioc_init(void)
  221. {
  222. int i;
  223. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_INIT,
  224. "beg=%d end=%d\n",
  225. TOSHIBA_RBTX4927_IRQ_IOC_BEG,
  226. TOSHIBA_RBTX4927_IRQ_IOC_END);
  227. for (i = TOSHIBA_RBTX4927_IRQ_IOC_BEG;
  228. i <= TOSHIBA_RBTX4927_IRQ_IOC_END; i++)
  229. set_irq_chip_and_handler(i, &toshiba_rbtx4927_irq_ioc_type,
  230. handle_level_irq);
  231. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC,
  232. &toshiba_rbtx4927_irq_ioc_action);
  233. }
  234. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq)
  235. {
  236. volatile unsigned char v;
  237. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_ENABLE,
  238. "irq=%d\n", irq);
  239. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  240. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  241. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  242. "bad irq=%d\n", irq);
  243. panic("\n");
  244. }
  245. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  246. v |= (1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  247. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  248. }
  249. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq)
  250. {
  251. volatile unsigned char v;
  252. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_DISABLE,
  253. "irq=%d\n", irq);
  254. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  255. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  256. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  257. "bad irq=%d\n", irq);
  258. panic("\n");
  259. }
  260. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  261. v &= ~(1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  262. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  263. }
  264. void __init arch_init_irq(void)
  265. {
  266. extern void tx4927_irq_init(void);
  267. tx4927_irq_init();
  268. toshiba_rbtx4927_irq_ioc_init();
  269. #ifdef CONFIG_TOSHIBA_FPCIB0
  270. if (tx4927_using_backplane)
  271. init_i8259_irqs();
  272. #endif
  273. /* Onboard 10M Ether: High Active */
  274. set_irq_type(RBTX4927_RTL_8019_IRQ, IRQF_TRIGGER_HIGH);
  275. wbflush();
  276. }
  277. void toshiba_rbtx4927_irq_dump(char *key)
  278. {
  279. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  280. {
  281. u32 i, j = 0;
  282. for (i = 0; i < NR_IRQS; i++) {
  283. if (strcmp(irq_desc[i].chip->name, "none")
  284. == 0)
  285. continue;
  286. if ((i >= 1)
  287. && (irq_desc[i - 1].chip->name ==
  288. irq_desc[i].chip->name)) {
  289. j++;
  290. } else {
  291. j = 0;
  292. }
  293. TOSHIBA_RBTX4927_IRQ_DPRINTK
  294. (TOSHIBA_RBTX4927_IRQ_INFO,
  295. "%s irq=0x%02x/%3d s=0x%08x h=0x%08x a=0x%08x ah=0x%08x d=%1d n=%s/%02d\n",
  296. key, i, i, irq_desc[i].status,
  297. (u32) irq_desc[i].chip,
  298. (u32) irq_desc[i].action,
  299. (u32) (irq_desc[i].action ? irq_desc[i].
  300. action->handler : 0),
  301. irq_desc[i].depth,
  302. irq_desc[i].chip->name, j);
  303. }
  304. }
  305. #endif
  306. }
  307. void toshiba_rbtx4927_irq_dump_pics(char *s)
  308. {
  309. u32 level0_m;
  310. u32 level0_s;
  311. u32 level1_m;
  312. u32 level1_s;
  313. u32 level2;
  314. u32 level2_p;
  315. u32 level2_s;
  316. u32 level3_m;
  317. u32 level3_s;
  318. u32 level4_m;
  319. u32 level4_s;
  320. u32 level5_m;
  321. u32 level5_s;
  322. if (s == NULL)
  323. s = "null";
  324. level0_m = (read_c0_status() & 0x0000ff00) >> 8;
  325. level0_s = (read_c0_cause() & 0x0000ff00) >> 8;
  326. level1_m = level0_m;
  327. level1_s = level0_s & 0x87;
  328. level2 = TX4927_RD(0xff1ff6a0);
  329. level2_p = (((level2 & 0x10000)) ? 0 : 1);
  330. level2_s = (((level2 & 0x1f) == 0x1f) ? 0 : (level2 & 0x1f));
  331. level3_m = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_ENAB) & 0x1f;
  332. level3_s = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  333. level4_m = inb(0x21);
  334. outb(0x0A, 0x20);
  335. level4_s = inb(0x20);
  336. level5_m = inb(0xa1);
  337. outb(0x0A, 0xa0);
  338. level5_s = inb(0xa0);
  339. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  340. "dump_raw_pic() ");
  341. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  342. "cp0:m=0x%02x/s=0x%02x ", level0_m,
  343. level0_s);
  344. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  345. "cp0:m=0x%02x/s=0x%02x ", level1_m,
  346. level1_s);
  347. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  348. "pic:e=0x%02x/s=0x%02x ", level2_p,
  349. level2_s);
  350. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  351. "ioc:m=0x%02x/s=0x%02x ", level3_m,
  352. level3_s);
  353. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  354. "sbm:m=0x%02x/s=0x%02x ", level4_m,
  355. level4_s);
  356. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  357. "sbs:m=0x%02x/s=0x%02x ", level5_m,
  358. level5_s);
  359. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO, "[%s]\n",
  360. s);
  361. }