smp.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * Copyright (C) 2001,2002,2004 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/smp.h>
  21. #include <linux/kernel_stat.h>
  22. #include <asm/mmu_context.h>
  23. #include <asm/io.h>
  24. #include <asm/sibyte/sb1250.h>
  25. #include <asm/sibyte/bcm1480_regs.h>
  26. #include <asm/sibyte/bcm1480_int.h>
  27. extern void smp_call_function_interrupt(void);
  28. /*
  29. * These are routines for dealing with the bcm1480 smp capabilities
  30. * independent of board/firmware
  31. */
  32. static void *mailbox_0_set_regs[] = {
  33. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  34. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  35. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  36. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  37. };
  38. static void *mailbox_0_clear_regs[] = {
  39. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  40. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  41. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  42. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  43. };
  44. static void *mailbox_0_regs[] = {
  45. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  46. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  47. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  48. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  49. };
  50. /*
  51. * SMP init and finish on secondary CPUs
  52. */
  53. void bcm1480_smp_init(void)
  54. {
  55. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  56. STATUSF_IP1 | STATUSF_IP0;
  57. /* Set interrupt mask, but don't enable */
  58. change_c0_status(ST0_IM, imask);
  59. }
  60. void bcm1480_smp_finish(void)
  61. {
  62. extern void bcm1480_time_init(void);
  63. bcm1480_time_init();
  64. local_irq_enable();
  65. }
  66. /*
  67. * These are routines for dealing with the sb1250 smp capabilities
  68. * independent of board/firmware
  69. */
  70. /*
  71. * Simple enough; everything is set up, so just poke the appropriate mailbox
  72. * register, and we should be set
  73. */
  74. void core_send_ipi(int cpu, unsigned int action)
  75. {
  76. __raw_writeq((((u64)action)<< 48), mailbox_0_set_regs[cpu]);
  77. }
  78. void bcm1480_mailbox_interrupt(void)
  79. {
  80. int cpu = smp_processor_id();
  81. unsigned int action;
  82. kstat_this_cpu.irqs[K_BCM1480_INT_MBOX_0_0]++;
  83. /* Load the mailbox register to figure out what we're supposed to do */
  84. action = (__raw_readq(mailbox_0_regs[cpu]) >> 48) & 0xffff;
  85. /* Clear the mailbox to clear the interrupt */
  86. __raw_writeq(((u64)action)<<48, mailbox_0_clear_regs[cpu]);
  87. /*
  88. * Nothing to do for SMP_RESCHEDULE_YOURSELF; returning from the
  89. * interrupt will do the reschedule for us
  90. */
  91. if (action & SMP_CALL_FUNCTION)
  92. smp_call_function_interrupt();
  93. }