int.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. *
  3. * Copyright (C) 2005 Embedded Alley Solutions, Inc
  4. * Ported to 2.6.
  5. *
  6. * Per Hallsmark, per.hallsmark@mvista.com
  7. * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
  8. * Copyright (C) 2001 Ralf Baechle
  9. *
  10. * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
  11. *
  12. * This program is free software; you can distribute it and/or modify it
  13. * under the terms of the GNU General Public License (Version 2) as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  24. *
  25. */
  26. #include <linux/compiler.h>
  27. #include <linux/init.h>
  28. #include <linux/irq.h>
  29. #include <linux/sched.h>
  30. #include <linux/slab.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/kernel_stat.h>
  33. #include <linux/random.h>
  34. #include <linux/module.h>
  35. #include <asm/io.h>
  36. #include <asm/gdb-stub.h>
  37. #include <int.h>
  38. #include <uart.h>
  39. /* default prio for interrupts */
  40. /* first one is a no-no so therefore always prio 0 (disabled) */
  41. static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
  42. 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
  43. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
  44. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
  45. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
  46. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
  47. 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
  48. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
  49. 1 // 70
  50. };
  51. static void hw0_irqdispatch(int irq)
  52. {
  53. /* find out which interrupt */
  54. irq = PNX8550_GIC_VECTOR_0 >> 3;
  55. if (irq == 0) {
  56. printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
  57. return;
  58. }
  59. do_IRQ(PNX8550_INT_GIC_MIN + irq);
  60. }
  61. static void timer_irqdispatch(int irq)
  62. {
  63. irq = (0x01c0 & read_c0_config7()) >> 6;
  64. if (unlikely(irq == 0)) {
  65. printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
  66. return;
  67. }
  68. if (irq & 0x1)
  69. do_IRQ(PNX8550_INT_TIMER1);
  70. if (irq & 0x2)
  71. do_IRQ(PNX8550_INT_TIMER2);
  72. if (irq & 0x4)
  73. do_IRQ(PNX8550_INT_TIMER3);
  74. }
  75. asmlinkage void plat_irq_dispatch(void)
  76. {
  77. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  78. if (pending & STATUSF_IP2)
  79. hw0_irqdispatch(2);
  80. else if (pending & STATUSF_IP7) {
  81. if (read_c0_config7() & 0x01c0)
  82. timer_irqdispatch(7);
  83. } else
  84. spurious_interrupt();
  85. }
  86. static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
  87. {
  88. unsigned long status = read_c0_status();
  89. status &= ~((clr_mask & 0xFF) << 8);
  90. status |= (set_mask & 0xFF) << 8;
  91. write_c0_status(status);
  92. }
  93. static inline void mask_gic_int(unsigned int irq_nr)
  94. {
  95. /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
  96. PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
  97. }
  98. static inline void unmask_gic_int(unsigned int irq_nr)
  99. {
  100. /* set prio mask to lower four bits and enable interrupt */
  101. PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
  102. }
  103. static inline void mask_irq(unsigned int irq_nr)
  104. {
  105. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  106. modify_cp0_intmask(1 << irq_nr, 0);
  107. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  108. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  109. mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  110. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  111. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  112. modify_cp0_intmask(1 << 7, 0);
  113. } else {
  114. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  115. }
  116. }
  117. static inline void unmask_irq(unsigned int irq_nr)
  118. {
  119. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  120. modify_cp0_intmask(0, 1 << irq_nr);
  121. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  122. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  123. unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  124. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  125. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  126. modify_cp0_intmask(0, 1 << 7);
  127. } else {
  128. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  129. }
  130. }
  131. int pnx8550_set_gic_priority(int irq, int priority)
  132. {
  133. int gic_irq = irq-PNX8550_INT_GIC_MIN;
  134. int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
  135. gic_prio[gic_irq] = priority;
  136. PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
  137. return prev_priority;
  138. }
  139. static struct irq_chip level_irq_type = {
  140. .name = "PNX Level IRQ",
  141. .ack = mask_irq,
  142. .mask = mask_irq,
  143. .mask_ack = mask_irq,
  144. .unmask = unmask_irq,
  145. };
  146. static struct irqaction gic_action = {
  147. .handler = no_action,
  148. .flags = IRQF_DISABLED,
  149. .name = "GIC",
  150. };
  151. static struct irqaction timer_action = {
  152. .handler = no_action,
  153. .flags = IRQF_DISABLED,
  154. .name = "Timer",
  155. };
  156. void __init arch_init_irq(void)
  157. {
  158. int i;
  159. int configPR;
  160. for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++) {
  161. set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
  162. mask_irq(i); /* mask the irq just in case */
  163. }
  164. /* init of GIC/IPC interrupts */
  165. /* should be done before cp0 since cp0 init enables the GIC int */
  166. for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
  167. int gic_int_line = i - PNX8550_INT_GIC_MIN;
  168. if (gic_int_line == 0 )
  169. continue; // don't fiddle with int 0
  170. /*
  171. * enable change of TARGET, ENABLE and ACTIVE_LOW bits
  172. * set TARGET 0 to route through hw0 interrupt
  173. * set ACTIVE_LOW 0 active high (correct?)
  174. *
  175. * We really should setup an interrupt description table
  176. * to do this nicely.
  177. * Note, PCI INTA is active low on the bus, but inverted
  178. * in the GIC, so to us it's active high.
  179. */
  180. PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
  181. /* mask/priority is still 0 so we will not get any
  182. * interrupts until it is unmasked */
  183. set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
  184. }
  185. /* Priority level 0 */
  186. PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
  187. /* Set int vector table address */
  188. PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
  189. set_irq_chip_and_handler(MIPS_CPU_GIC_IRQ, &level_irq_type,
  190. handle_level_irq);
  191. setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
  192. /* init of Timer interrupts */
  193. for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++)
  194. set_irq_chip_and_handler(i, &level_irq_type, handle_level_irq);
  195. /* Stop Timer 1-3 */
  196. configPR = read_c0_config7();
  197. configPR |= 0x00000038;
  198. write_c0_config7(configPR);
  199. set_irq_chip_and_handler(MIPS_CPU_TIMER_IRQ, &level_irq_type,
  200. handle_level_irq);
  201. setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
  202. }
  203. EXPORT_SYMBOL(pnx8550_set_gic_priority);