irq.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include <linux/types.h>
  35. #include <linux/interrupt.h>
  36. #include <asm/io.h>
  37. #include <asm/mipsregs.h>
  38. #include <asm/system.h>
  39. #include <asm/processor.h>
  40. #include <asm/jmr3927/jmr3927.h>
  41. #if JMR3927_IRQ_END > NR_IRQS
  42. #error JMR3927_IRQ_END > NR_IRQS
  43. #endif
  44. static unsigned char irc_level[TX3927_NUM_IR] = {
  45. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  46. 7, 7, /* SIO */
  47. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  48. 6, 6, 6 /* TMR */
  49. };
  50. /*
  51. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  52. * So disable_irq/enable_irq MUST handle IOC/IRC registers.
  53. */
  54. static void mask_irq_ioc(unsigned int irq)
  55. {
  56. /* 0: mask */
  57. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  58. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  59. unsigned int bit = 1 << irq_nr;
  60. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  61. /* flush write buffer */
  62. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  63. }
  64. static void unmask_irq_ioc(unsigned int irq)
  65. {
  66. /* 0: mask */
  67. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  68. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  69. unsigned int bit = 1 << irq_nr;
  70. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  71. /* flush write buffer */
  72. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  73. }
  74. asmlinkage void plat_irq_dispatch(void)
  75. {
  76. unsigned long cp0_cause = read_c0_cause();
  77. int irq;
  78. if ((cp0_cause & CAUSEF_IP7) == 0)
  79. return;
  80. irq = (cp0_cause >> CAUSEB_IP2) & 0x0f;
  81. do_IRQ(irq + JMR3927_IRQ_IRC);
  82. }
  83. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id)
  84. {
  85. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  86. int i;
  87. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  88. if (istat & (1 << i)) {
  89. irq = JMR3927_IRQ_IOC + i;
  90. do_IRQ(irq);
  91. }
  92. }
  93. return IRQ_HANDLED;
  94. }
  95. static struct irqaction ioc_action = {
  96. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  97. };
  98. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void *dev_id)
  99. {
  100. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  101. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  102. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  103. return IRQ_HANDLED;
  104. }
  105. static struct irqaction pcierr_action = {
  106. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  107. };
  108. static void __init jmr3927_irq_init(void);
  109. void __init arch_init_irq(void)
  110. {
  111. /* Now, interrupt control disabled, */
  112. /* all IRC interrupts are masked, */
  113. /* all IRC interrupt mode are Low Active. */
  114. /* mask all IOC interrupts */
  115. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  116. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  117. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  118. /* clear PCI Soft interrupts */
  119. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  120. /* clear PCI Reset interrupts */
  121. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  122. jmr3927_irq_init();
  123. /* setup IOC interrupt 1 (PCI, MODEM) */
  124. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  125. #ifdef CONFIG_PCI
  126. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  127. #endif
  128. /* enable all CPU interrupt bits. */
  129. set_c0_status(ST0_IM); /* IE bit is still 0. */
  130. }
  131. static struct irq_chip jmr3927_irq_ioc = {
  132. .name = "jmr3927_ioc",
  133. .ack = mask_irq_ioc,
  134. .mask = mask_irq_ioc,
  135. .mask_ack = mask_irq_ioc,
  136. .unmask = unmask_irq_ioc,
  137. };
  138. static void __init jmr3927_irq_init(void)
  139. {
  140. u32 i;
  141. txx9_irq_init(TX3927_IRC_REG);
  142. for (i = 0; i < TXx9_MAX_IR; i++)
  143. txx9_irq_set_pri(i, irc_level[i]);
  144. for (i = JMR3927_IRQ_IOC; i < JMR3927_IRQ_IOC + JMR3927_NR_IRQ_IOC; i++)
  145. set_irq_chip_and_handler(i, &jmr3927_irq_ioc, handle_level_irq);
  146. }