dma.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * File: arch/blackfin/mach-bf537/dma.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <asm/blackfin.h>
  30. #include <asm/dma.h>
  31. struct dma_register *base_addr[MAX_BLACKFIN_DMA_CHANNEL] = {
  32. (struct dma_register *) DMA0_NEXT_DESC_PTR,
  33. (struct dma_register *) DMA1_NEXT_DESC_PTR,
  34. (struct dma_register *) DMA2_NEXT_DESC_PTR,
  35. (struct dma_register *) DMA3_NEXT_DESC_PTR,
  36. (struct dma_register *) DMA4_NEXT_DESC_PTR,
  37. (struct dma_register *) DMA5_NEXT_DESC_PTR,
  38. (struct dma_register *) DMA6_NEXT_DESC_PTR,
  39. (struct dma_register *) DMA7_NEXT_DESC_PTR,
  40. (struct dma_register *) DMA8_NEXT_DESC_PTR,
  41. (struct dma_register *) DMA9_NEXT_DESC_PTR,
  42. (struct dma_register *) DMA10_NEXT_DESC_PTR,
  43. (struct dma_register *) DMA11_NEXT_DESC_PTR,
  44. (struct dma_register *) MDMA_D0_NEXT_DESC_PTR,
  45. (struct dma_register *) MDMA_S0_NEXT_DESC_PTR,
  46. (struct dma_register *) MDMA_D1_NEXT_DESC_PTR,
  47. (struct dma_register *) MDMA_S1_NEXT_DESC_PTR,
  48. };
  49. int channel2irq(unsigned int channel)
  50. {
  51. int ret_irq = -1;
  52. switch (channel) {
  53. case CH_PPI:
  54. ret_irq = IRQ_PPI;
  55. break;
  56. case CH_EMAC_RX:
  57. ret_irq = IRQ_MAC_RX;
  58. break;
  59. case CH_EMAC_TX:
  60. ret_irq = IRQ_MAC_TX;
  61. break;
  62. case CH_UART1_RX:
  63. ret_irq = IRQ_UART1_RX;
  64. break;
  65. case CH_UART1_TX:
  66. ret_irq = IRQ_UART1_TX;
  67. break;
  68. case CH_SPORT0_RX:
  69. ret_irq = IRQ_SPORT0_RX;
  70. break;
  71. case CH_SPORT0_TX:
  72. ret_irq = IRQ_SPORT0_TX;
  73. break;
  74. case CH_SPORT1_RX:
  75. ret_irq = IRQ_SPORT1_RX;
  76. break;
  77. case CH_SPORT1_TX:
  78. ret_irq = IRQ_SPORT1_TX;
  79. break;
  80. case CH_SPI:
  81. ret_irq = IRQ_SPI;
  82. break;
  83. case CH_UART_RX:
  84. ret_irq = IRQ_UART_RX;
  85. break;
  86. case CH_UART_TX:
  87. ret_irq = IRQ_UART_TX;
  88. break;
  89. case CH_MEM_STREAM0_SRC:
  90. case CH_MEM_STREAM0_DEST:
  91. ret_irq = IRQ_MEM_DMA0;
  92. break;
  93. case CH_MEM_STREAM1_SRC:
  94. case CH_MEM_STREAM1_DEST:
  95. ret_irq = IRQ_MEM_DMA1;
  96. break;
  97. }
  98. return ret_irq;
  99. }