bfin_dma_5xx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. return 0;
  68. }
  69. arch_initcall(blackfin_dma_init);
  70. /*------------------------------------------------------------------------------
  71. * Request the specific DMA channel from the system.
  72. *-----------------------------------------------------------------------------*/
  73. int request_dma(unsigned int channel, char *device_id)
  74. {
  75. pr_debug("request_dma() : BEGIN \n");
  76. mutex_lock(&(dma_ch[channel].dmalock));
  77. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  78. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  79. mutex_unlock(&(dma_ch[channel].dmalock));
  80. pr_debug("DMA CHANNEL IN USE \n");
  81. return -EBUSY;
  82. } else {
  83. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  84. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  85. }
  86. mutex_unlock(&(dma_ch[channel].dmalock));
  87. dma_ch[channel].device_id = device_id;
  88. dma_ch[channel].irq_callback = NULL;
  89. /* This is to be enabled by putting a restriction -
  90. * you have to request DMA, before doing any operations on
  91. * descriptor/channel
  92. */
  93. pr_debug("request_dma() : END \n");
  94. return channel;
  95. }
  96. EXPORT_SYMBOL(request_dma);
  97. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  98. {
  99. int ret_irq = 0;
  100. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  101. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  102. if (callback != NULL) {
  103. int ret_val;
  104. ret_irq = channel2irq(channel);
  105. dma_ch[channel].data = data;
  106. ret_val =
  107. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  108. dma_ch[channel].device_id, data);
  109. if (ret_val) {
  110. printk(KERN_NOTICE
  111. "Request irq in DMA engine failed.\n");
  112. return -EPERM;
  113. }
  114. dma_ch[channel].irq_callback = callback;
  115. }
  116. return 0;
  117. }
  118. EXPORT_SYMBOL(set_dma_callback);
  119. void free_dma(unsigned int channel)
  120. {
  121. int ret_irq;
  122. pr_debug("freedma() : BEGIN \n");
  123. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  124. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  125. /* Halt the DMA */
  126. disable_dma(channel);
  127. clear_dma_buffer(channel);
  128. if (dma_ch[channel].irq_callback != NULL) {
  129. ret_irq = channel2irq(channel);
  130. free_irq(ret_irq, dma_ch[channel].data);
  131. }
  132. /* Clear the DMA Variable in the Channel */
  133. mutex_lock(&(dma_ch[channel].dmalock));
  134. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  135. mutex_unlock(&(dma_ch[channel].dmalock));
  136. pr_debug("freedma() : END \n");
  137. }
  138. EXPORT_SYMBOL(free_dma);
  139. void dma_enable_irq(unsigned int channel)
  140. {
  141. int ret_irq;
  142. pr_debug("dma_enable_irq() : BEGIN \n");
  143. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  144. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  145. ret_irq = channel2irq(channel);
  146. enable_irq(ret_irq);
  147. }
  148. EXPORT_SYMBOL(dma_enable_irq);
  149. void dma_disable_irq(unsigned int channel)
  150. {
  151. int ret_irq;
  152. pr_debug("dma_disable_irq() : BEGIN \n");
  153. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  154. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  155. ret_irq = channel2irq(channel);
  156. disable_irq(ret_irq);
  157. }
  158. EXPORT_SYMBOL(dma_disable_irq);
  159. int dma_channel_active(unsigned int channel)
  160. {
  161. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  162. return 0;
  163. } else {
  164. return 1;
  165. }
  166. }
  167. EXPORT_SYMBOL(dma_channel_active);
  168. /*------------------------------------------------------------------------------
  169. * stop the specific DMA channel.
  170. *-----------------------------------------------------------------------------*/
  171. void disable_dma(unsigned int channel)
  172. {
  173. pr_debug("stop_dma() : BEGIN \n");
  174. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  175. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  176. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  177. SSYNC();
  178. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  179. /* Needs to be enabled Later */
  180. pr_debug("stop_dma() : END \n");
  181. return;
  182. }
  183. EXPORT_SYMBOL(disable_dma);
  184. void enable_dma(unsigned int channel)
  185. {
  186. pr_debug("enable_dma() : BEGIN \n");
  187. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  188. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  189. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  190. dma_ch[channel].regs->curr_x_count = 0;
  191. dma_ch[channel].regs->curr_y_count = 0;
  192. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  193. SSYNC();
  194. pr_debug("enable_dma() : END \n");
  195. return;
  196. }
  197. EXPORT_SYMBOL(enable_dma);
  198. /*------------------------------------------------------------------------------
  199. * Set the Start Address register for the specific DMA channel
  200. * This function can be used for register based DMA,
  201. * to setup the start address
  202. * addr: Starting address of the DMA Data to be transferred.
  203. *-----------------------------------------------------------------------------*/
  204. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  205. {
  206. pr_debug("set_dma_start_addr() : BEGIN \n");
  207. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  208. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  209. dma_ch[channel].regs->start_addr = addr;
  210. SSYNC();
  211. pr_debug("set_dma_start_addr() : END\n");
  212. }
  213. EXPORT_SYMBOL(set_dma_start_addr);
  214. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  215. {
  216. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  217. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  218. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  219. dma_ch[channel].regs->next_desc_ptr = addr;
  220. SSYNC();
  221. pr_debug("set_dma_start_addr() : END\n");
  222. }
  223. EXPORT_SYMBOL(set_dma_next_desc_addr);
  224. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  225. {
  226. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  227. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  228. dma_ch[channel].regs->x_count = x_count;
  229. SSYNC();
  230. }
  231. EXPORT_SYMBOL(set_dma_x_count);
  232. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  233. {
  234. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  235. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  236. dma_ch[channel].regs->y_count = y_count;
  237. SSYNC();
  238. }
  239. EXPORT_SYMBOL(set_dma_y_count);
  240. void set_dma_x_modify(unsigned int channel, short x_modify)
  241. {
  242. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  243. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  244. dma_ch[channel].regs->x_modify = x_modify;
  245. SSYNC();
  246. }
  247. EXPORT_SYMBOL(set_dma_x_modify);
  248. void set_dma_y_modify(unsigned int channel, short y_modify)
  249. {
  250. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  251. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  252. dma_ch[channel].regs->y_modify = y_modify;
  253. SSYNC();
  254. }
  255. EXPORT_SYMBOL(set_dma_y_modify);
  256. void set_dma_config(unsigned int channel, unsigned short config)
  257. {
  258. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  259. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  260. dma_ch[channel].regs->cfg = config;
  261. SSYNC();
  262. }
  263. EXPORT_SYMBOL(set_dma_config);
  264. unsigned short
  265. set_bfin_dma_config(char direction, char flow_mode,
  266. char intr_mode, char dma_mode, char width)
  267. {
  268. unsigned short config;
  269. config =
  270. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  271. (intr_mode << 6) | (flow_mode << 12) | RESTART);
  272. return config;
  273. }
  274. EXPORT_SYMBOL(set_bfin_dma_config);
  275. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  276. {
  277. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  278. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  279. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  280. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  281. SSYNC();
  282. }
  283. EXPORT_SYMBOL(set_dma_sg);
  284. /*------------------------------------------------------------------------------
  285. * Get the DMA status of a specific DMA channel from the system.
  286. *-----------------------------------------------------------------------------*/
  287. unsigned short get_dma_curr_irqstat(unsigned int channel)
  288. {
  289. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  290. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  291. return dma_ch[channel].regs->irq_status;
  292. }
  293. EXPORT_SYMBOL(get_dma_curr_irqstat);
  294. /*------------------------------------------------------------------------------
  295. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  296. *-----------------------------------------------------------------------------*/
  297. void clear_dma_irqstat(unsigned int channel)
  298. {
  299. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  300. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  301. dma_ch[channel].regs->irq_status |= 3;
  302. }
  303. EXPORT_SYMBOL(clear_dma_irqstat);
  304. /*------------------------------------------------------------------------------
  305. * Get current DMA xcount of a specific DMA channel from the system.
  306. *-----------------------------------------------------------------------------*/
  307. unsigned short get_dma_curr_xcount(unsigned int channel)
  308. {
  309. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  310. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  311. return dma_ch[channel].regs->curr_x_count;
  312. }
  313. EXPORT_SYMBOL(get_dma_curr_xcount);
  314. /*------------------------------------------------------------------------------
  315. * Get current DMA ycount of a specific DMA channel from the system.
  316. *-----------------------------------------------------------------------------*/
  317. unsigned short get_dma_curr_ycount(unsigned int channel)
  318. {
  319. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  320. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  321. return dma_ch[channel].regs->curr_y_count;
  322. }
  323. EXPORT_SYMBOL(get_dma_curr_ycount);
  324. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  325. {
  326. int direction; /* 1 - address decrease, 0 - address increase */
  327. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  328. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  329. unsigned long flags;
  330. if (size <= 0)
  331. return NULL;
  332. local_irq_save(flags);
  333. if ((unsigned long)src < memory_end)
  334. blackfin_dcache_flush_range((unsigned int)src,
  335. (unsigned int)(src + size));
  336. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  337. if ((unsigned long)src < (unsigned long)dest)
  338. direction = 1;
  339. else
  340. direction = 0;
  341. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  342. && ((size % 2) == 0))
  343. flag_align = 1;
  344. else
  345. flag_align = 0;
  346. if (size > 0x10000) /* size > 64K */
  347. flag_2D = 1;
  348. else
  349. flag_2D = 0;
  350. /* Setup destination and source start address */
  351. if (direction) {
  352. if (flag_align) {
  353. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  354. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  355. } else {
  356. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  357. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  358. }
  359. } else {
  360. bfin_write_MDMA_D0_START_ADDR(dest);
  361. bfin_write_MDMA_S0_START_ADDR(src);
  362. }
  363. /* Setup destination and source xcount */
  364. if (flag_2D) {
  365. if (flag_align) {
  366. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  367. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  368. } else {
  369. bfin_write_MDMA_D0_X_COUNT(1024);
  370. bfin_write_MDMA_S0_X_COUNT(1024);
  371. }
  372. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  373. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  374. } else {
  375. if (flag_align) {
  376. bfin_write_MDMA_D0_X_COUNT(size / 2);
  377. bfin_write_MDMA_S0_X_COUNT(size / 2);
  378. } else {
  379. bfin_write_MDMA_D0_X_COUNT(size);
  380. bfin_write_MDMA_S0_X_COUNT(size);
  381. }
  382. }
  383. /* Setup destination and source xmodify and ymodify */
  384. if (direction) {
  385. if (flag_align) {
  386. bfin_write_MDMA_D0_X_MODIFY(-2);
  387. bfin_write_MDMA_S0_X_MODIFY(-2);
  388. if (flag_2D) {
  389. bfin_write_MDMA_D0_Y_MODIFY(-2);
  390. bfin_write_MDMA_S0_Y_MODIFY(-2);
  391. }
  392. } else {
  393. bfin_write_MDMA_D0_X_MODIFY(-1);
  394. bfin_write_MDMA_S0_X_MODIFY(-1);
  395. if (flag_2D) {
  396. bfin_write_MDMA_D0_Y_MODIFY(-1);
  397. bfin_write_MDMA_S0_Y_MODIFY(-1);
  398. }
  399. }
  400. } else {
  401. if (flag_align) {
  402. bfin_write_MDMA_D0_X_MODIFY(2);
  403. bfin_write_MDMA_S0_X_MODIFY(2);
  404. if (flag_2D) {
  405. bfin_write_MDMA_D0_Y_MODIFY(2);
  406. bfin_write_MDMA_S0_Y_MODIFY(2);
  407. }
  408. } else {
  409. bfin_write_MDMA_D0_X_MODIFY(1);
  410. bfin_write_MDMA_S0_X_MODIFY(1);
  411. if (flag_2D) {
  412. bfin_write_MDMA_D0_Y_MODIFY(1);
  413. bfin_write_MDMA_S0_Y_MODIFY(1);
  414. }
  415. }
  416. }
  417. /* Enable source DMA */
  418. if (flag_2D) {
  419. if (flag_align) {
  420. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  421. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  422. } else {
  423. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  424. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  425. }
  426. } else {
  427. if (flag_align) {
  428. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  429. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  430. } else {
  431. bfin_write_MDMA_S0_CONFIG(DMAEN);
  432. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  433. }
  434. }
  435. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  436. ;
  437. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  438. (DMA_DONE | DMA_ERR));
  439. bfin_write_MDMA_S0_CONFIG(0);
  440. bfin_write_MDMA_D0_CONFIG(0);
  441. if ((unsigned long)dest < memory_end)
  442. blackfin_dcache_invalidate_range((unsigned int)dest,
  443. (unsigned int)(dest + size));
  444. local_irq_restore(flags);
  445. return dest;
  446. }
  447. void *dma_memcpy(void *dest, const void *src, size_t size)
  448. {
  449. size_t bulk;
  450. size_t rest;
  451. void * addr;
  452. bulk = (size >> 16) << 16;
  453. rest = size - bulk;
  454. if (bulk)
  455. __dma_memcpy(dest, src, bulk);
  456. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  457. return addr;
  458. }
  459. EXPORT_SYMBOL(dma_memcpy);
  460. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  461. {
  462. void *addr;
  463. addr = dma_memcpy(dest, src, size);
  464. return addr;
  465. }
  466. EXPORT_SYMBOL(safe_dma_memcpy);
  467. void dma_outsb(void __iomem *addr, const void *buf, unsigned short len)
  468. {
  469. unsigned long flags;
  470. local_irq_save(flags);
  471. blackfin_dcache_flush_range((unsigned int)buf, (unsigned int)(buf) + len);
  472. bfin_write_MDMA_D0_START_ADDR(addr);
  473. bfin_write_MDMA_D0_X_COUNT(len);
  474. bfin_write_MDMA_D0_X_MODIFY(0);
  475. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  476. bfin_write_MDMA_S0_START_ADDR(buf);
  477. bfin_write_MDMA_S0_X_COUNT(len);
  478. bfin_write_MDMA_S0_X_MODIFY(1);
  479. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  480. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  481. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  482. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  483. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  484. bfin_write_MDMA_S0_CONFIG(0);
  485. bfin_write_MDMA_D0_CONFIG(0);
  486. local_irq_restore(flags);
  487. }
  488. EXPORT_SYMBOL(dma_outsb);
  489. void dma_insb(const void __iomem *addr, void *buf, unsigned short len)
  490. {
  491. unsigned long flags;
  492. local_irq_save(flags);
  493. bfin_write_MDMA_D0_START_ADDR(buf);
  494. bfin_write_MDMA_D0_X_COUNT(len);
  495. bfin_write_MDMA_D0_X_MODIFY(1);
  496. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  497. bfin_write_MDMA_S0_START_ADDR(addr);
  498. bfin_write_MDMA_S0_X_COUNT(len);
  499. bfin_write_MDMA_S0_X_MODIFY(0);
  500. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  501. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  502. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  503. blackfin_dcache_invalidate_range((unsigned int)buf, (unsigned int)(buf) + len);
  504. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  505. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  506. bfin_write_MDMA_S0_CONFIG(0);
  507. bfin_write_MDMA_D0_CONFIG(0);
  508. local_irq_restore(flags);
  509. }
  510. EXPORT_SYMBOL(dma_insb);
  511. void dma_outsw(void __iomem *addr, const void *buf, unsigned short len)
  512. {
  513. unsigned long flags;
  514. local_irq_save(flags);
  515. blackfin_dcache_flush_range((unsigned int)buf, (unsigned int)(buf) + len);
  516. bfin_write_MDMA_D0_START_ADDR(addr);
  517. bfin_write_MDMA_D0_X_COUNT(len);
  518. bfin_write_MDMA_D0_X_MODIFY(0);
  519. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  520. bfin_write_MDMA_S0_START_ADDR(buf);
  521. bfin_write_MDMA_S0_X_COUNT(len);
  522. bfin_write_MDMA_S0_X_MODIFY(2);
  523. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  524. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  525. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  526. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  527. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  528. bfin_write_MDMA_S0_CONFIG(0);
  529. bfin_write_MDMA_D0_CONFIG(0);
  530. local_irq_restore(flags);
  531. }
  532. EXPORT_SYMBOL(dma_outsw);
  533. void dma_insw(const void __iomem *addr, void *buf, unsigned short len)
  534. {
  535. unsigned long flags;
  536. local_irq_save(flags);
  537. bfin_write_MDMA_D0_START_ADDR(buf);
  538. bfin_write_MDMA_D0_X_COUNT(len);
  539. bfin_write_MDMA_D0_X_MODIFY(2);
  540. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  541. bfin_write_MDMA_S0_START_ADDR(addr);
  542. bfin_write_MDMA_S0_X_COUNT(len);
  543. bfin_write_MDMA_S0_X_MODIFY(0);
  544. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  545. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  546. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  547. blackfin_dcache_invalidate_range((unsigned int)buf, (unsigned int)(buf) + len);
  548. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  549. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  550. bfin_write_MDMA_S0_CONFIG(0);
  551. bfin_write_MDMA_D0_CONFIG(0);
  552. local_irq_restore(flags);
  553. }
  554. EXPORT_SYMBOL(dma_insw);
  555. void dma_outsl(void __iomem *addr, const void *buf, unsigned short len)
  556. {
  557. unsigned long flags;
  558. local_irq_save(flags);
  559. blackfin_dcache_flush_range((unsigned int)buf, (unsigned int)(buf) + len);
  560. bfin_write_MDMA_D0_START_ADDR(addr);
  561. bfin_write_MDMA_D0_X_COUNT(len);
  562. bfin_write_MDMA_D0_X_MODIFY(0);
  563. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  564. bfin_write_MDMA_S0_START_ADDR(buf);
  565. bfin_write_MDMA_S0_X_COUNT(len);
  566. bfin_write_MDMA_S0_X_MODIFY(4);
  567. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  568. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  569. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  570. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  571. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  572. bfin_write_MDMA_S0_CONFIG(0);
  573. bfin_write_MDMA_D0_CONFIG(0);
  574. local_irq_restore(flags);
  575. }
  576. EXPORT_SYMBOL(dma_outsl);
  577. void dma_insl(const void __iomem *addr, void *buf, unsigned short len)
  578. {
  579. unsigned long flags;
  580. local_irq_save(flags);
  581. bfin_write_MDMA_D0_START_ADDR(buf);
  582. bfin_write_MDMA_D0_X_COUNT(len);
  583. bfin_write_MDMA_D0_X_MODIFY(4);
  584. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  585. bfin_write_MDMA_S0_START_ADDR(addr);
  586. bfin_write_MDMA_S0_X_COUNT(len);
  587. bfin_write_MDMA_S0_X_MODIFY(0);
  588. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  589. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  590. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  591. blackfin_dcache_invalidate_range((unsigned int)buf, (unsigned int)(buf) + len);
  592. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  593. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  594. bfin_write_MDMA_S0_CONFIG(0);
  595. bfin_write_MDMA_D0_CONFIG(0);
  596. local_irq_restore(flags);
  597. }
  598. EXPORT_SYMBOL(dma_insl);