s3c2412.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /* linux/arch/arm/mach-s3c2412/s3c2412.c
  2. *
  3. * Copyright (c) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://armlinux.simtec.co.uk/.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/platform_device.h>
  22. #include <asm/mach/arch.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/irq.h>
  25. #include <asm/hardware.h>
  26. #include <asm/proc-fns.h>
  27. #include <asm/io.h>
  28. #include <asm/irq.h>
  29. #include <asm/arch/reset.h>
  30. #include <asm/arch/idle.h>
  31. #include <asm/arch/regs-clock.h>
  32. #include <asm/plat-s3c/regs-serial.h>
  33. #include <asm/arch/regs-power.h>
  34. #include <asm/arch/regs-gpio.h>
  35. #include <asm/arch/regs-gpioj.h>
  36. #include <asm/arch/regs-dsc.h>
  37. #include <asm/plat-s3c24xx/regs-spi.h>
  38. #include <asm/arch/regs-s3c2412.h>
  39. #include <asm/plat-s3c24xx/s3c2412.h>
  40. #include <asm/plat-s3c24xx/cpu.h>
  41. #include <asm/plat-s3c24xx/devs.h>
  42. #include <asm/plat-s3c24xx/clock.h>
  43. #include <asm/plat-s3c24xx/pm.h>
  44. #ifndef CONFIG_CPU_S3C2412_ONLY
  45. void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
  46. static inline void s3c2412_init_gpio2(void)
  47. {
  48. s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
  49. }
  50. #else
  51. #define s3c2412_init_gpio2() do { } while(0)
  52. #endif
  53. /* Initial IO mappings */
  54. static struct map_desc s3c2412_iodesc[] __initdata = {
  55. IODESC_ENT(CLKPWR),
  56. IODESC_ENT(TIMER),
  57. IODESC_ENT(WATCHDOG),
  58. };
  59. /* uart registration process */
  60. void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  61. {
  62. s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
  63. /* rename devices that are s3c2412/s3c2413 specific */
  64. s3c_device_sdi.name = "s3c2412-sdi";
  65. s3c_device_lcd.name = "s3c2412-lcd";
  66. s3c_device_nand.name = "s3c2412-nand";
  67. /* spi channel related changes, s3c2412/13 specific */
  68. s3c_device_spi0.name = "s3c2412-spi";
  69. s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
  70. s3c_device_spi1.name = "s3c2412-spi";
  71. s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
  72. s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
  73. }
  74. /* s3c2412_idle
  75. *
  76. * use the standard idle call by ensuring the idle mode
  77. * in power config, then issuing the idle co-processor
  78. * instruction
  79. */
  80. static void s3c2412_idle(void)
  81. {
  82. unsigned long tmp;
  83. /* ensure our idle mode is to go to idle */
  84. tmp = __raw_readl(S3C2412_PWRCFG);
  85. tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
  86. tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
  87. __raw_writel(tmp, S3C2412_PWRCFG);
  88. cpu_do_idle();
  89. }
  90. static void s3c2412_hard_reset(void)
  91. {
  92. /* errata "Watch-dog/Software Reset Problem" specifies that
  93. * this reset must be done with the SYSCLK sourced from
  94. * EXTCLK instead of FOUT to avoid a glitch in the reset
  95. * mechanism.
  96. *
  97. * See the watchdog section of the S3C2412 manual for more
  98. * information on this fix.
  99. */
  100. __raw_writel(0x00, S3C2412_CLKSRC);
  101. __raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
  102. mdelay(1);
  103. }
  104. /* s3c2412_map_io
  105. *
  106. * register the standard cpu IO areas, and any passed in from the
  107. * machine specific initialisation.
  108. */
  109. void __init s3c2412_map_io(struct map_desc *mach_desc, int mach_size)
  110. {
  111. /* move base of IO */
  112. s3c2412_init_gpio2();
  113. /* set our idle function */
  114. s3c24xx_idle = s3c2412_idle;
  115. /* set custom reset hook */
  116. s3c24xx_reset_hook = s3c2412_hard_reset;
  117. /* register our io-tables */
  118. iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
  119. iotable_init(mach_desc, mach_size);
  120. }
  121. void __init s3c2412_init_clocks(int xtal)
  122. {
  123. unsigned long tmp;
  124. unsigned long fclk;
  125. unsigned long hclk;
  126. unsigned long pclk;
  127. /* now we've got our machine bits initialised, work out what
  128. * clocks we've got */
  129. fclk = s3c2410_get_pll(__raw_readl(S3C2410_MPLLCON), xtal*2);
  130. tmp = __raw_readl(S3C2410_CLKDIVN);
  131. /* work out clock scalings */
  132. hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
  133. hclk /= ((tmp & S3C2421_CLKDIVN_ARMDIVN) ? 2 : 1);
  134. pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
  135. /* print brieft summary of clocks, etc */
  136. printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
  137. print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
  138. /* initialise the clocks here, to allow other things like the
  139. * console to use them
  140. */
  141. s3c24xx_setup_clocks(xtal, fclk, hclk, pclk);
  142. s3c2412_baseclk_add();
  143. }
  144. /* need to register class before we actually register the device, and
  145. * we also need to ensure that it has been initialised before any of the
  146. * drivers even try to use it (even if not on an s3c2412 based system)
  147. * as a driver which may support both 2410 and 2440 may try and use it.
  148. */
  149. struct sysdev_class s3c2412_sysclass = {
  150. set_kset_name("s3c2412-core"),
  151. };
  152. static int __init s3c2412_core_init(void)
  153. {
  154. return sysdev_class_register(&s3c2412_sysclass);
  155. }
  156. core_initcall(s3c2412_core_init);
  157. static struct sys_device s3c2412_sysdev = {
  158. .cls = &s3c2412_sysclass,
  159. };
  160. int __init s3c2412_init(void)
  161. {
  162. printk("S3C2412: Initialising architecture\n");
  163. return sysdev_register(&s3c2412_sysdev);
  164. }