irq.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /* linux/arch/arm/mach-s3c2412/irq.c
  2. *
  3. * Copyright (c) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/ioport.h>
  25. #include <linux/sysdev.h>
  26. #include <asm/hardware.h>
  27. #include <asm/irq.h>
  28. #include <asm/io.h>
  29. #include <asm/mach/irq.h>
  30. #include <asm/arch/regs-irq.h>
  31. #include <asm/arch/regs-gpio.h>
  32. #include <asm/plat-s3c24xx/cpu.h>
  33. #include <asm/plat-s3c24xx/irq.h>
  34. #include <asm/plat-s3c24xx/pm.h>
  35. /* the s3c2412 changes the behaviour of IRQ_EINT0 through IRQ_EINT3 by
  36. * having them turn up in both the INT* and the EINT* registers. Whilst
  37. * both show the status, they both now need to be acked when the IRQs
  38. * go off.
  39. */
  40. static void
  41. s3c2412_irq_mask(unsigned int irqno)
  42. {
  43. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  44. unsigned long mask;
  45. mask = __raw_readl(S3C2410_INTMSK);
  46. __raw_writel(mask | bitval, S3C2410_INTMSK);
  47. mask = __raw_readl(S3C2412_EINTMASK);
  48. __raw_writel(mask | bitval, S3C2412_EINTMASK);
  49. }
  50. static inline void
  51. s3c2412_irq_ack(unsigned int irqno)
  52. {
  53. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  54. __raw_writel(bitval, S3C2412_EINTPEND);
  55. __raw_writel(bitval, S3C2410_SRCPND);
  56. __raw_writel(bitval, S3C2410_INTPND);
  57. }
  58. static inline void
  59. s3c2412_irq_maskack(unsigned int irqno)
  60. {
  61. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  62. unsigned long mask;
  63. mask = __raw_readl(S3C2410_INTMSK);
  64. __raw_writel(mask|bitval, S3C2410_INTMSK);
  65. mask = __raw_readl(S3C2412_EINTMASK);
  66. __raw_writel(mask | bitval, S3C2412_EINTMASK);
  67. __raw_writel(bitval, S3C2412_EINTPEND);
  68. __raw_writel(bitval, S3C2410_SRCPND);
  69. __raw_writel(bitval, S3C2410_INTPND);
  70. }
  71. static void
  72. s3c2412_irq_unmask(unsigned int irqno)
  73. {
  74. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  75. unsigned long mask;
  76. mask = __raw_readl(S3C2412_EINTMASK);
  77. __raw_writel(mask & ~bitval, S3C2412_EINTMASK);
  78. mask = __raw_readl(S3C2410_INTMSK);
  79. __raw_writel(mask & ~bitval, S3C2410_INTMSK);
  80. }
  81. static struct irq_chip s3c2412_irq_eint0t4 = {
  82. .ack = s3c2412_irq_ack,
  83. .mask = s3c2412_irq_mask,
  84. .unmask = s3c2412_irq_unmask,
  85. .set_wake = s3c_irq_wake,
  86. .set_type = s3c_irqext_type,
  87. };
  88. static int s3c2412_irq_add(struct sys_device *sysdev)
  89. {
  90. unsigned int irqno;
  91. for (irqno = IRQ_EINT0; irqno <= IRQ_EINT3; irqno++) {
  92. set_irq_chip(irqno, &s3c2412_irq_eint0t4);
  93. set_irq_handler(irqno, handle_edge_irq);
  94. set_irq_flags(irqno, IRQF_VALID);
  95. }
  96. return 0;
  97. }
  98. static struct sysdev_driver s3c2412_irq_driver = {
  99. .add = s3c2412_irq_add,
  100. .suspend = s3c24xx_irq_suspend,
  101. .resume = s3c24xx_irq_resume,
  102. };
  103. static int s3c2412_irq_init(void)
  104. {
  105. return sysdev_driver_register(&s3c2412_sysclass, &s3c2412_irq_driver);
  106. }
  107. arch_initcall(s3c2412_irq_init);