kprobes-decode.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * arch/arm/kernel/kprobes-decode.c
  3. *
  4. * Copyright (C) 2006, 2007 Motorola Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. /*
  16. * We do not have hardware single-stepping on ARM, This
  17. * effort is further complicated by the ARM not having a
  18. * "next PC" register. Instructions that change the PC
  19. * can't be safely single-stepped in a MP environment, so
  20. * we have a lot of work to do:
  21. *
  22. * In the prepare phase:
  23. * *) If it is an instruction that does anything
  24. * with the CPU mode, we reject it for a kprobe.
  25. * (This is out of laziness rather than need. The
  26. * instructions could be simulated.)
  27. *
  28. * *) Otherwise, decode the instruction rewriting its
  29. * registers to take fixed, ordered registers and
  30. * setting a handler for it to run the instruction.
  31. *
  32. * In the execution phase by an instruction's handler:
  33. *
  34. * *) If the PC is written to by the instruction, the
  35. * instruction must be fully simulated in software.
  36. * If it is a conditional instruction, the handler
  37. * will use insn[0] to copy its condition code to
  38. * set r0 to 1 and insn[1] to "mov pc, lr" to return.
  39. *
  40. * *) Otherwise, a modified form of the instruction is
  41. * directly executed. Its handler calls the
  42. * instruction in insn[0]. In insn[1] is a
  43. * "mov pc, lr" to return.
  44. *
  45. * Before calling, load up the reordered registers
  46. * from the original instruction's registers. If one
  47. * of the original input registers is the PC, compute
  48. * and adjust the appropriate input register.
  49. *
  50. * After call completes, copy the output registers to
  51. * the original instruction's original registers.
  52. *
  53. * We don't use a real breakpoint instruction since that
  54. * would have us in the kernel go from SVC mode to SVC
  55. * mode losing the link register. Instead we use an
  56. * undefined instruction. To simplify processing, the
  57. * undefined instruction used for kprobes must be reserved
  58. * exclusively for kprobes use.
  59. *
  60. * TODO: ifdef out some instruction decoding based on architecture.
  61. */
  62. #include <linux/kernel.h>
  63. #include <linux/kprobes.h>
  64. #define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
  65. #define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
  66. #define is_r15(insn, bitpos) (((insn) & (0xf << bitpos)) == (0xf << bitpos))
  67. /*
  68. * Test if load/store instructions writeback the address register.
  69. * if P (bit 24) == 0 or W (bit 21) == 1
  70. */
  71. #define is_writeback(insn) ((insn ^ 0x01000000) & 0x01200000)
  72. #define PSR_fs (PSR_f|PSR_s)
  73. #define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
  74. typedef long (insn_0arg_fn_t)(void);
  75. typedef long (insn_1arg_fn_t)(long);
  76. typedef long (insn_2arg_fn_t)(long, long);
  77. typedef long (insn_3arg_fn_t)(long, long, long);
  78. typedef long (insn_4arg_fn_t)(long, long, long, long);
  79. typedef long long (insn_llret_0arg_fn_t)(void);
  80. typedef long long (insn_llret_3arg_fn_t)(long, long, long);
  81. typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
  82. union reg_pair {
  83. long long dr;
  84. #ifdef __LITTLE_ENDIAN
  85. struct { long r0, r1; };
  86. #else
  87. struct { long r1, r0; };
  88. #endif
  89. };
  90. /*
  91. * For STR and STM instructions, an ARM core may choose to use either
  92. * a +8 or a +12 displacement from the current instruction's address.
  93. * Whichever value is chosen for a given core, it must be the same for
  94. * both instructions and may not change. This function measures it.
  95. */
  96. static int str_pc_offset;
  97. static void __init find_str_pc_offset(void)
  98. {
  99. int addr, scratch, ret;
  100. __asm__ (
  101. "sub %[ret], pc, #4 \n\t"
  102. "str pc, %[addr] \n\t"
  103. "ldr %[scr], %[addr] \n\t"
  104. "sub %[ret], %[scr], %[ret] \n\t"
  105. : [ret] "=r" (ret), [scr] "=r" (scratch), [addr] "+m" (addr));
  106. str_pc_offset = ret;
  107. }
  108. /*
  109. * The insnslot_?arg_r[w]flags() functions below are to keep the
  110. * msr -> *fn -> mrs instruction sequences indivisible so that
  111. * the state of the CPSR flags aren't inadvertently modified
  112. * just before or just after the call.
  113. */
  114. static inline long __kprobes
  115. insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
  116. {
  117. register long ret asm("r0");
  118. __asm__ __volatile__ (
  119. "msr cpsr_fs, %[cpsr] \n\t"
  120. "mov lr, pc \n\t"
  121. "mov pc, %[fn] \n\t"
  122. : "=r" (ret)
  123. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  124. : "lr", "cc"
  125. );
  126. return ret;
  127. }
  128. static inline long long __kprobes
  129. insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
  130. {
  131. register long ret0 asm("r0");
  132. register long ret1 asm("r1");
  133. union reg_pair fnr;
  134. __asm__ __volatile__ (
  135. "msr cpsr_fs, %[cpsr] \n\t"
  136. "mov lr, pc \n\t"
  137. "mov pc, %[fn] \n\t"
  138. : "=r" (ret0), "=r" (ret1)
  139. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  140. : "lr", "cc"
  141. );
  142. fnr.r0 = ret0;
  143. fnr.r1 = ret1;
  144. return fnr.dr;
  145. }
  146. static inline long __kprobes
  147. insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
  148. {
  149. register long rr0 asm("r0") = r0;
  150. register long ret asm("r0");
  151. __asm__ __volatile__ (
  152. "msr cpsr_fs, %[cpsr] \n\t"
  153. "mov lr, pc \n\t"
  154. "mov pc, %[fn] \n\t"
  155. : "=r" (ret)
  156. : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
  157. : "lr", "cc"
  158. );
  159. return ret;
  160. }
  161. static inline long __kprobes
  162. insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
  163. {
  164. register long rr0 asm("r0") = r0;
  165. register long rr1 asm("r1") = r1;
  166. register long ret asm("r0");
  167. __asm__ __volatile__ (
  168. "msr cpsr_fs, %[cpsr] \n\t"
  169. "mov lr, pc \n\t"
  170. "mov pc, %[fn] \n\t"
  171. : "=r" (ret)
  172. : "0" (rr0), "r" (rr1),
  173. [cpsr] "r" (cpsr), [fn] "r" (fn)
  174. : "lr", "cc"
  175. );
  176. return ret;
  177. }
  178. static inline long __kprobes
  179. insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
  180. {
  181. register long rr0 asm("r0") = r0;
  182. register long rr1 asm("r1") = r1;
  183. register long rr2 asm("r2") = r2;
  184. register long ret asm("r0");
  185. __asm__ __volatile__ (
  186. "msr cpsr_fs, %[cpsr] \n\t"
  187. "mov lr, pc \n\t"
  188. "mov pc, %[fn] \n\t"
  189. : "=r" (ret)
  190. : "0" (rr0), "r" (rr1), "r" (rr2),
  191. [cpsr] "r" (cpsr), [fn] "r" (fn)
  192. : "lr", "cc"
  193. );
  194. return ret;
  195. }
  196. static inline long long __kprobes
  197. insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
  198. insn_llret_3arg_fn_t *fn)
  199. {
  200. register long rr0 asm("r0") = r0;
  201. register long rr1 asm("r1") = r1;
  202. register long rr2 asm("r2") = r2;
  203. register long ret0 asm("r0");
  204. register long ret1 asm("r1");
  205. union reg_pair fnr;
  206. __asm__ __volatile__ (
  207. "msr cpsr_fs, %[cpsr] \n\t"
  208. "mov lr, pc \n\t"
  209. "mov pc, %[fn] \n\t"
  210. : "=r" (ret0), "=r" (ret1)
  211. : "0" (rr0), "r" (rr1), "r" (rr2),
  212. [cpsr] "r" (cpsr), [fn] "r" (fn)
  213. : "lr", "cc"
  214. );
  215. fnr.r0 = ret0;
  216. fnr.r1 = ret1;
  217. return fnr.dr;
  218. }
  219. static inline long __kprobes
  220. insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
  221. insn_4arg_fn_t *fn)
  222. {
  223. register long rr0 asm("r0") = r0;
  224. register long rr1 asm("r1") = r1;
  225. register long rr2 asm("r2") = r2;
  226. register long rr3 asm("r3") = r3;
  227. register long ret asm("r0");
  228. __asm__ __volatile__ (
  229. "msr cpsr_fs, %[cpsr] \n\t"
  230. "mov lr, pc \n\t"
  231. "mov pc, %[fn] \n\t"
  232. : "=r" (ret)
  233. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  234. [cpsr] "r" (cpsr), [fn] "r" (fn)
  235. : "lr", "cc"
  236. );
  237. return ret;
  238. }
  239. static inline long __kprobes
  240. insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
  241. {
  242. register long rr0 asm("r0") = r0;
  243. register long ret asm("r0");
  244. long oldcpsr = *cpsr;
  245. long newcpsr;
  246. __asm__ __volatile__ (
  247. "msr cpsr_fs, %[oldcpsr] \n\t"
  248. "mov lr, pc \n\t"
  249. "mov pc, %[fn] \n\t"
  250. "mrs %[newcpsr], cpsr \n\t"
  251. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  252. : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  253. : "lr", "cc"
  254. );
  255. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  256. return ret;
  257. }
  258. static inline long __kprobes
  259. insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
  260. {
  261. register long rr0 asm("r0") = r0;
  262. register long rr1 asm("r1") = r1;
  263. register long ret asm("r0");
  264. long oldcpsr = *cpsr;
  265. long newcpsr;
  266. __asm__ __volatile__ (
  267. "msr cpsr_fs, %[oldcpsr] \n\t"
  268. "mov lr, pc \n\t"
  269. "mov pc, %[fn] \n\t"
  270. "mrs %[newcpsr], cpsr \n\t"
  271. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  272. : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  273. : "lr", "cc"
  274. );
  275. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  276. return ret;
  277. }
  278. static inline long __kprobes
  279. insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
  280. insn_3arg_fn_t *fn)
  281. {
  282. register long rr0 asm("r0") = r0;
  283. register long rr1 asm("r1") = r1;
  284. register long rr2 asm("r2") = r2;
  285. register long ret asm("r0");
  286. long oldcpsr = *cpsr;
  287. long newcpsr;
  288. __asm__ __volatile__ (
  289. "msr cpsr_fs, %[oldcpsr] \n\t"
  290. "mov lr, pc \n\t"
  291. "mov pc, %[fn] \n\t"
  292. "mrs %[newcpsr], cpsr \n\t"
  293. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  294. : "0" (rr0), "r" (rr1), "r" (rr2),
  295. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  296. : "lr", "cc"
  297. );
  298. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  299. return ret;
  300. }
  301. static inline long __kprobes
  302. insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  303. insn_4arg_fn_t *fn)
  304. {
  305. register long rr0 asm("r0") = r0;
  306. register long rr1 asm("r1") = r1;
  307. register long rr2 asm("r2") = r2;
  308. register long rr3 asm("r3") = r3;
  309. register long ret asm("r0");
  310. long oldcpsr = *cpsr;
  311. long newcpsr;
  312. __asm__ __volatile__ (
  313. "msr cpsr_fs, %[oldcpsr] \n\t"
  314. "mov lr, pc \n\t"
  315. "mov pc, %[fn] \n\t"
  316. "mrs %[newcpsr], cpsr \n\t"
  317. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  318. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  319. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  320. : "lr", "cc"
  321. );
  322. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  323. return ret;
  324. }
  325. static inline long long __kprobes
  326. insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  327. insn_llret_4arg_fn_t *fn)
  328. {
  329. register long rr0 asm("r0") = r0;
  330. register long rr1 asm("r1") = r1;
  331. register long rr2 asm("r2") = r2;
  332. register long rr3 asm("r3") = r3;
  333. register long ret0 asm("r0");
  334. register long ret1 asm("r1");
  335. long oldcpsr = *cpsr;
  336. long newcpsr;
  337. union reg_pair fnr;
  338. __asm__ __volatile__ (
  339. "msr cpsr_fs, %[oldcpsr] \n\t"
  340. "mov lr, pc \n\t"
  341. "mov pc, %[fn] \n\t"
  342. "mrs %[newcpsr], cpsr \n\t"
  343. : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
  344. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  345. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  346. : "lr", "cc"
  347. );
  348. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  349. fnr.r0 = ret0;
  350. fnr.r1 = ret1;
  351. return fnr.dr;
  352. }
  353. /*
  354. * To avoid the complications of mimicing single-stepping on a
  355. * processor without a Next-PC or a single-step mode, and to
  356. * avoid having to deal with the side-effects of boosting, we
  357. * simulate or emulate (almost) all ARM instructions.
  358. *
  359. * "Simulation" is where the instruction's behavior is duplicated in
  360. * C code. "Emulation" is where the original instruction is rewritten
  361. * and executed, often by altering its registers.
  362. *
  363. * By having all behavior of the kprobe'd instruction completed before
  364. * returning from the kprobe_handler(), all locks (scheduler and
  365. * interrupt) can safely be released. There is no need for secondary
  366. * breakpoints, no race with MP or preemptable kernels, nor having to
  367. * clean up resources counts at a later time impacting overall system
  368. * performance. By rewriting the instruction, only the minimum registers
  369. * need to be loaded and saved back optimizing performance.
  370. *
  371. * Calling the insnslot_*_rwflags version of a function doesn't hurt
  372. * anything even when the CPSR flags aren't updated by the
  373. * instruction. It's just a little slower in return for saving
  374. * a little space by not having a duplicate function that doesn't
  375. * update the flags. (The same optimization can be said for
  376. * instructions that do or don't perform register writeback)
  377. * Also, instructions can either read the flags, only write the
  378. * flags, or read and write the flags. To save combinations
  379. * rather than for sheer performance, flag functions just assume
  380. * read and write of flags.
  381. */
  382. static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
  383. {
  384. kprobe_opcode_t insn = p->opcode;
  385. long iaddr = (long)p->addr;
  386. int disp = branch_displacement(insn);
  387. if (insn & (1 << 24))
  388. regs->ARM_lr = iaddr + 4;
  389. regs->ARM_pc = iaddr + 8 + disp;
  390. }
  391. static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
  392. {
  393. kprobe_opcode_t insn = p->opcode;
  394. long iaddr = (long)p->addr;
  395. int disp = branch_displacement(insn);
  396. regs->ARM_lr = iaddr + 4;
  397. regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
  398. regs->ARM_cpsr |= PSR_T_BIT;
  399. }
  400. static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
  401. {
  402. kprobe_opcode_t insn = p->opcode;
  403. int rm = insn & 0xf;
  404. long rmv = regs->uregs[rm];
  405. if (insn & (1 << 5))
  406. regs->ARM_lr = (long)p->addr + 4;
  407. regs->ARM_pc = rmv & ~0x1;
  408. regs->ARM_cpsr &= ~PSR_T_BIT;
  409. if (rmv & 0x1)
  410. regs->ARM_cpsr |= PSR_T_BIT;
  411. }
  412. static void __kprobes simulate_mrs(struct kprobe *p, struct pt_regs *regs)
  413. {
  414. kprobe_opcode_t insn = p->opcode;
  415. int rd = (insn >> 12) & 0xf;
  416. unsigned long mask = 0xf8ff03df; /* Mask out execution state */
  417. regs->uregs[rd] = regs->ARM_cpsr & mask;
  418. }
  419. static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
  420. {
  421. kprobe_opcode_t insn = p->opcode;
  422. int rn = (insn >> 16) & 0xf;
  423. int lbit = insn & (1 << 20);
  424. int wbit = insn & (1 << 21);
  425. int ubit = insn & (1 << 23);
  426. int pbit = insn & (1 << 24);
  427. long *addr = (long *)regs->uregs[rn];
  428. int reg_bit_vector;
  429. int reg_count;
  430. reg_count = 0;
  431. reg_bit_vector = insn & 0xffff;
  432. while (reg_bit_vector) {
  433. reg_bit_vector &= (reg_bit_vector - 1);
  434. ++reg_count;
  435. }
  436. if (!ubit)
  437. addr -= reg_count;
  438. addr += (!pbit == !ubit);
  439. reg_bit_vector = insn & 0xffff;
  440. while (reg_bit_vector) {
  441. int reg = __ffs(reg_bit_vector);
  442. reg_bit_vector &= (reg_bit_vector - 1);
  443. if (lbit)
  444. regs->uregs[reg] = *addr++;
  445. else
  446. *addr++ = regs->uregs[reg];
  447. }
  448. if (wbit) {
  449. if (!ubit)
  450. addr -= reg_count;
  451. addr -= (!pbit == !ubit);
  452. regs->uregs[rn] = (long)addr;
  453. }
  454. }
  455. static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
  456. {
  457. regs->ARM_pc = (long)p->addr + str_pc_offset;
  458. simulate_ldm1stm1(p, regs);
  459. regs->ARM_pc = (long)p->addr + 4;
  460. }
  461. static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
  462. {
  463. regs->uregs[12] = regs->uregs[13];
  464. }
  465. static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
  466. {
  467. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  468. kprobe_opcode_t insn = p->opcode;
  469. long ppc = (long)p->addr + 8;
  470. int rd = (insn >> 12) & 0xf;
  471. int rn = (insn >> 16) & 0xf;
  472. int rm = insn & 0xf; /* rm may be invalid, don't care. */
  473. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  474. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  475. /* Not following the C calling convention here, so need asm(). */
  476. __asm__ __volatile__ (
  477. "ldr r0, %[rn] \n\t"
  478. "ldr r1, %[rm] \n\t"
  479. "msr cpsr_fs, %[cpsr]\n\t"
  480. "mov lr, pc \n\t"
  481. "mov pc, %[i_fn] \n\t"
  482. "str r0, %[rn] \n\t" /* in case of writeback */
  483. "str r2, %[rd0] \n\t"
  484. "str r3, %[rd1] \n\t"
  485. : [rn] "+m" (rnv),
  486. [rd0] "=m" (regs->uregs[rd]),
  487. [rd1] "=m" (regs->uregs[rd+1])
  488. : [rm] "m" (rmv),
  489. [cpsr] "r" (regs->ARM_cpsr),
  490. [i_fn] "r" (i_fn)
  491. : "r0", "r1", "r2", "r3", "lr", "cc"
  492. );
  493. if (is_writeback(insn))
  494. regs->uregs[rn] = rnv;
  495. }
  496. static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
  497. {
  498. insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
  499. kprobe_opcode_t insn = p->opcode;
  500. long ppc = (long)p->addr + 8;
  501. int rd = (insn >> 12) & 0xf;
  502. int rn = (insn >> 16) & 0xf;
  503. int rm = insn & 0xf;
  504. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  505. /* rm/rmv may be invalid, don't care. */
  506. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  507. long rnv_wb;
  508. rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
  509. regs->uregs[rd+1],
  510. regs->ARM_cpsr, i_fn);
  511. if (is_writeback(insn))
  512. regs->uregs[rn] = rnv_wb;
  513. }
  514. static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
  515. {
  516. insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
  517. kprobe_opcode_t insn = p->opcode;
  518. long ppc = (long)p->addr + 8;
  519. union reg_pair fnr;
  520. int rd = (insn >> 12) & 0xf;
  521. int rn = (insn >> 16) & 0xf;
  522. int rm = insn & 0xf;
  523. long rdv;
  524. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  525. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  526. long cpsr = regs->ARM_cpsr;
  527. fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
  528. if (rn != 15)
  529. regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
  530. rdv = fnr.r1;
  531. if (rd == 15) {
  532. #if __LINUX_ARM_ARCH__ >= 5
  533. cpsr &= ~PSR_T_BIT;
  534. if (rdv & 0x1)
  535. cpsr |= PSR_T_BIT;
  536. regs->ARM_cpsr = cpsr;
  537. rdv &= ~0x1;
  538. #else
  539. rdv &= ~0x2;
  540. #endif
  541. }
  542. regs->uregs[rd] = rdv;
  543. }
  544. static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
  545. {
  546. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  547. kprobe_opcode_t insn = p->opcode;
  548. long iaddr = (long)p->addr;
  549. int rd = (insn >> 12) & 0xf;
  550. int rn = (insn >> 16) & 0xf;
  551. int rm = insn & 0xf;
  552. long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
  553. long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
  554. long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
  555. long rnv_wb;
  556. rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
  557. if (rn != 15)
  558. regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
  559. }
  560. static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
  561. {
  562. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  563. kprobe_opcode_t insn = p->opcode;
  564. int rd = (insn >> 12) & 0xf;
  565. int rm = insn & 0xf;
  566. long rmv = regs->uregs[rm];
  567. /* Writes Q flag */
  568. regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
  569. }
  570. static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
  571. {
  572. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  573. kprobe_opcode_t insn = p->opcode;
  574. int rd = (insn >> 12) & 0xf;
  575. int rn = (insn >> 16) & 0xf;
  576. int rm = insn & 0xf;
  577. long rnv = regs->uregs[rn];
  578. long rmv = regs->uregs[rm];
  579. /* Reads GE bits */
  580. regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
  581. }
  582. static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
  583. {
  584. insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
  585. insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
  586. }
  587. static void __kprobes emulate_nop(struct kprobe *p, struct pt_regs *regs)
  588. {
  589. }
  590. static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
  591. {
  592. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  593. kprobe_opcode_t insn = p->opcode;
  594. int rd = (insn >> 12) & 0xf;
  595. int rm = insn & 0xf;
  596. long rmv = regs->uregs[rm];
  597. regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
  598. }
  599. static void __kprobes
  600. emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  601. {
  602. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  603. kprobe_opcode_t insn = p->opcode;
  604. int rd = (insn >> 12) & 0xf;
  605. int rn = (insn >> 16) & 0xf;
  606. int rm = insn & 0xf;
  607. long rnv = regs->uregs[rn];
  608. long rmv = regs->uregs[rm];
  609. regs->uregs[rd] =
  610. insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
  611. }
  612. static void __kprobes
  613. emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  614. {
  615. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  616. kprobe_opcode_t insn = p->opcode;
  617. int rd = (insn >> 16) & 0xf;
  618. int rn = (insn >> 12) & 0xf;
  619. int rs = (insn >> 8) & 0xf;
  620. int rm = insn & 0xf;
  621. long rnv = regs->uregs[rn];
  622. long rsv = regs->uregs[rs];
  623. long rmv = regs->uregs[rm];
  624. regs->uregs[rd] =
  625. insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
  626. }
  627. static void __kprobes
  628. emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  629. {
  630. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  631. kprobe_opcode_t insn = p->opcode;
  632. int rd = (insn >> 16) & 0xf;
  633. int rs = (insn >> 8) & 0xf;
  634. int rm = insn & 0xf;
  635. long rsv = regs->uregs[rs];
  636. long rmv = regs->uregs[rm];
  637. regs->uregs[rd] =
  638. insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
  639. }
  640. static void __kprobes
  641. emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  642. {
  643. insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
  644. kprobe_opcode_t insn = p->opcode;
  645. union reg_pair fnr;
  646. int rdhi = (insn >> 16) & 0xf;
  647. int rdlo = (insn >> 12) & 0xf;
  648. int rs = (insn >> 8) & 0xf;
  649. int rm = insn & 0xf;
  650. long rsv = regs->uregs[rs];
  651. long rmv = regs->uregs[rm];
  652. fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
  653. regs->uregs[rdlo], rsv, rmv,
  654. &regs->ARM_cpsr, i_fn);
  655. regs->uregs[rdhi] = fnr.r0;
  656. regs->uregs[rdlo] = fnr.r1;
  657. }
  658. static void __kprobes
  659. emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
  660. {
  661. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  662. kprobe_opcode_t insn = p->opcode;
  663. int rd = (insn >> 12) & 0xf;
  664. int rn = (insn >> 16) & 0xf;
  665. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  666. regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
  667. }
  668. static void __kprobes
  669. emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
  670. {
  671. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  672. kprobe_opcode_t insn = p->opcode;
  673. int rd = (insn >> 12) & 0xf;
  674. int rn = (insn >> 16) & 0xf;
  675. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  676. regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  677. }
  678. static void __kprobes
  679. emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
  680. {
  681. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  682. kprobe_opcode_t insn = p->opcode;
  683. int rn = (insn >> 16) & 0xf;
  684. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  685. insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  686. }
  687. static void __kprobes
  688. emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
  689. {
  690. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  691. kprobe_opcode_t insn = p->opcode;
  692. long ppc = (long)p->addr + 8;
  693. int rd = (insn >> 12) & 0xf;
  694. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  695. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  696. int rm = insn & 0xf;
  697. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  698. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  699. long rsv = regs->uregs[rs];
  700. regs->uregs[rd] =
  701. insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
  702. }
  703. static void __kprobes
  704. emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
  705. {
  706. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  707. kprobe_opcode_t insn = p->opcode;
  708. long ppc = (long)p->addr + 8;
  709. int rd = (insn >> 12) & 0xf;
  710. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  711. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  712. int rm = insn & 0xf;
  713. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  714. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  715. long rsv = regs->uregs[rs];
  716. regs->uregs[rd] =
  717. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  718. }
  719. static void __kprobes
  720. emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
  721. {
  722. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  723. kprobe_opcode_t insn = p->opcode;
  724. long ppc = (long)p->addr + 8;
  725. int rn = (insn >> 16) & 0xf;
  726. int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
  727. int rm = insn & 0xf;
  728. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  729. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  730. long rsv = regs->uregs[rs];
  731. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  732. }
  733. static enum kprobe_insn __kprobes
  734. prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  735. {
  736. int not_imm = (insn & (1 << 26)) ? (insn & (1 << 25))
  737. : (~insn & (1 << 22));
  738. if (is_writeback(insn) && is_r15(insn, 16))
  739. return INSN_REJECTED; /* Writeback to PC */
  740. insn &= 0xfff00fff;
  741. insn |= 0x00001000; /* Rn = r0, Rd = r1 */
  742. if (not_imm) {
  743. insn &= ~0xf;
  744. insn |= 2; /* Rm = r2 */
  745. }
  746. asi->insn[0] = insn;
  747. asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
  748. return INSN_GOOD;
  749. }
  750. static enum kprobe_insn __kprobes
  751. prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  752. {
  753. if (is_r15(insn, 12))
  754. return INSN_REJECTED; /* Rd is PC */
  755. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  756. asi->insn[0] = insn;
  757. asi->insn_handler = emulate_rd12rm0;
  758. return INSN_GOOD;
  759. }
  760. static enum kprobe_insn __kprobes
  761. prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
  762. struct arch_specific_insn *asi)
  763. {
  764. if (is_r15(insn, 12))
  765. return INSN_REJECTED; /* Rd is PC */
  766. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  767. insn |= 0x00000001; /* Rm = r1 */
  768. asi->insn[0] = insn;
  769. asi->insn_handler = emulate_rd12rn16rm0_rwflags;
  770. return INSN_GOOD;
  771. }
  772. static enum kprobe_insn __kprobes
  773. prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
  774. struct arch_specific_insn *asi)
  775. {
  776. if (is_r15(insn, 16))
  777. return INSN_REJECTED; /* Rd is PC */
  778. insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
  779. insn |= 0x00000001; /* Rm = r1 */
  780. asi->insn[0] = insn;
  781. asi->insn_handler = emulate_rd16rs8rm0_rwflags;
  782. return INSN_GOOD;
  783. }
  784. static enum kprobe_insn __kprobes
  785. prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
  786. struct arch_specific_insn *asi)
  787. {
  788. if (is_r15(insn, 16))
  789. return INSN_REJECTED; /* Rd is PC */
  790. insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
  791. insn |= 0x00000102; /* Rs = r1, Rm = r2 */
  792. asi->insn[0] = insn;
  793. asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
  794. return INSN_GOOD;
  795. }
  796. static enum kprobe_insn __kprobes
  797. prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
  798. struct arch_specific_insn *asi)
  799. {
  800. if (is_r15(insn, 16) || is_r15(insn, 12))
  801. return INSN_REJECTED; /* RdHi or RdLo is PC */
  802. insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
  803. insn |= 0x00001203; /* Rs = r2, Rm = r3 */
  804. asi->insn[0] = insn;
  805. asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
  806. return INSN_GOOD;
  807. }
  808. /*
  809. * For the instruction masking and comparisons in all the "space_*"
  810. * functions below, Do _not_ rearrange the order of tests unless
  811. * you're very, very sure of what you are doing. For the sake of
  812. * efficiency, the masks for some tests sometimes assume other test
  813. * have been done prior to them so the number of patterns to test
  814. * for an instruction set can be as broad as possible to reduce the
  815. * number of tests needed.
  816. */
  817. static enum kprobe_insn __kprobes
  818. space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  819. {
  820. /* memory hint : 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx : */
  821. /* PLDI : 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx : */
  822. /* PLDW : 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx : */
  823. /* PLD : 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx : */
  824. if ((insn & 0xfe300000) == 0xf4100000) {
  825. asi->insn_handler = emulate_nop;
  826. return INSN_GOOD_NO_SLOT;
  827. }
  828. /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
  829. if ((insn & 0xfe000000) == 0xfa000000) {
  830. asi->insn_handler = simulate_blx1;
  831. return INSN_GOOD_NO_SLOT;
  832. }
  833. /* CPS : 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
  834. /* SETEND: 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
  835. /* SRS : 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
  836. /* RFE : 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  837. /* Coprocessor instructions... */
  838. /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  839. /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  840. /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  841. /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  842. /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  843. /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  844. /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  845. return INSN_REJECTED;
  846. }
  847. static enum kprobe_insn __kprobes
  848. space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  849. {
  850. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
  851. if ((insn & 0x0f900010) == 0x01000000) {
  852. /* MRS cpsr : cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
  853. if ((insn & 0x0ff000f0) == 0x01000000) {
  854. if (is_r15(insn, 12))
  855. return INSN_REJECTED; /* Rd is PC */
  856. asi->insn_handler = simulate_mrs;
  857. return INSN_GOOD_NO_SLOT;
  858. }
  859. /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
  860. if ((insn & 0x0ff00090) == 0x01400080)
  861. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
  862. /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
  863. /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
  864. if ((insn & 0x0ff000b0) == 0x012000a0 ||
  865. (insn & 0x0ff00090) == 0x01600080)
  866. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  867. /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
  868. /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx : Q */
  869. if ((insn & 0x0ff00090) == 0x01000080 ||
  870. (insn & 0x0ff000b0) == 0x01200080)
  871. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  872. /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
  873. /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
  874. /* MRS spsr : cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
  875. /* Other instruction encodings aren't yet defined */
  876. return INSN_REJECTED;
  877. }
  878. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
  879. else if ((insn & 0x0f900090) == 0x01000010) {
  880. /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
  881. /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
  882. if ((insn & 0x0ff000d0) == 0x01200010) {
  883. if ((insn & 0x0ff000ff) == 0x0120003f)
  884. return INSN_REJECTED; /* BLX pc */
  885. asi->insn_handler = simulate_blx2bx;
  886. return INSN_GOOD_NO_SLOT;
  887. }
  888. /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
  889. if ((insn & 0x0ff000f0) == 0x01600010)
  890. return prep_emulate_rd12rm0(insn, asi);
  891. /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
  892. /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
  893. /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
  894. /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
  895. if ((insn & 0x0f9000f0) == 0x01000050)
  896. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  897. /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
  898. /* SMC : cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
  899. /* Other instruction encodings aren't yet defined */
  900. return INSN_REJECTED;
  901. }
  902. /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
  903. else if ((insn & 0x0f0000f0) == 0x00000090) {
  904. /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
  905. /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
  906. /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
  907. /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
  908. /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
  909. /* undef : cccc 0000 0101 xxxx xxxx xxxx 1001 xxxx : */
  910. /* MLS : cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx : */
  911. /* undef : cccc 0000 0111 xxxx xxxx xxxx 1001 xxxx : */
  912. /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
  913. /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
  914. /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
  915. /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
  916. /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
  917. /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
  918. /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
  919. /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
  920. if ((insn & 0x00d00000) == 0x00500000) {
  921. return INSN_REJECTED;
  922. } else if ((insn & 0x00e00000) == 0x00000000) {
  923. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  924. } else if ((insn & 0x00a00000) == 0x00200000) {
  925. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  926. } else {
  927. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
  928. }
  929. }
  930. /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
  931. else if ((insn & 0x0e000090) == 0x00000090) {
  932. /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
  933. /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
  934. /* ??? : cccc 0001 0x01 xxxx xxxx xxxx 1001 xxxx */
  935. /* ??? : cccc 0001 0x10 xxxx xxxx xxxx 1001 xxxx */
  936. /* ??? : cccc 0001 0x11 xxxx xxxx xxxx 1001 xxxx */
  937. /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
  938. /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
  939. /* STREXD: cccc 0001 1010 xxxx xxxx xxxx 1001 xxxx */
  940. /* LDREXD: cccc 0001 1011 xxxx xxxx xxxx 1001 xxxx */
  941. /* STREXB: cccc 0001 1100 xxxx xxxx xxxx 1001 xxxx */
  942. /* LDREXB: cccc 0001 1101 xxxx xxxx xxxx 1001 xxxx */
  943. /* STREXH: cccc 0001 1110 xxxx xxxx xxxx 1001 xxxx */
  944. /* LDREXH: cccc 0001 1111 xxxx xxxx xxxx 1001 xxxx */
  945. /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
  946. /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
  947. /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
  948. /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
  949. /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
  950. /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
  951. if ((insn & 0x0f0000f0) == 0x01000090) {
  952. if ((insn & 0x0fb000f0) == 0x01000090) {
  953. /* SWP/SWPB */
  954. return prep_emulate_rd12rn16rm0_wflags(insn,
  955. asi);
  956. } else {
  957. /* STREX/LDREX variants and unallocaed space */
  958. return INSN_REJECTED;
  959. }
  960. } else if ((insn & 0x0e1000d0) == 0x00000d0) {
  961. /* STRD/LDRD */
  962. if ((insn & 0x0000e000) == 0x0000e000)
  963. return INSN_REJECTED; /* Rd is LR or PC */
  964. if (is_writeback(insn) && is_r15(insn, 16))
  965. return INSN_REJECTED; /* Writeback to PC */
  966. insn &= 0xfff00fff;
  967. insn |= 0x00002000; /* Rn = r0, Rd = r2 */
  968. if (!(insn & (1 << 22))) {
  969. /* Register index */
  970. insn &= ~0xf;
  971. insn |= 1; /* Rm = r1 */
  972. }
  973. asi->insn[0] = insn;
  974. asi->insn_handler =
  975. (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
  976. return INSN_GOOD;
  977. }
  978. /* LDRH/STRH/LDRSB/LDRSH */
  979. if (is_r15(insn, 12))
  980. return INSN_REJECTED; /* Rd is PC */
  981. return prep_emulate_ldr_str(insn, asi);
  982. }
  983. /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
  984. /*
  985. * ALU op with S bit and Rd == 15 :
  986. * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
  987. */
  988. if ((insn & 0x0e10f000) == 0x0010f000)
  989. return INSN_REJECTED;
  990. /*
  991. * "mov ip, sp" is the most common kprobe'd instruction by far.
  992. * Check and optimize for it explicitly.
  993. */
  994. if (insn == 0xe1a0c00d) {
  995. asi->insn_handler = simulate_mov_ipsp;
  996. return INSN_GOOD_NO_SLOT;
  997. }
  998. /*
  999. * Data processing: Immediate-shift / Register-shift
  1000. * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
  1001. * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
  1002. * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
  1003. * *S (bit 20) updates condition codes
  1004. * ADC/SBC/RSC reads the C flag
  1005. */
  1006. insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
  1007. insn |= 0x00000001; /* Rm = r1 */
  1008. if (insn & 0x010) {
  1009. insn &= 0xfffff0ff; /* register shift */
  1010. insn |= 0x00000200; /* Rs = r2 */
  1011. }
  1012. asi->insn[0] = insn;
  1013. if ((insn & 0x0f900000) == 0x01100000) {
  1014. /*
  1015. * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
  1016. * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
  1017. * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
  1018. * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
  1019. */
  1020. asi->insn_handler = emulate_alu_tests;
  1021. } else {
  1022. /* ALU ops which write to Rd */
  1023. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1024. emulate_alu_rwflags : emulate_alu_rflags;
  1025. }
  1026. return INSN_GOOD;
  1027. }
  1028. static enum kprobe_insn __kprobes
  1029. space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1030. {
  1031. /*
  1032. * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
  1033. * Undef : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx
  1034. * ALU op with S bit and Rd == 15 :
  1035. * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
  1036. */
  1037. if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
  1038. (insn & 0x0ff00000) == 0x03400000 || /* Undef */
  1039. (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
  1040. return INSN_REJECTED;
  1041. /*
  1042. * Data processing: 32-bit Immediate
  1043. * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
  1044. * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
  1045. * *S (bit 20) updates condition codes
  1046. * ADC/SBC/RSC reads the C flag
  1047. */
  1048. insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
  1049. asi->insn[0] = insn;
  1050. if ((insn & 0x0f900000) == 0x03100000) {
  1051. /*
  1052. * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
  1053. * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
  1054. * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
  1055. * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
  1056. */
  1057. asi->insn_handler = emulate_alu_tests_imm;
  1058. } else {
  1059. /* ALU ops which write to Rd */
  1060. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1061. emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
  1062. }
  1063. return INSN_GOOD;
  1064. }
  1065. static enum kprobe_insn __kprobes
  1066. space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1067. {
  1068. /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
  1069. if ((insn & 0x0ff000f0) == 0x068000b0) {
  1070. if (is_r15(insn, 12))
  1071. return INSN_REJECTED; /* Rd is PC */
  1072. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  1073. insn |= 0x00000001; /* Rm = r1 */
  1074. asi->insn[0] = insn;
  1075. asi->insn_handler = emulate_sel;
  1076. return INSN_GOOD;
  1077. }
  1078. /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
  1079. /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
  1080. /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
  1081. /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
  1082. if ((insn & 0x0fa00030) == 0x06a00010 ||
  1083. (insn & 0x0fb000f0) == 0x06a00030) {
  1084. if (is_r15(insn, 12))
  1085. return INSN_REJECTED; /* Rd is PC */
  1086. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  1087. asi->insn[0] = insn;
  1088. asi->insn_handler = emulate_sat;
  1089. return INSN_GOOD;
  1090. }
  1091. /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
  1092. /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
  1093. /* RBIT : cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
  1094. /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
  1095. if ((insn & 0x0ff00070) == 0x06b00030 ||
  1096. (insn & 0x0ff00070) == 0x06f00030)
  1097. return prep_emulate_rd12rm0(insn, asi);
  1098. /* ??? : cccc 0110 0000 xxxx xxxx xxxx xxx1 xxxx : */
  1099. /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
  1100. /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
  1101. /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
  1102. /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
  1103. /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
  1104. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1011 xxxx : */
  1105. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1101 xxxx : */
  1106. /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
  1107. /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
  1108. /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
  1109. /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
  1110. /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
  1111. /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
  1112. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1011 xxxx : */
  1113. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1101 xxxx : */
  1114. /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
  1115. /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
  1116. /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
  1117. /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
  1118. /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
  1119. /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
  1120. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1011 xxxx : */
  1121. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1101 xxxx : */
  1122. /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
  1123. /* ??? : cccc 0110 0100 xxxx xxxx xxxx xxx1 xxxx : */
  1124. /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
  1125. /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
  1126. /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
  1127. /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
  1128. /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
  1129. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1011 xxxx : */
  1130. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1101 xxxx : */
  1131. /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
  1132. /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
  1133. /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
  1134. /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
  1135. /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
  1136. /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
  1137. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1011 xxxx : */
  1138. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1101 xxxx : */
  1139. /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
  1140. /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
  1141. /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
  1142. /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
  1143. /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
  1144. /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
  1145. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1011 xxxx : */
  1146. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1101 xxxx : */
  1147. /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
  1148. if ((insn & 0x0f800010) == 0x06000010) {
  1149. if ((insn & 0x00300000) == 0x00000000 ||
  1150. (insn & 0x000000e0) == 0x000000a0 ||
  1151. (insn & 0x000000e0) == 0x000000c0)
  1152. return INSN_REJECTED; /* Unallocated space */
  1153. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1154. }
  1155. /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
  1156. /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
  1157. if ((insn & 0x0ff00030) == 0x06800010)
  1158. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1159. /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
  1160. /* SXTB16 : cccc 0110 1000 1111 xxxx xxxx 0111 xxxx : */
  1161. /* ??? : cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx : */
  1162. /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
  1163. /* SXTB : cccc 0110 1010 1111 xxxx xxxx 0111 xxxx : */
  1164. /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
  1165. /* SXTH : cccc 0110 1011 1111 xxxx xxxx 0111 xxxx : */
  1166. /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
  1167. /* UXTB16 : cccc 0110 1100 1111 xxxx xxxx 0111 xxxx : */
  1168. /* ??? : cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx : */
  1169. /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
  1170. /* UXTB : cccc 0110 1110 1111 xxxx xxxx 0111 xxxx : */
  1171. /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
  1172. /* UXTH : cccc 0110 1111 1111 xxxx xxxx 0111 xxxx : */
  1173. if ((insn & 0x0f8000f0) == 0x06800070) {
  1174. if ((insn & 0x00300000) == 0x00100000)
  1175. return INSN_REJECTED; /* Unallocated space */
  1176. if ((insn & 0x000f0000) == 0x000f0000) {
  1177. return prep_emulate_rd12rm0(insn, asi);
  1178. } else {
  1179. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1180. }
  1181. }
  1182. /* Other instruction encodings aren't yet defined */
  1183. return INSN_REJECTED;
  1184. }
  1185. static enum kprobe_insn __kprobes
  1186. space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1187. {
  1188. /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
  1189. if ((insn & 0x0ff000f0) == 0x03f000f0)
  1190. return INSN_REJECTED;
  1191. /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
  1192. /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
  1193. if ((insn & 0x0ff00090) == 0x07400010)
  1194. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
  1195. /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
  1196. /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
  1197. /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
  1198. /* SMUSD : cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx : */
  1199. /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
  1200. /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
  1201. /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx : */
  1202. /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx : */
  1203. if ((insn & 0x0ff00090) == 0x07000010 ||
  1204. (insn & 0x0ff000d0) == 0x07500010 ||
  1205. (insn & 0x0ff000f0) == 0x07800010) {
  1206. if ((insn & 0x0000f000) == 0x0000f000) {
  1207. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  1208. } else {
  1209. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1210. }
  1211. }
  1212. /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
  1213. if ((insn & 0x0ff000d0) == 0x075000d0)
  1214. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1215. return INSN_REJECTED;
  1216. }
  1217. static enum kprobe_insn __kprobes
  1218. space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1219. {
  1220. /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
  1221. /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
  1222. /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
  1223. /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
  1224. /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
  1225. /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
  1226. /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
  1227. /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
  1228. if ((insn & 0x00500000) == 0x00500000 && is_r15(insn, 12))
  1229. return INSN_REJECTED; /* LDRB into PC */
  1230. return prep_emulate_ldr_str(insn, asi);
  1231. }
  1232. static enum kprobe_insn __kprobes
  1233. space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1234. {
  1235. /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
  1236. /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
  1237. if ((insn & 0x0e708000) == 0x85000000 ||
  1238. (insn & 0x0e508000) == 0x85010000)
  1239. return INSN_REJECTED;
  1240. /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  1241. /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
  1242. asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
  1243. simulate_stm1_pc : simulate_ldm1stm1;
  1244. return INSN_GOOD_NO_SLOT;
  1245. }
  1246. static enum kprobe_insn __kprobes
  1247. space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1248. {
  1249. /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
  1250. /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
  1251. asi->insn_handler = simulate_bbl;
  1252. return INSN_GOOD_NO_SLOT;
  1253. }
  1254. static enum kprobe_insn __kprobes
  1255. space_cccc_11xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1256. {
  1257. /* Coprocessor instructions... */
  1258. /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1259. /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1260. /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  1261. /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  1262. /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  1263. /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  1264. /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  1265. /* SVC : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
  1266. return INSN_REJECTED;
  1267. }
  1268. static unsigned long __kprobes __check_eq(unsigned long cpsr)
  1269. {
  1270. return cpsr & PSR_Z_BIT;
  1271. }
  1272. static unsigned long __kprobes __check_ne(unsigned long cpsr)
  1273. {
  1274. return (~cpsr) & PSR_Z_BIT;
  1275. }
  1276. static unsigned long __kprobes __check_cs(unsigned long cpsr)
  1277. {
  1278. return cpsr & PSR_C_BIT;
  1279. }
  1280. static unsigned long __kprobes __check_cc(unsigned long cpsr)
  1281. {
  1282. return (~cpsr) & PSR_C_BIT;
  1283. }
  1284. static unsigned long __kprobes __check_mi(unsigned long cpsr)
  1285. {
  1286. return cpsr & PSR_N_BIT;
  1287. }
  1288. static unsigned long __kprobes __check_pl(unsigned long cpsr)
  1289. {
  1290. return (~cpsr) & PSR_N_BIT;
  1291. }
  1292. static unsigned long __kprobes __check_vs(unsigned long cpsr)
  1293. {
  1294. return cpsr & PSR_V_BIT;
  1295. }
  1296. static unsigned long __kprobes __check_vc(unsigned long cpsr)
  1297. {
  1298. return (~cpsr) & PSR_V_BIT;
  1299. }
  1300. static unsigned long __kprobes __check_hi(unsigned long cpsr)
  1301. {
  1302. cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
  1303. return cpsr & PSR_C_BIT;
  1304. }
  1305. static unsigned long __kprobes __check_ls(unsigned long cpsr)
  1306. {
  1307. cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
  1308. return (~cpsr) & PSR_C_BIT;
  1309. }
  1310. static unsigned long __kprobes __check_ge(unsigned long cpsr)
  1311. {
  1312. cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1313. return (~cpsr) & PSR_N_BIT;
  1314. }
  1315. static unsigned long __kprobes __check_lt(unsigned long cpsr)
  1316. {
  1317. cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1318. return cpsr & PSR_N_BIT;
  1319. }
  1320. static unsigned long __kprobes __check_gt(unsigned long cpsr)
  1321. {
  1322. unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1323. temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
  1324. return (~temp) & PSR_N_BIT;
  1325. }
  1326. static unsigned long __kprobes __check_le(unsigned long cpsr)
  1327. {
  1328. unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
  1329. temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
  1330. return temp & PSR_N_BIT;
  1331. }
  1332. static unsigned long __kprobes __check_al(unsigned long cpsr)
  1333. {
  1334. return true;
  1335. }
  1336. static kprobe_check_cc * const condition_checks[16] = {
  1337. &__check_eq, &__check_ne, &__check_cs, &__check_cc,
  1338. &__check_mi, &__check_pl, &__check_vs, &__check_vc,
  1339. &__check_hi, &__check_ls, &__check_ge, &__check_lt,
  1340. &__check_gt, &__check_le, &__check_al, &__check_al
  1341. };
  1342. /* Return:
  1343. * INSN_REJECTED If instruction is one not allowed to kprobe,
  1344. * INSN_GOOD If instruction is supported and uses instruction slot,
  1345. * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
  1346. *
  1347. * For instructions we don't want to kprobe (INSN_REJECTED return result):
  1348. * These are generally ones that modify the processor state making
  1349. * them "hard" to simulate such as switches processor modes or
  1350. * make accesses in alternate modes. Any of these could be simulated
  1351. * if the work was put into it, but low return considering they
  1352. * should also be very rare.
  1353. */
  1354. enum kprobe_insn __kprobes
  1355. arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1356. {
  1357. asi->insn_check_cc = condition_checks[insn>>28];
  1358. asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
  1359. if ((insn & 0xf0000000) == 0xf0000000) {
  1360. return space_1111(insn, asi);
  1361. } else if ((insn & 0x0e000000) == 0x00000000) {
  1362. return space_cccc_000x(insn, asi);
  1363. } else if ((insn & 0x0e000000) == 0x02000000) {
  1364. return space_cccc_001x(insn, asi);
  1365. } else if ((insn & 0x0f000010) == 0x06000010) {
  1366. return space_cccc_0110__1(insn, asi);
  1367. } else if ((insn & 0x0f000010) == 0x07000010) {
  1368. return space_cccc_0111__1(insn, asi);
  1369. } else if ((insn & 0x0c000000) == 0x04000000) {
  1370. return space_cccc_01xx(insn, asi);
  1371. } else if ((insn & 0x0e000000) == 0x08000000) {
  1372. return space_cccc_100x(insn, asi);
  1373. } else if ((insn & 0x0e000000) == 0x0a000000) {
  1374. return space_cccc_101x(insn, asi);
  1375. }
  1376. return space_cccc_11xx(insn, asi);
  1377. }
  1378. void __init arm_kprobe_decode_init(void)
  1379. {
  1380. find_str_pc_offset();
  1381. }
  1382. /*
  1383. * All ARM instructions listed below.
  1384. *
  1385. * Instructions and their general purpose registers are given.
  1386. * If a particular register may not use R15, it is prefixed with a "!".
  1387. * If marked with a "*" means the value returned by reading R15
  1388. * is implementation defined.
  1389. *
  1390. * ADC/ADD/AND/BIC/CMN/CMP/EOR/MOV/MVN/ORR/RSB/RSC/SBC/SUB/TEQ
  1391. * TST: Rd, Rn, Rm, !Rs
  1392. * BX: Rm
  1393. * BLX(2): !Rm
  1394. * BX: Rm (R15 legal, but discouraged)
  1395. * BXJ: !Rm,
  1396. * CLZ: !Rd, !Rm
  1397. * CPY: Rd, Rm
  1398. * LDC/2,STC/2 immediate offset & unindex: Rn
  1399. * LDC/2,STC/2 immediate pre/post-indexed: !Rn
  1400. * LDM(1/3): !Rn, register_list
  1401. * LDM(2): !Rn, !register_list
  1402. * LDR,STR,PLD immediate offset: Rd, Rn
  1403. * LDR,STR,PLD register offset: Rd, Rn, !Rm
  1404. * LDR,STR,PLD scaled register offset: Rd, !Rn, !Rm
  1405. * LDR,STR immediate pre/post-indexed: Rd, !Rn
  1406. * LDR,STR register pre/post-indexed: Rd, !Rn, !Rm
  1407. * LDR,STR scaled register pre/post-indexed: Rd, !Rn, !Rm
  1408. * LDRB,STRB immediate offset: !Rd, Rn
  1409. * LDRB,STRB register offset: !Rd, Rn, !Rm
  1410. * LDRB,STRB scaled register offset: !Rd, !Rn, !Rm
  1411. * LDRB,STRB immediate pre/post-indexed: !Rd, !Rn
  1412. * LDRB,STRB register pre/post-indexed: !Rd, !Rn, !Rm
  1413. * LDRB,STRB scaled register pre/post-indexed: !Rd, !Rn, !Rm
  1414. * LDRT,LDRBT,STRBT immediate pre/post-indexed: !Rd, !Rn
  1415. * LDRT,LDRBT,STRBT register pre/post-indexed: !Rd, !Rn, !Rm
  1416. * LDRT,LDRBT,STRBT scaled register pre/post-indexed: !Rd, !Rn, !Rm
  1417. * LDRH/SH/SB/D,STRH/SH/SB/D immediate offset: !Rd, Rn
  1418. * LDRH/SH/SB/D,STRH/SH/SB/D register offset: !Rd, Rn, !Rm
  1419. * LDRH/SH/SB/D,STRH/SH/SB/D immediate pre/post-indexed: !Rd, !Rn
  1420. * LDRH/SH/SB/D,STRH/SH/SB/D register pre/post-indexed: !Rd, !Rn, !Rm
  1421. * LDREX: !Rd, !Rn
  1422. * MCR/2: !Rd
  1423. * MCRR/2,MRRC/2: !Rd, !Rn
  1424. * MLA: !Rd, !Rn, !Rm, !Rs
  1425. * MOV: Rd
  1426. * MRC/2: !Rd (if Rd==15, only changes cond codes, not the register)
  1427. * MRS,MSR: !Rd
  1428. * MUL: !Rd, !Rm, !Rs
  1429. * PKH{BT,TB}: !Rd, !Rn, !Rm
  1430. * QDADD,[U]QADD/16/8/SUBX: !Rd, !Rm, !Rn
  1431. * QDSUB,[U]QSUB/16/8/ADDX: !Rd, !Rm, !Rn
  1432. * REV/16/SH: !Rd, !Rm
  1433. * RFE: !Rn
  1434. * {S,U}[H]ADD{16,8,SUBX},{S,U}[H]SUB{16,8,ADDX}: !Rd, !Rn, !Rm
  1435. * SEL: !Rd, !Rn, !Rm
  1436. * SMLA<x><y>,SMLA{D,W<y>},SMLSD,SMML{A,S}: !Rd, !Rn, !Rm, !Rs
  1437. * SMLAL<x><y>,SMLA{D,LD},SMLSLD,SMMULL,SMULW<y>: !RdHi, !RdLo, !Rm, !Rs
  1438. * SMMUL,SMUAD,SMUL<x><y>,SMUSD: !Rd, !Rm, !Rs
  1439. * SSAT/16: !Rd, !Rm
  1440. * STM(1/2): !Rn, register_list* (R15 in reg list not recommended)
  1441. * STRT immediate pre/post-indexed: Rd*, !Rn
  1442. * STRT register pre/post-indexed: Rd*, !Rn, !Rm
  1443. * STRT scaled register pre/post-indexed: Rd*, !Rn, !Rm
  1444. * STREX: !Rd, !Rn, !Rm
  1445. * SWP/B: !Rd, !Rn, !Rm
  1446. * {S,U}XTA{B,B16,H}: !Rd, !Rn, !Rm
  1447. * {S,U}XT{B,B16,H}: !Rd, !Rm
  1448. * UM{AA,LA,UL}L: !RdHi, !RdLo, !Rm, !Rs
  1449. * USA{D8,A8,T,T16}: !Rd, !Rm, !Rs
  1450. *
  1451. * May transfer control by writing R15 (possible mode changes or alternate
  1452. * mode accesses marked by "*"):
  1453. * ALU op (* with s-bit), B, BL, BKPT, BLX(1/2), BX, BXJ, CPS*, CPY,
  1454. * LDM(1), LDM(2/3)*, LDR, MOV, RFE*, SWI*
  1455. *
  1456. * Instructions that do not take general registers, nor transfer control:
  1457. * CDP/2, SETEND, SRS*
  1458. */