wm8994.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. switch (reg) {
  52. case WM8994_GPIO_1:
  53. case WM8994_GPIO_2:
  54. case WM8994_GPIO_3:
  55. case WM8994_GPIO_4:
  56. case WM8994_GPIO_5:
  57. case WM8994_GPIO_6:
  58. case WM8994_GPIO_7:
  59. case WM8994_GPIO_8:
  60. case WM8994_GPIO_9:
  61. case WM8994_GPIO_10:
  62. case WM8994_GPIO_11:
  63. case WM8994_INTERRUPT_STATUS_1:
  64. case WM8994_INTERRUPT_STATUS_2:
  65. case WM8994_INTERRUPT_RAW_STATUS_2:
  66. return 1;
  67. default:
  68. break;
  69. }
  70. if (reg >= WM8994_CACHE_SIZE)
  71. return 0;
  72. return wm8994_access_masks[reg].readable != 0;
  73. }
  74. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  75. {
  76. if (reg >= WM8994_CACHE_SIZE)
  77. return 1;
  78. switch (reg) {
  79. case WM8994_SOFTWARE_RESET:
  80. case WM8994_CHIP_REVISION:
  81. case WM8994_DC_SERVO_1:
  82. case WM8994_DC_SERVO_READBACK:
  83. case WM8994_RATE_STATUS:
  84. case WM8994_LDO_1:
  85. case WM8994_LDO_2:
  86. case WM8958_DSP2_EXECCONTROL:
  87. case WM8958_MIC_DETECT_3:
  88. return 1;
  89. default:
  90. return 0;
  91. }
  92. }
  93. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  94. unsigned int value)
  95. {
  96. int ret;
  97. BUG_ON(reg > WM8994_MAX_REGISTER);
  98. if (!wm8994_volatile(codec, reg)) {
  99. ret = snd_soc_cache_write(codec, reg, value);
  100. if (ret != 0)
  101. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  102. reg, ret);
  103. }
  104. return wm8994_reg_write(codec->control_data, reg, value);
  105. }
  106. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  107. unsigned int reg)
  108. {
  109. unsigned int val;
  110. int ret;
  111. BUG_ON(reg > WM8994_MAX_REGISTER);
  112. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  113. reg < codec->driver->reg_cache_size) {
  114. ret = snd_soc_cache_read(codec, reg, &val);
  115. if (ret >= 0)
  116. return val;
  117. else
  118. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  119. reg, ret);
  120. }
  121. return wm8994_reg_read(codec->control_data, reg);
  122. }
  123. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  124. {
  125. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  126. int rate;
  127. int reg1 = 0;
  128. int offset;
  129. if (aif)
  130. offset = 4;
  131. else
  132. offset = 0;
  133. switch (wm8994->sysclk[aif]) {
  134. case WM8994_SYSCLK_MCLK1:
  135. rate = wm8994->mclk[0];
  136. break;
  137. case WM8994_SYSCLK_MCLK2:
  138. reg1 |= 0x8;
  139. rate = wm8994->mclk[1];
  140. break;
  141. case WM8994_SYSCLK_FLL1:
  142. reg1 |= 0x10;
  143. rate = wm8994->fll[0].out;
  144. break;
  145. case WM8994_SYSCLK_FLL2:
  146. reg1 |= 0x18;
  147. rate = wm8994->fll[1].out;
  148. break;
  149. default:
  150. return -EINVAL;
  151. }
  152. if (rate >= 13500000) {
  153. rate /= 2;
  154. reg1 |= WM8994_AIF1CLK_DIV;
  155. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  156. aif + 1, rate);
  157. }
  158. if (rate && rate < 3000000)
  159. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  160. aif + 1, rate);
  161. wm8994->aifclk[aif] = rate;
  162. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  163. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  164. reg1);
  165. return 0;
  166. }
  167. static int configure_clock(struct snd_soc_codec *codec)
  168. {
  169. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  170. int old, new;
  171. /* Bring up the AIF clocks first */
  172. configure_aif_clock(codec, 0);
  173. configure_aif_clock(codec, 1);
  174. /* Then switch CLK_SYS over to the higher of them; a change
  175. * can only happen as a result of a clocking change which can
  176. * only be made outside of DAPM so we can safely redo the
  177. * clocking.
  178. */
  179. /* If they're equal it doesn't matter which is used */
  180. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  181. return 0;
  182. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  183. new = WM8994_SYSCLK_SRC;
  184. else
  185. new = 0;
  186. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  187. /* If there's no change then we're done. */
  188. if (old == new)
  189. return 0;
  190. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  191. snd_soc_dapm_sync(&codec->dapm);
  192. return 0;
  193. }
  194. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  195. struct snd_soc_dapm_widget *sink)
  196. {
  197. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  198. const char *clk;
  199. /* Check what we're currently using for CLK_SYS */
  200. if (reg & WM8994_SYSCLK_SRC)
  201. clk = "AIF2CLK";
  202. else
  203. clk = "AIF1CLK";
  204. return strcmp(source->name, clk) == 0;
  205. }
  206. static const char *sidetone_hpf_text[] = {
  207. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  208. };
  209. static const struct soc_enum sidetone_hpf =
  210. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  211. static const char *adc_hpf_text[] = {
  212. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  213. };
  214. static const struct soc_enum aif1adc1_hpf =
  215. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  216. static const struct soc_enum aif1adc2_hpf =
  217. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  218. static const struct soc_enum aif2adc_hpf =
  219. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  220. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  221. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  222. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  223. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  224. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  225. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  226. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  227. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  228. .put = wm8994_put_drc_sw, \
  229. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  230. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  231. struct snd_ctl_elem_value *ucontrol)
  232. {
  233. struct soc_mixer_control *mc =
  234. (struct soc_mixer_control *)kcontrol->private_value;
  235. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  236. int mask, ret;
  237. /* Can't enable both ADC and DAC paths simultaneously */
  238. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  239. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  240. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  241. else
  242. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  243. ret = snd_soc_read(codec, mc->reg);
  244. if (ret < 0)
  245. return ret;
  246. if (ret & mask)
  247. return -EINVAL;
  248. return snd_soc_put_volsw(kcontrol, ucontrol);
  249. }
  250. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  251. {
  252. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  253. struct wm8994_pdata *pdata = wm8994->pdata;
  254. int base = wm8994_drc_base[drc];
  255. int cfg = wm8994->drc_cfg[drc];
  256. int save, i;
  257. /* Save any enables; the configuration should clear them. */
  258. save = snd_soc_read(codec, base);
  259. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  260. WM8994_AIF1ADC1R_DRC_ENA;
  261. for (i = 0; i < WM8994_DRC_REGS; i++)
  262. snd_soc_update_bits(codec, base + i, 0xffff,
  263. pdata->drc_cfgs[cfg].regs[i]);
  264. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  265. WM8994_AIF1ADC1L_DRC_ENA |
  266. WM8994_AIF1ADC1R_DRC_ENA, save);
  267. }
  268. /* Icky as hell but saves code duplication */
  269. static int wm8994_get_drc(const char *name)
  270. {
  271. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  272. return 0;
  273. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  274. return 1;
  275. if (strcmp(name, "AIF2DRC Mode") == 0)
  276. return 2;
  277. return -EINVAL;
  278. }
  279. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. struct wm8994_pdata *pdata = wm8994->pdata;
  285. int drc = wm8994_get_drc(kcontrol->id.name);
  286. int value = ucontrol->value.integer.value[0];
  287. if (drc < 0)
  288. return drc;
  289. if (value >= pdata->num_drc_cfgs)
  290. return -EINVAL;
  291. wm8994->drc_cfg[drc] = value;
  292. wm8994_set_drc(codec, drc);
  293. return 0;
  294. }
  295. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  296. struct snd_ctl_elem_value *ucontrol)
  297. {
  298. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  299. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  300. int drc = wm8994_get_drc(kcontrol->id.name);
  301. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  302. return 0;
  303. }
  304. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  305. {
  306. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  307. struct wm8994_pdata *pdata = wm8994->pdata;
  308. int base = wm8994_retune_mobile_base[block];
  309. int iface, best, best_val, save, i, cfg;
  310. if (!pdata || !wm8994->num_retune_mobile_texts)
  311. return;
  312. switch (block) {
  313. case 0:
  314. case 1:
  315. iface = 0;
  316. break;
  317. case 2:
  318. iface = 1;
  319. break;
  320. default:
  321. return;
  322. }
  323. /* Find the version of the currently selected configuration
  324. * with the nearest sample rate. */
  325. cfg = wm8994->retune_mobile_cfg[block];
  326. best = 0;
  327. best_val = INT_MAX;
  328. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  329. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  330. wm8994->retune_mobile_texts[cfg]) == 0 &&
  331. abs(pdata->retune_mobile_cfgs[i].rate
  332. - wm8994->dac_rates[iface]) < best_val) {
  333. best = i;
  334. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  335. - wm8994->dac_rates[iface]);
  336. }
  337. }
  338. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  339. block,
  340. pdata->retune_mobile_cfgs[best].name,
  341. pdata->retune_mobile_cfgs[best].rate,
  342. wm8994->dac_rates[iface]);
  343. /* The EQ will be disabled while reconfiguring it, remember the
  344. * current configuration.
  345. */
  346. save = snd_soc_read(codec, base);
  347. save &= WM8994_AIF1DAC1_EQ_ENA;
  348. for (i = 0; i < WM8994_EQ_REGS; i++)
  349. snd_soc_update_bits(codec, base + i, 0xffff,
  350. pdata->retune_mobile_cfgs[best].regs[i]);
  351. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  352. }
  353. /* Icky as hell but saves code duplication */
  354. static int wm8994_get_retune_mobile_block(const char *name)
  355. {
  356. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  357. return 0;
  358. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  359. return 1;
  360. if (strcmp(name, "AIF2 EQ Mode") == 0)
  361. return 2;
  362. return -EINVAL;
  363. }
  364. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. struct wm8994_pdata *pdata = wm8994->pdata;
  370. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  371. int value = ucontrol->value.integer.value[0];
  372. if (block < 0)
  373. return block;
  374. if (value >= pdata->num_retune_mobile_cfgs)
  375. return -EINVAL;
  376. wm8994->retune_mobile_cfg[block] = value;
  377. wm8994_set_retune_mobile(codec, block);
  378. return 0;
  379. }
  380. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  381. struct snd_ctl_elem_value *ucontrol)
  382. {
  383. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  384. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  385. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  386. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  387. return 0;
  388. }
  389. static const char *aif_chan_src_text[] = {
  390. "Left", "Right"
  391. };
  392. static const struct soc_enum aif1adcl_src =
  393. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  394. static const struct soc_enum aif1adcr_src =
  395. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  396. static const struct soc_enum aif2adcl_src =
  397. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  398. static const struct soc_enum aif2adcr_src =
  399. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  400. static const struct soc_enum aif1dacl_src =
  401. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  402. static const struct soc_enum aif1dacr_src =
  403. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  404. static const struct soc_enum aif2dacl_src =
  405. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  406. static const struct soc_enum aif2dacr_src =
  407. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  408. static const char *osr_text[] = {
  409. "Low Power", "High Performance",
  410. };
  411. static const struct soc_enum dac_osr =
  412. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  413. static const struct soc_enum adc_osr =
  414. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  415. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  416. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  417. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  418. 1, 119, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  420. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  421. 1, 119, 0, digital_tlv),
  422. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  423. WM8994_AIF2_ADC_RIGHT_VOLUME,
  424. 1, 119, 0, digital_tlv),
  425. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  426. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  427. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  428. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  429. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  430. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  431. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  432. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  433. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  434. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  435. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  436. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  437. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  438. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  439. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  440. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  441. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  442. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  443. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  444. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  445. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  446. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  447. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  448. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  449. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  450. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  451. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  452. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  453. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  454. 5, 12, 0, st_tlv),
  455. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  456. 0, 12, 0, st_tlv),
  457. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  458. 5, 12, 0, st_tlv),
  459. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  460. 0, 12, 0, st_tlv),
  461. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  462. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  463. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  464. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  465. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  466. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  467. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  468. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  469. SOC_ENUM("ADC OSR", adc_osr),
  470. SOC_ENUM("DAC OSR", dac_osr),
  471. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  472. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  473. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  474. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  475. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  476. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  477. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  478. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  479. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  480. 6, 1, 1, wm_hubs_spkmix_tlv),
  481. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  482. 2, 1, 1, wm_hubs_spkmix_tlv),
  483. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  484. 6, 1, 1, wm_hubs_spkmix_tlv),
  485. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  486. 2, 1, 1, wm_hubs_spkmix_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  488. 10, 15, 0, wm8994_3d_tlv),
  489. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  490. 8, 1, 0),
  491. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  492. 10, 15, 0, wm8994_3d_tlv),
  493. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  494. 8, 1, 0),
  495. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  496. 10, 15, 0, wm8994_3d_tlv),
  497. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  498. 8, 1, 0),
  499. };
  500. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  501. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  518. eq_tlv),
  519. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  520. eq_tlv),
  521. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  530. eq_tlv),
  531. };
  532. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  533. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  534. };
  535. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  536. struct snd_kcontrol *kcontrol, int event)
  537. {
  538. struct snd_soc_codec *codec = w->codec;
  539. switch (event) {
  540. case SND_SOC_DAPM_PRE_PMU:
  541. return configure_clock(codec);
  542. case SND_SOC_DAPM_POST_PMD:
  543. configure_clock(codec);
  544. break;
  545. }
  546. return 0;
  547. }
  548. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  549. {
  550. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  551. int enable = 1;
  552. int source = 0; /* GCC flow analysis can't track enable */
  553. int reg, reg_r;
  554. /* Only support direct DAC->headphone paths */
  555. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  556. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  557. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  558. enable = 0;
  559. }
  560. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  561. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  562. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  563. enable = 0;
  564. }
  565. /* We also need the same setting for L/R and only one path */
  566. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  567. switch (reg) {
  568. case WM8994_AIF2DACL_TO_DAC1L:
  569. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  570. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  571. break;
  572. case WM8994_AIF1DAC2L_TO_DAC1L:
  573. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  574. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  575. break;
  576. case WM8994_AIF1DAC1L_TO_DAC1L:
  577. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  578. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  579. break;
  580. default:
  581. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  582. enable = 0;
  583. break;
  584. }
  585. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  586. if (reg_r != reg) {
  587. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  588. enable = 0;
  589. }
  590. if (enable) {
  591. dev_dbg(codec->dev, "Class W enabled\n");
  592. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  593. WM8994_CP_DYN_PWR |
  594. WM8994_CP_DYN_SRC_SEL_MASK,
  595. source | WM8994_CP_DYN_PWR);
  596. wm8994->hubs.class_w = true;
  597. } else {
  598. dev_dbg(codec->dev, "Class W disabled\n");
  599. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  600. WM8994_CP_DYN_PWR, 0);
  601. wm8994->hubs.class_w = false;
  602. }
  603. }
  604. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  605. struct snd_kcontrol *kcontrol, int event)
  606. {
  607. struct snd_soc_codec *codec = w->codec;
  608. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  609. switch (event) {
  610. case SND_SOC_DAPM_PRE_PMU:
  611. if (wm8994->aif1clk_enable) {
  612. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  613. WM8994_AIF1CLK_ENA_MASK,
  614. WM8994_AIF1CLK_ENA);
  615. wm8994->aif1clk_enable = 0;
  616. }
  617. if (wm8994->aif2clk_enable) {
  618. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  619. WM8994_AIF2CLK_ENA_MASK,
  620. WM8994_AIF2CLK_ENA);
  621. wm8994->aif2clk_enable = 0;
  622. }
  623. break;
  624. }
  625. return 0;
  626. }
  627. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  628. struct snd_kcontrol *kcontrol, int event)
  629. {
  630. struct snd_soc_codec *codec = w->codec;
  631. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  632. switch (event) {
  633. case SND_SOC_DAPM_POST_PMD:
  634. if (wm8994->aif1clk_disable) {
  635. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  636. WM8994_AIF1CLK_ENA_MASK, 0);
  637. wm8994->aif1clk_disable = 0;
  638. }
  639. if (wm8994->aif2clk_disable) {
  640. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  641. WM8994_AIF2CLK_ENA_MASK, 0);
  642. wm8994->aif2clk_disable = 0;
  643. }
  644. break;
  645. }
  646. return 0;
  647. }
  648. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  649. struct snd_kcontrol *kcontrol, int event)
  650. {
  651. struct snd_soc_codec *codec = w->codec;
  652. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  653. switch (event) {
  654. case SND_SOC_DAPM_PRE_PMU:
  655. wm8994->aif1clk_enable = 1;
  656. break;
  657. case SND_SOC_DAPM_POST_PMD:
  658. wm8994->aif1clk_disable = 1;
  659. break;
  660. }
  661. return 0;
  662. }
  663. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  664. struct snd_kcontrol *kcontrol, int event)
  665. {
  666. struct snd_soc_codec *codec = w->codec;
  667. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  668. switch (event) {
  669. case SND_SOC_DAPM_PRE_PMU:
  670. wm8994->aif2clk_enable = 1;
  671. break;
  672. case SND_SOC_DAPM_POST_PMD:
  673. wm8994->aif2clk_disable = 1;
  674. break;
  675. }
  676. return 0;
  677. }
  678. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  679. struct snd_kcontrol *kcontrol, int event)
  680. {
  681. late_enable_ev(w, kcontrol, event);
  682. return 0;
  683. }
  684. static int micbias_ev(struct snd_soc_dapm_widget *w,
  685. struct snd_kcontrol *kcontrol, int event)
  686. {
  687. late_enable_ev(w, kcontrol, event);
  688. return 0;
  689. }
  690. static int dac_ev(struct snd_soc_dapm_widget *w,
  691. struct snd_kcontrol *kcontrol, int event)
  692. {
  693. struct snd_soc_codec *codec = w->codec;
  694. unsigned int mask = 1 << w->shift;
  695. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  696. mask, mask);
  697. return 0;
  698. }
  699. static const char *hp_mux_text[] = {
  700. "Mixer",
  701. "DAC",
  702. };
  703. #define WM8994_HP_ENUM(xname, xenum) \
  704. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  705. .info = snd_soc_info_enum_double, \
  706. .get = snd_soc_dapm_get_enum_double, \
  707. .put = wm8994_put_hp_enum, \
  708. .private_value = (unsigned long)&xenum }
  709. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  710. struct snd_ctl_elem_value *ucontrol)
  711. {
  712. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  713. struct snd_soc_codec *codec = w->codec;
  714. int ret;
  715. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  716. wm8994_update_class_w(codec);
  717. return ret;
  718. }
  719. static const struct soc_enum hpl_enum =
  720. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  721. static const struct snd_kcontrol_new hpl_mux =
  722. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  723. static const struct soc_enum hpr_enum =
  724. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  725. static const struct snd_kcontrol_new hpr_mux =
  726. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  727. static const char *adc_mux_text[] = {
  728. "ADC",
  729. "DMIC",
  730. };
  731. static const struct soc_enum adc_enum =
  732. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  733. static const struct snd_kcontrol_new adcl_mux =
  734. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  735. static const struct snd_kcontrol_new adcr_mux =
  736. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  737. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  738. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  739. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  740. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  741. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  742. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  743. };
  744. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  745. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  746. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  747. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  748. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  749. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  750. };
  751. /* Debugging; dump chip status after DAPM transitions */
  752. static int post_ev(struct snd_soc_dapm_widget *w,
  753. struct snd_kcontrol *kcontrol, int event)
  754. {
  755. struct snd_soc_codec *codec = w->codec;
  756. dev_dbg(codec->dev, "SRC status: %x\n",
  757. snd_soc_read(codec,
  758. WM8994_RATE_STATUS));
  759. return 0;
  760. }
  761. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  762. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  763. 1, 1, 0),
  764. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  765. 0, 1, 0),
  766. };
  767. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  768. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  769. 1, 1, 0),
  770. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  771. 0, 1, 0),
  772. };
  773. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  774. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  775. 1, 1, 0),
  776. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  777. 0, 1, 0),
  778. };
  779. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  780. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  781. 1, 1, 0),
  782. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  783. 0, 1, 0),
  784. };
  785. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  786. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  787. 5, 1, 0),
  788. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  789. 4, 1, 0),
  790. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  791. 2, 1, 0),
  792. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  793. 1, 1, 0),
  794. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  795. 0, 1, 0),
  796. };
  797. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  798. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  799. 5, 1, 0),
  800. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  801. 4, 1, 0),
  802. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  803. 2, 1, 0),
  804. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  805. 1, 1, 0),
  806. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  807. 0, 1, 0),
  808. };
  809. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  810. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  811. .info = snd_soc_info_volsw, \
  812. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  813. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  814. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  815. struct snd_ctl_elem_value *ucontrol)
  816. {
  817. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  818. struct snd_soc_codec *codec = w->codec;
  819. int ret;
  820. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  821. wm8994_update_class_w(codec);
  822. return ret;
  823. }
  824. static const struct snd_kcontrol_new dac1l_mix[] = {
  825. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  826. 5, 1, 0),
  827. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  828. 4, 1, 0),
  829. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  830. 2, 1, 0),
  831. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  832. 1, 1, 0),
  833. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  834. 0, 1, 0),
  835. };
  836. static const struct snd_kcontrol_new dac1r_mix[] = {
  837. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  838. 5, 1, 0),
  839. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  840. 4, 1, 0),
  841. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  842. 2, 1, 0),
  843. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  844. 1, 1, 0),
  845. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  846. 0, 1, 0),
  847. };
  848. static const char *sidetone_text[] = {
  849. "ADC/DMIC1", "DMIC2",
  850. };
  851. static const struct soc_enum sidetone1_enum =
  852. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  853. static const struct snd_kcontrol_new sidetone1_mux =
  854. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  855. static const struct soc_enum sidetone2_enum =
  856. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  857. static const struct snd_kcontrol_new sidetone2_mux =
  858. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  859. static const char *aif1dac_text[] = {
  860. "AIF1DACDAT", "AIF3DACDAT",
  861. };
  862. static const struct soc_enum aif1dac_enum =
  863. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  864. static const struct snd_kcontrol_new aif1dac_mux =
  865. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  866. static const char *aif2dac_text[] = {
  867. "AIF2DACDAT", "AIF3DACDAT",
  868. };
  869. static const struct soc_enum aif2dac_enum =
  870. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  871. static const struct snd_kcontrol_new aif2dac_mux =
  872. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  873. static const char *aif2adc_text[] = {
  874. "AIF2ADCDAT", "AIF3DACDAT",
  875. };
  876. static const struct soc_enum aif2adc_enum =
  877. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  878. static const struct snd_kcontrol_new aif2adc_mux =
  879. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  880. static const char *aif3adc_text[] = {
  881. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  882. };
  883. static const struct soc_enum wm8994_aif3adc_enum =
  884. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  885. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  886. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  887. static const struct soc_enum wm8958_aif3adc_enum =
  888. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  889. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  890. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  891. static const char *mono_pcm_out_text[] = {
  892. "None", "AIF2ADCL", "AIF2ADCR",
  893. };
  894. static const struct soc_enum mono_pcm_out_enum =
  895. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  896. static const struct snd_kcontrol_new mono_pcm_out_mux =
  897. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  898. static const char *aif2dac_src_text[] = {
  899. "AIF2", "AIF3",
  900. };
  901. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  902. static const struct soc_enum aif2dacl_src_enum =
  903. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  904. static const struct snd_kcontrol_new aif2dacl_src_mux =
  905. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  906. static const struct soc_enum aif2dacr_src_enum =
  907. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  908. static const struct snd_kcontrol_new aif2dacr_src_mux =
  909. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  910. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  911. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  912. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  913. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  914. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  915. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  916. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  917. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  918. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  919. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  920. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  921. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  922. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  923. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  924. };
  925. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  926. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  927. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
  928. };
  929. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  930. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  931. dac_ev, SND_SOC_DAPM_PRE_PMU),
  932. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  933. dac_ev, SND_SOC_DAPM_PRE_PMU),
  934. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  935. dac_ev, SND_SOC_DAPM_PRE_PMU),
  936. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  937. dac_ev, SND_SOC_DAPM_PRE_PMU),
  938. };
  939. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  940. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  941. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  942. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  943. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  944. };
  945. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  946. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  947. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  948. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  949. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  950. };
  951. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  952. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  953. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  954. };
  955. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  956. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  957. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  958. SND_SOC_DAPM_INPUT("Clock"),
  959. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
  960. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  961. SND_SOC_DAPM_PRE_PMU),
  962. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  963. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  964. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  965. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  966. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  967. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  968. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  969. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  970. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  971. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  972. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  973. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  974. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  975. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  976. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  977. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  978. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  979. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  980. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  981. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  982. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  983. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  984. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  985. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  986. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  987. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  988. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  989. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  990. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  991. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  992. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  993. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  994. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  995. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  996. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  997. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  998. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  999. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1000. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1001. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1002. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1003. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1004. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1005. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1006. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1007. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1008. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1009. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1010. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1011. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1012. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1013. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1014. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1015. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1016. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1017. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1018. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1019. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1020. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1021. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1022. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1023. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1024. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1025. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1026. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1027. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1028. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1029. /* Power is done with the muxes since the ADC power also controls the
  1030. * downsampling chain, the chip will automatically manage the analogue
  1031. * specific portions.
  1032. */
  1033. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1034. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1035. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1036. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1037. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1038. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1039. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1040. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1041. SND_SOC_DAPM_POST("Debug log", post_ev),
  1042. };
  1043. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1044. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1045. };
  1046. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1047. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1048. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1049. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1050. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1051. };
  1052. static const struct snd_soc_dapm_route intercon[] = {
  1053. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1054. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1055. { "DSP1CLK", NULL, "CLK_SYS" },
  1056. { "DSP2CLK", NULL, "CLK_SYS" },
  1057. { "DSPINTCLK", NULL, "CLK_SYS" },
  1058. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1059. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1060. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1061. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1062. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1063. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1064. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1065. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1066. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1067. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1068. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1069. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1070. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1071. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1072. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1073. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1074. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1075. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1076. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1077. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1078. { "AIF2ADCL", NULL, "AIF2CLK" },
  1079. { "AIF2ADCL", NULL, "DSP2CLK" },
  1080. { "AIF2ADCR", NULL, "AIF2CLK" },
  1081. { "AIF2ADCR", NULL, "DSP2CLK" },
  1082. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1083. { "AIF2DACL", NULL, "AIF2CLK" },
  1084. { "AIF2DACL", NULL, "DSP2CLK" },
  1085. { "AIF2DACR", NULL, "AIF2CLK" },
  1086. { "AIF2DACR", NULL, "DSP2CLK" },
  1087. { "AIF2DACR", NULL, "DSPINTCLK" },
  1088. { "DMIC1L", NULL, "DMIC1DAT" },
  1089. { "DMIC1L", NULL, "CLK_SYS" },
  1090. { "DMIC1R", NULL, "DMIC1DAT" },
  1091. { "DMIC1R", NULL, "CLK_SYS" },
  1092. { "DMIC2L", NULL, "DMIC2DAT" },
  1093. { "DMIC2L", NULL, "CLK_SYS" },
  1094. { "DMIC2R", NULL, "DMIC2DAT" },
  1095. { "DMIC2R", NULL, "CLK_SYS" },
  1096. { "ADCL", NULL, "AIF1CLK" },
  1097. { "ADCL", NULL, "DSP1CLK" },
  1098. { "ADCL", NULL, "DSPINTCLK" },
  1099. { "ADCR", NULL, "AIF1CLK" },
  1100. { "ADCR", NULL, "DSP1CLK" },
  1101. { "ADCR", NULL, "DSPINTCLK" },
  1102. { "ADCL Mux", "ADC", "ADCL" },
  1103. { "ADCL Mux", "DMIC", "DMIC1L" },
  1104. { "ADCR Mux", "ADC", "ADCR" },
  1105. { "ADCR Mux", "DMIC", "DMIC1R" },
  1106. { "DAC1L", NULL, "AIF1CLK" },
  1107. { "DAC1L", NULL, "DSP1CLK" },
  1108. { "DAC1L", NULL, "DSPINTCLK" },
  1109. { "DAC1R", NULL, "AIF1CLK" },
  1110. { "DAC1R", NULL, "DSP1CLK" },
  1111. { "DAC1R", NULL, "DSPINTCLK" },
  1112. { "DAC2L", NULL, "AIF2CLK" },
  1113. { "DAC2L", NULL, "DSP2CLK" },
  1114. { "DAC2L", NULL, "DSPINTCLK" },
  1115. { "DAC2R", NULL, "AIF2DACR" },
  1116. { "DAC2R", NULL, "AIF2CLK" },
  1117. { "DAC2R", NULL, "DSP2CLK" },
  1118. { "DAC2R", NULL, "DSPINTCLK" },
  1119. { "TOCLK", NULL, "CLK_SYS" },
  1120. /* AIF1 outputs */
  1121. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1122. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1123. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1124. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1125. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1126. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1127. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1128. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1129. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1130. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1131. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1132. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1133. /* Pin level routing for AIF3 */
  1134. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1135. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1136. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1137. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1138. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1139. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1140. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1141. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1142. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1143. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1144. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1145. /* DAC1 inputs */
  1146. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1147. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1148. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1149. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1150. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1151. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1152. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1153. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1154. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1155. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1156. /* DAC2/AIF2 outputs */
  1157. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1158. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1159. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1160. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1161. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1162. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1163. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1164. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1165. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1166. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1167. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1168. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1169. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1170. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1171. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1172. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1173. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1174. /* AIF3 output */
  1175. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1176. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1177. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1178. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1179. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1180. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1181. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1182. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1183. /* Sidetone */
  1184. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1185. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1186. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1187. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1188. /* Output stages */
  1189. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1190. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1191. { "SPKL", "DAC1 Switch", "DAC1L" },
  1192. { "SPKL", "DAC2 Switch", "DAC2L" },
  1193. { "SPKR", "DAC1 Switch", "DAC1R" },
  1194. { "SPKR", "DAC2 Switch", "DAC2R" },
  1195. { "Left Headphone Mux", "DAC", "DAC1L" },
  1196. { "Right Headphone Mux", "DAC", "DAC1R" },
  1197. };
  1198. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1199. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1200. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1201. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1202. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1203. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1204. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1205. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1206. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1207. };
  1208. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1209. { "DAC1L", NULL, "DAC1L Mixer" },
  1210. { "DAC1R", NULL, "DAC1R Mixer" },
  1211. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1212. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1213. };
  1214. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1215. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1216. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1217. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1218. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1219. { "MICBIAS", NULL, "CLK_SYS" },
  1220. { "MICBIAS", NULL, "MICBIAS Supply" },
  1221. };
  1222. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1223. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1224. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1225. };
  1226. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1227. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1228. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1229. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1230. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1231. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1232. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1233. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1234. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1235. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1236. };
  1237. /* The size in bits of the FLL divide multiplied by 10
  1238. * to allow rounding later */
  1239. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1240. struct fll_div {
  1241. u16 outdiv;
  1242. u16 n;
  1243. u16 k;
  1244. u16 clk_ref_div;
  1245. u16 fll_fratio;
  1246. };
  1247. static int wm8994_get_fll_config(struct fll_div *fll,
  1248. int freq_in, int freq_out)
  1249. {
  1250. u64 Kpart;
  1251. unsigned int K, Ndiv, Nmod;
  1252. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1253. /* Scale the input frequency down to <= 13.5MHz */
  1254. fll->clk_ref_div = 0;
  1255. while (freq_in > 13500000) {
  1256. fll->clk_ref_div++;
  1257. freq_in /= 2;
  1258. if (fll->clk_ref_div > 3)
  1259. return -EINVAL;
  1260. }
  1261. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1262. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1263. fll->outdiv = 3;
  1264. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1265. fll->outdiv++;
  1266. if (fll->outdiv > 63)
  1267. return -EINVAL;
  1268. }
  1269. freq_out *= fll->outdiv + 1;
  1270. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1271. if (freq_in > 1000000) {
  1272. fll->fll_fratio = 0;
  1273. } else if (freq_in > 256000) {
  1274. fll->fll_fratio = 1;
  1275. freq_in *= 2;
  1276. } else if (freq_in > 128000) {
  1277. fll->fll_fratio = 2;
  1278. freq_in *= 4;
  1279. } else if (freq_in > 64000) {
  1280. fll->fll_fratio = 3;
  1281. freq_in *= 8;
  1282. } else {
  1283. fll->fll_fratio = 4;
  1284. freq_in *= 16;
  1285. }
  1286. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1287. /* Now, calculate N.K */
  1288. Ndiv = freq_out / freq_in;
  1289. fll->n = Ndiv;
  1290. Nmod = freq_out % freq_in;
  1291. pr_debug("Nmod=%d\n", Nmod);
  1292. /* Calculate fractional part - scale up so we can round. */
  1293. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1294. do_div(Kpart, freq_in);
  1295. K = Kpart & 0xFFFFFFFF;
  1296. if ((K % 10) >= 5)
  1297. K += 5;
  1298. /* Move down to proper range now rounding is done */
  1299. fll->k = K / 10;
  1300. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1301. return 0;
  1302. }
  1303. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1304. unsigned int freq_in, unsigned int freq_out)
  1305. {
  1306. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1307. int reg_offset, ret;
  1308. struct fll_div fll;
  1309. u16 reg, aif1, aif2;
  1310. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1311. & WM8994_AIF1CLK_ENA;
  1312. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1313. & WM8994_AIF2CLK_ENA;
  1314. switch (id) {
  1315. case WM8994_FLL1:
  1316. reg_offset = 0;
  1317. id = 0;
  1318. break;
  1319. case WM8994_FLL2:
  1320. reg_offset = 0x20;
  1321. id = 1;
  1322. break;
  1323. default:
  1324. return -EINVAL;
  1325. }
  1326. switch (src) {
  1327. case 0:
  1328. /* Allow no source specification when stopping */
  1329. if (freq_out)
  1330. return -EINVAL;
  1331. src = wm8994->fll[id].src;
  1332. break;
  1333. case WM8994_FLL_SRC_MCLK1:
  1334. case WM8994_FLL_SRC_MCLK2:
  1335. case WM8994_FLL_SRC_LRCLK:
  1336. case WM8994_FLL_SRC_BCLK:
  1337. break;
  1338. default:
  1339. return -EINVAL;
  1340. }
  1341. /* Are we changing anything? */
  1342. if (wm8994->fll[id].src == src &&
  1343. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1344. return 0;
  1345. /* If we're stopping the FLL redo the old config - no
  1346. * registers will actually be written but we avoid GCC flow
  1347. * analysis bugs spewing warnings.
  1348. */
  1349. if (freq_out)
  1350. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1351. else
  1352. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1353. wm8994->fll[id].out);
  1354. if (ret < 0)
  1355. return ret;
  1356. /* Gate the AIF clocks while we reclock */
  1357. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1358. WM8994_AIF1CLK_ENA, 0);
  1359. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1360. WM8994_AIF2CLK_ENA, 0);
  1361. /* We always need to disable the FLL while reconfiguring */
  1362. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1363. WM8994_FLL1_ENA, 0);
  1364. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1365. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1366. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1367. WM8994_FLL1_OUTDIV_MASK |
  1368. WM8994_FLL1_FRATIO_MASK, reg);
  1369. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1370. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1371. WM8994_FLL1_N_MASK,
  1372. fll.n << WM8994_FLL1_N_SHIFT);
  1373. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1374. WM8994_FLL1_REFCLK_DIV_MASK |
  1375. WM8994_FLL1_REFCLK_SRC_MASK,
  1376. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1377. (src - 1));
  1378. /* Enable (with fractional mode if required) */
  1379. if (freq_out) {
  1380. if (fll.k)
  1381. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1382. else
  1383. reg = WM8994_FLL1_ENA;
  1384. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1385. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1386. reg);
  1387. }
  1388. wm8994->fll[id].in = freq_in;
  1389. wm8994->fll[id].out = freq_out;
  1390. wm8994->fll[id].src = src;
  1391. /* Enable any gated AIF clocks */
  1392. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1393. WM8994_AIF1CLK_ENA, aif1);
  1394. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1395. WM8994_AIF2CLK_ENA, aif2);
  1396. configure_clock(codec);
  1397. return 0;
  1398. }
  1399. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1400. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1401. unsigned int freq_in, unsigned int freq_out)
  1402. {
  1403. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1404. }
  1405. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1406. int clk_id, unsigned int freq, int dir)
  1407. {
  1408. struct snd_soc_codec *codec = dai->codec;
  1409. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1410. int i;
  1411. switch (dai->id) {
  1412. case 1:
  1413. case 2:
  1414. break;
  1415. default:
  1416. /* AIF3 shares clocking with AIF1/2 */
  1417. return -EINVAL;
  1418. }
  1419. switch (clk_id) {
  1420. case WM8994_SYSCLK_MCLK1:
  1421. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1422. wm8994->mclk[0] = freq;
  1423. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1424. dai->id, freq);
  1425. break;
  1426. case WM8994_SYSCLK_MCLK2:
  1427. /* TODO: Set GPIO AF */
  1428. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1429. wm8994->mclk[1] = freq;
  1430. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1431. dai->id, freq);
  1432. break;
  1433. case WM8994_SYSCLK_FLL1:
  1434. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1435. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1436. break;
  1437. case WM8994_SYSCLK_FLL2:
  1438. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1439. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1440. break;
  1441. case WM8994_SYSCLK_OPCLK:
  1442. /* Special case - a division (times 10) is given and
  1443. * no effect on main clocking.
  1444. */
  1445. if (freq) {
  1446. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1447. if (opclk_divs[i] == freq)
  1448. break;
  1449. if (i == ARRAY_SIZE(opclk_divs))
  1450. return -EINVAL;
  1451. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1452. WM8994_OPCLK_DIV_MASK, i);
  1453. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1454. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1455. } else {
  1456. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1457. WM8994_OPCLK_ENA, 0);
  1458. }
  1459. default:
  1460. return -EINVAL;
  1461. }
  1462. configure_clock(codec);
  1463. return 0;
  1464. }
  1465. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1466. enum snd_soc_bias_level level)
  1467. {
  1468. struct wm8994 *control = codec->control_data;
  1469. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1470. switch (level) {
  1471. case SND_SOC_BIAS_ON:
  1472. break;
  1473. case SND_SOC_BIAS_PREPARE:
  1474. /* VMID=2x40k */
  1475. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1476. WM8994_VMID_SEL_MASK, 0x2);
  1477. break;
  1478. case SND_SOC_BIAS_STANDBY:
  1479. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1480. pm_runtime_get_sync(codec->dev);
  1481. switch (control->type) {
  1482. case WM8994:
  1483. if (wm8994->revision < 4) {
  1484. /* Tweak DC servo and DSP
  1485. * configuration for improved
  1486. * performance. */
  1487. snd_soc_write(codec, 0x102, 0x3);
  1488. snd_soc_write(codec, 0x56, 0x3);
  1489. snd_soc_write(codec, 0x817, 0);
  1490. snd_soc_write(codec, 0x102, 0);
  1491. }
  1492. break;
  1493. case WM8958:
  1494. if (wm8994->revision == 0) {
  1495. /* Optimise performance for rev A */
  1496. snd_soc_write(codec, 0x102, 0x3);
  1497. snd_soc_write(codec, 0xcb, 0x81);
  1498. snd_soc_write(codec, 0x817, 0);
  1499. snd_soc_write(codec, 0x102, 0);
  1500. snd_soc_update_bits(codec,
  1501. WM8958_CHARGE_PUMP_2,
  1502. WM8958_CP_DISCH,
  1503. WM8958_CP_DISCH);
  1504. }
  1505. break;
  1506. }
  1507. /* Discharge LINEOUT1 & 2 */
  1508. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1509. WM8994_LINEOUT1_DISCH |
  1510. WM8994_LINEOUT2_DISCH,
  1511. WM8994_LINEOUT1_DISCH |
  1512. WM8994_LINEOUT2_DISCH);
  1513. /* Startup bias, VMID ramp & buffer */
  1514. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1515. WM8994_STARTUP_BIAS_ENA |
  1516. WM8994_VMID_BUF_ENA |
  1517. WM8994_VMID_RAMP_MASK,
  1518. WM8994_STARTUP_BIAS_ENA |
  1519. WM8994_VMID_BUF_ENA |
  1520. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1521. /* Main bias enable, VMID=2x40k */
  1522. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1523. WM8994_BIAS_ENA |
  1524. WM8994_VMID_SEL_MASK,
  1525. WM8994_BIAS_ENA | 0x2);
  1526. msleep(20);
  1527. }
  1528. /* VMID=2x500k */
  1529. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1530. WM8994_VMID_SEL_MASK, 0x4);
  1531. break;
  1532. case SND_SOC_BIAS_OFF:
  1533. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1534. /* Switch over to startup biases */
  1535. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1536. WM8994_BIAS_SRC |
  1537. WM8994_STARTUP_BIAS_ENA |
  1538. WM8994_VMID_BUF_ENA |
  1539. WM8994_VMID_RAMP_MASK,
  1540. WM8994_BIAS_SRC |
  1541. WM8994_STARTUP_BIAS_ENA |
  1542. WM8994_VMID_BUF_ENA |
  1543. (1 << WM8994_VMID_RAMP_SHIFT));
  1544. /* Disable main biases */
  1545. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1546. WM8994_BIAS_ENA |
  1547. WM8994_VMID_SEL_MASK, 0);
  1548. /* Discharge line */
  1549. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1550. WM8994_LINEOUT1_DISCH |
  1551. WM8994_LINEOUT2_DISCH,
  1552. WM8994_LINEOUT1_DISCH |
  1553. WM8994_LINEOUT2_DISCH);
  1554. msleep(5);
  1555. /* Switch off startup biases */
  1556. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1557. WM8994_BIAS_SRC |
  1558. WM8994_STARTUP_BIAS_ENA |
  1559. WM8994_VMID_BUF_ENA |
  1560. WM8994_VMID_RAMP_MASK, 0);
  1561. pm_runtime_put(codec->dev);
  1562. }
  1563. break;
  1564. }
  1565. codec->dapm.bias_level = level;
  1566. return 0;
  1567. }
  1568. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1569. {
  1570. struct snd_soc_codec *codec = dai->codec;
  1571. struct wm8994 *control = codec->control_data;
  1572. int ms_reg;
  1573. int aif1_reg;
  1574. int ms = 0;
  1575. int aif1 = 0;
  1576. switch (dai->id) {
  1577. case 1:
  1578. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1579. aif1_reg = WM8994_AIF1_CONTROL_1;
  1580. break;
  1581. case 2:
  1582. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1583. aif1_reg = WM8994_AIF2_CONTROL_1;
  1584. break;
  1585. default:
  1586. return -EINVAL;
  1587. }
  1588. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1589. case SND_SOC_DAIFMT_CBS_CFS:
  1590. break;
  1591. case SND_SOC_DAIFMT_CBM_CFM:
  1592. ms = WM8994_AIF1_MSTR;
  1593. break;
  1594. default:
  1595. return -EINVAL;
  1596. }
  1597. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1598. case SND_SOC_DAIFMT_DSP_B:
  1599. aif1 |= WM8994_AIF1_LRCLK_INV;
  1600. case SND_SOC_DAIFMT_DSP_A:
  1601. aif1 |= 0x18;
  1602. break;
  1603. case SND_SOC_DAIFMT_I2S:
  1604. aif1 |= 0x10;
  1605. break;
  1606. case SND_SOC_DAIFMT_RIGHT_J:
  1607. break;
  1608. case SND_SOC_DAIFMT_LEFT_J:
  1609. aif1 |= 0x8;
  1610. break;
  1611. default:
  1612. return -EINVAL;
  1613. }
  1614. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1615. case SND_SOC_DAIFMT_DSP_A:
  1616. case SND_SOC_DAIFMT_DSP_B:
  1617. /* frame inversion not valid for DSP modes */
  1618. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1619. case SND_SOC_DAIFMT_NB_NF:
  1620. break;
  1621. case SND_SOC_DAIFMT_IB_NF:
  1622. aif1 |= WM8994_AIF1_BCLK_INV;
  1623. break;
  1624. default:
  1625. return -EINVAL;
  1626. }
  1627. break;
  1628. case SND_SOC_DAIFMT_I2S:
  1629. case SND_SOC_DAIFMT_RIGHT_J:
  1630. case SND_SOC_DAIFMT_LEFT_J:
  1631. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1632. case SND_SOC_DAIFMT_NB_NF:
  1633. break;
  1634. case SND_SOC_DAIFMT_IB_IF:
  1635. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1636. break;
  1637. case SND_SOC_DAIFMT_IB_NF:
  1638. aif1 |= WM8994_AIF1_BCLK_INV;
  1639. break;
  1640. case SND_SOC_DAIFMT_NB_IF:
  1641. aif1 |= WM8994_AIF1_LRCLK_INV;
  1642. break;
  1643. default:
  1644. return -EINVAL;
  1645. }
  1646. break;
  1647. default:
  1648. return -EINVAL;
  1649. }
  1650. /* The AIF2 format configuration needs to be mirrored to AIF3
  1651. * on WM8958 if it's in use so just do it all the time. */
  1652. if (control->type == WM8958 && dai->id == 2)
  1653. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1654. WM8994_AIF1_LRCLK_INV |
  1655. WM8958_AIF3_FMT_MASK, aif1);
  1656. snd_soc_update_bits(codec, aif1_reg,
  1657. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1658. WM8994_AIF1_FMT_MASK,
  1659. aif1);
  1660. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1661. ms);
  1662. return 0;
  1663. }
  1664. static struct {
  1665. int val, rate;
  1666. } srs[] = {
  1667. { 0, 8000 },
  1668. { 1, 11025 },
  1669. { 2, 12000 },
  1670. { 3, 16000 },
  1671. { 4, 22050 },
  1672. { 5, 24000 },
  1673. { 6, 32000 },
  1674. { 7, 44100 },
  1675. { 8, 48000 },
  1676. { 9, 88200 },
  1677. { 10, 96000 },
  1678. };
  1679. static int fs_ratios[] = {
  1680. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1681. };
  1682. static int bclk_divs[] = {
  1683. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1684. 640, 880, 960, 1280, 1760, 1920
  1685. };
  1686. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1687. struct snd_pcm_hw_params *params,
  1688. struct snd_soc_dai *dai)
  1689. {
  1690. struct snd_soc_codec *codec = dai->codec;
  1691. struct wm8994 *control = codec->control_data;
  1692. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1693. int aif1_reg;
  1694. int aif2_reg;
  1695. int bclk_reg;
  1696. int lrclk_reg;
  1697. int rate_reg;
  1698. int aif1 = 0;
  1699. int aif2 = 0;
  1700. int bclk = 0;
  1701. int lrclk = 0;
  1702. int rate_val = 0;
  1703. int id = dai->id - 1;
  1704. int i, cur_val, best_val, bclk_rate, best;
  1705. switch (dai->id) {
  1706. case 1:
  1707. aif1_reg = WM8994_AIF1_CONTROL_1;
  1708. aif2_reg = WM8994_AIF1_CONTROL_2;
  1709. bclk_reg = WM8994_AIF1_BCLK;
  1710. rate_reg = WM8994_AIF1_RATE;
  1711. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1712. wm8994->lrclk_shared[0]) {
  1713. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1714. } else {
  1715. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1716. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1717. }
  1718. break;
  1719. case 2:
  1720. aif1_reg = WM8994_AIF2_CONTROL_1;
  1721. aif2_reg = WM8994_AIF2_CONTROL_2;
  1722. bclk_reg = WM8994_AIF2_BCLK;
  1723. rate_reg = WM8994_AIF2_RATE;
  1724. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1725. wm8994->lrclk_shared[1]) {
  1726. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1727. } else {
  1728. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1729. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1730. }
  1731. break;
  1732. case 3:
  1733. switch (control->type) {
  1734. case WM8958:
  1735. aif1_reg = WM8958_AIF3_CONTROL_1;
  1736. break;
  1737. default:
  1738. return 0;
  1739. }
  1740. default:
  1741. return -EINVAL;
  1742. }
  1743. bclk_rate = params_rate(params) * 2;
  1744. switch (params_format(params)) {
  1745. case SNDRV_PCM_FORMAT_S16_LE:
  1746. bclk_rate *= 16;
  1747. break;
  1748. case SNDRV_PCM_FORMAT_S20_3LE:
  1749. bclk_rate *= 20;
  1750. aif1 |= 0x20;
  1751. break;
  1752. case SNDRV_PCM_FORMAT_S24_LE:
  1753. bclk_rate *= 24;
  1754. aif1 |= 0x40;
  1755. break;
  1756. case SNDRV_PCM_FORMAT_S32_LE:
  1757. bclk_rate *= 32;
  1758. aif1 |= 0x60;
  1759. break;
  1760. default:
  1761. return -EINVAL;
  1762. }
  1763. /* Try to find an appropriate sample rate; look for an exact match. */
  1764. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1765. if (srs[i].rate == params_rate(params))
  1766. break;
  1767. if (i == ARRAY_SIZE(srs))
  1768. return -EINVAL;
  1769. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1770. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1771. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1772. dai->id, wm8994->aifclk[id], bclk_rate);
  1773. if (params_channels(params) == 1 &&
  1774. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1775. aif2 |= WM8994_AIF1_MONO;
  1776. if (wm8994->aifclk[id] == 0) {
  1777. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1778. return -EINVAL;
  1779. }
  1780. /* AIFCLK/fs ratio; look for a close match in either direction */
  1781. best = 0;
  1782. best_val = abs((fs_ratios[0] * params_rate(params))
  1783. - wm8994->aifclk[id]);
  1784. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1785. cur_val = abs((fs_ratios[i] * params_rate(params))
  1786. - wm8994->aifclk[id]);
  1787. if (cur_val >= best_val)
  1788. continue;
  1789. best = i;
  1790. best_val = cur_val;
  1791. }
  1792. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1793. dai->id, fs_ratios[best]);
  1794. rate_val |= best;
  1795. /* We may not get quite the right frequency if using
  1796. * approximate clocks so look for the closest match that is
  1797. * higher than the target (we need to ensure that there enough
  1798. * BCLKs to clock out the samples).
  1799. */
  1800. best = 0;
  1801. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1802. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1803. if (cur_val < 0) /* BCLK table is sorted */
  1804. break;
  1805. best = i;
  1806. }
  1807. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1808. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1809. bclk_divs[best], bclk_rate);
  1810. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1811. lrclk = bclk_rate / params_rate(params);
  1812. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1813. lrclk, bclk_rate / lrclk);
  1814. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1815. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1816. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1817. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1818. lrclk);
  1819. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1820. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1821. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1822. switch (dai->id) {
  1823. case 1:
  1824. wm8994->dac_rates[0] = params_rate(params);
  1825. wm8994_set_retune_mobile(codec, 0);
  1826. wm8994_set_retune_mobile(codec, 1);
  1827. break;
  1828. case 2:
  1829. wm8994->dac_rates[1] = params_rate(params);
  1830. wm8994_set_retune_mobile(codec, 2);
  1831. break;
  1832. }
  1833. }
  1834. return 0;
  1835. }
  1836. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1837. struct snd_pcm_hw_params *params,
  1838. struct snd_soc_dai *dai)
  1839. {
  1840. struct snd_soc_codec *codec = dai->codec;
  1841. struct wm8994 *control = codec->control_data;
  1842. int aif1_reg;
  1843. int aif1 = 0;
  1844. switch (dai->id) {
  1845. case 3:
  1846. switch (control->type) {
  1847. case WM8958:
  1848. aif1_reg = WM8958_AIF3_CONTROL_1;
  1849. break;
  1850. default:
  1851. return 0;
  1852. }
  1853. default:
  1854. return 0;
  1855. }
  1856. switch (params_format(params)) {
  1857. case SNDRV_PCM_FORMAT_S16_LE:
  1858. break;
  1859. case SNDRV_PCM_FORMAT_S20_3LE:
  1860. aif1 |= 0x20;
  1861. break;
  1862. case SNDRV_PCM_FORMAT_S24_LE:
  1863. aif1 |= 0x40;
  1864. break;
  1865. case SNDRV_PCM_FORMAT_S32_LE:
  1866. aif1 |= 0x60;
  1867. break;
  1868. default:
  1869. return -EINVAL;
  1870. }
  1871. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1872. }
  1873. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1874. {
  1875. struct snd_soc_codec *codec = codec_dai->codec;
  1876. int mute_reg;
  1877. int reg;
  1878. switch (codec_dai->id) {
  1879. case 1:
  1880. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1881. break;
  1882. case 2:
  1883. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1884. break;
  1885. default:
  1886. return -EINVAL;
  1887. }
  1888. if (mute)
  1889. reg = WM8994_AIF1DAC1_MUTE;
  1890. else
  1891. reg = 0;
  1892. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1893. return 0;
  1894. }
  1895. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1896. {
  1897. struct snd_soc_codec *codec = codec_dai->codec;
  1898. int reg, val, mask;
  1899. switch (codec_dai->id) {
  1900. case 1:
  1901. reg = WM8994_AIF1_MASTER_SLAVE;
  1902. mask = WM8994_AIF1_TRI;
  1903. break;
  1904. case 2:
  1905. reg = WM8994_AIF2_MASTER_SLAVE;
  1906. mask = WM8994_AIF2_TRI;
  1907. break;
  1908. case 3:
  1909. reg = WM8994_POWER_MANAGEMENT_6;
  1910. mask = WM8994_AIF3_TRI;
  1911. break;
  1912. default:
  1913. return -EINVAL;
  1914. }
  1915. if (tristate)
  1916. val = mask;
  1917. else
  1918. val = 0;
  1919. return snd_soc_update_bits(codec, reg, mask, val);
  1920. }
  1921. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1922. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1923. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1924. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1925. .set_sysclk = wm8994_set_dai_sysclk,
  1926. .set_fmt = wm8994_set_dai_fmt,
  1927. .hw_params = wm8994_hw_params,
  1928. .digital_mute = wm8994_aif_mute,
  1929. .set_pll = wm8994_set_fll,
  1930. .set_tristate = wm8994_set_tristate,
  1931. };
  1932. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1933. .set_sysclk = wm8994_set_dai_sysclk,
  1934. .set_fmt = wm8994_set_dai_fmt,
  1935. .hw_params = wm8994_hw_params,
  1936. .digital_mute = wm8994_aif_mute,
  1937. .set_pll = wm8994_set_fll,
  1938. .set_tristate = wm8994_set_tristate,
  1939. };
  1940. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1941. .hw_params = wm8994_aif3_hw_params,
  1942. .set_tristate = wm8994_set_tristate,
  1943. };
  1944. static struct snd_soc_dai_driver wm8994_dai[] = {
  1945. {
  1946. .name = "wm8994-aif1",
  1947. .id = 1,
  1948. .playback = {
  1949. .stream_name = "AIF1 Playback",
  1950. .channels_min = 1,
  1951. .channels_max = 2,
  1952. .rates = WM8994_RATES,
  1953. .formats = WM8994_FORMATS,
  1954. },
  1955. .capture = {
  1956. .stream_name = "AIF1 Capture",
  1957. .channels_min = 1,
  1958. .channels_max = 2,
  1959. .rates = WM8994_RATES,
  1960. .formats = WM8994_FORMATS,
  1961. },
  1962. .ops = &wm8994_aif1_dai_ops,
  1963. },
  1964. {
  1965. .name = "wm8994-aif2",
  1966. .id = 2,
  1967. .playback = {
  1968. .stream_name = "AIF2 Playback",
  1969. .channels_min = 1,
  1970. .channels_max = 2,
  1971. .rates = WM8994_RATES,
  1972. .formats = WM8994_FORMATS,
  1973. },
  1974. .capture = {
  1975. .stream_name = "AIF2 Capture",
  1976. .channels_min = 1,
  1977. .channels_max = 2,
  1978. .rates = WM8994_RATES,
  1979. .formats = WM8994_FORMATS,
  1980. },
  1981. .ops = &wm8994_aif2_dai_ops,
  1982. },
  1983. {
  1984. .name = "wm8994-aif3",
  1985. .id = 3,
  1986. .playback = {
  1987. .stream_name = "AIF3 Playback",
  1988. .channels_min = 1,
  1989. .channels_max = 2,
  1990. .rates = WM8994_RATES,
  1991. .formats = WM8994_FORMATS,
  1992. },
  1993. .capture = {
  1994. .stream_name = "AIF3 Capture",
  1995. .channels_min = 1,
  1996. .channels_max = 2,
  1997. .rates = WM8994_RATES,
  1998. .formats = WM8994_FORMATS,
  1999. },
  2000. .ops = &wm8994_aif3_dai_ops,
  2001. }
  2002. };
  2003. #ifdef CONFIG_PM
  2004. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2005. {
  2006. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2007. int i, ret;
  2008. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2009. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2010. sizeof(struct wm8994_fll_config));
  2011. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2012. if (ret < 0)
  2013. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2014. i + 1, ret);
  2015. }
  2016. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2017. return 0;
  2018. }
  2019. static int wm8994_resume(struct snd_soc_codec *codec)
  2020. {
  2021. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2022. int i, ret;
  2023. unsigned int val, mask;
  2024. if (wm8994->revision < 4) {
  2025. /* force a HW read */
  2026. val = wm8994_reg_read(codec->control_data,
  2027. WM8994_POWER_MANAGEMENT_5);
  2028. /* modify the cache only */
  2029. codec->cache_only = 1;
  2030. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2031. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2032. val &= mask;
  2033. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2034. mask, val);
  2035. codec->cache_only = 0;
  2036. }
  2037. /* Restore the registers */
  2038. ret = snd_soc_cache_sync(codec);
  2039. if (ret != 0)
  2040. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2041. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2042. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2043. if (!wm8994->fll_suspend[i].out)
  2044. continue;
  2045. ret = _wm8994_set_fll(codec, i + 1,
  2046. wm8994->fll_suspend[i].src,
  2047. wm8994->fll_suspend[i].in,
  2048. wm8994->fll_suspend[i].out);
  2049. if (ret < 0)
  2050. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2051. i + 1, ret);
  2052. }
  2053. return 0;
  2054. }
  2055. #else
  2056. #define wm8994_suspend NULL
  2057. #define wm8994_resume NULL
  2058. #endif
  2059. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2060. {
  2061. struct snd_soc_codec *codec = wm8994->codec;
  2062. struct wm8994_pdata *pdata = wm8994->pdata;
  2063. struct snd_kcontrol_new controls[] = {
  2064. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2065. wm8994->retune_mobile_enum,
  2066. wm8994_get_retune_mobile_enum,
  2067. wm8994_put_retune_mobile_enum),
  2068. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2069. wm8994->retune_mobile_enum,
  2070. wm8994_get_retune_mobile_enum,
  2071. wm8994_put_retune_mobile_enum),
  2072. SOC_ENUM_EXT("AIF2 EQ Mode",
  2073. wm8994->retune_mobile_enum,
  2074. wm8994_get_retune_mobile_enum,
  2075. wm8994_put_retune_mobile_enum),
  2076. };
  2077. int ret, i, j;
  2078. const char **t;
  2079. /* We need an array of texts for the enum API but the number
  2080. * of texts is likely to be less than the number of
  2081. * configurations due to the sample rate dependency of the
  2082. * configurations. */
  2083. wm8994->num_retune_mobile_texts = 0;
  2084. wm8994->retune_mobile_texts = NULL;
  2085. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2086. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2087. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2088. wm8994->retune_mobile_texts[j]) == 0)
  2089. break;
  2090. }
  2091. if (j != wm8994->num_retune_mobile_texts)
  2092. continue;
  2093. /* Expand the array... */
  2094. t = krealloc(wm8994->retune_mobile_texts,
  2095. sizeof(char *) *
  2096. (wm8994->num_retune_mobile_texts + 1),
  2097. GFP_KERNEL);
  2098. if (t == NULL)
  2099. continue;
  2100. /* ...store the new entry... */
  2101. t[wm8994->num_retune_mobile_texts] =
  2102. pdata->retune_mobile_cfgs[i].name;
  2103. /* ...and remember the new version. */
  2104. wm8994->num_retune_mobile_texts++;
  2105. wm8994->retune_mobile_texts = t;
  2106. }
  2107. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2108. wm8994->num_retune_mobile_texts);
  2109. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2110. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2111. ret = snd_soc_add_controls(wm8994->codec, controls,
  2112. ARRAY_SIZE(controls));
  2113. if (ret != 0)
  2114. dev_err(wm8994->codec->dev,
  2115. "Failed to add ReTune Mobile controls: %d\n", ret);
  2116. }
  2117. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2118. {
  2119. struct snd_soc_codec *codec = wm8994->codec;
  2120. struct wm8994_pdata *pdata = wm8994->pdata;
  2121. int ret, i;
  2122. if (!pdata)
  2123. return;
  2124. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2125. pdata->lineout2_diff,
  2126. pdata->lineout1fb,
  2127. pdata->lineout2fb,
  2128. pdata->jd_scthr,
  2129. pdata->jd_thr,
  2130. pdata->micbias1_lvl,
  2131. pdata->micbias2_lvl);
  2132. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2133. if (pdata->num_drc_cfgs) {
  2134. struct snd_kcontrol_new controls[] = {
  2135. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2136. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2137. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2138. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2139. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2140. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2141. };
  2142. /* We need an array of texts for the enum API */
  2143. wm8994->drc_texts = kmalloc(sizeof(char *)
  2144. * pdata->num_drc_cfgs, GFP_KERNEL);
  2145. if (!wm8994->drc_texts) {
  2146. dev_err(wm8994->codec->dev,
  2147. "Failed to allocate %d DRC config texts\n",
  2148. pdata->num_drc_cfgs);
  2149. return;
  2150. }
  2151. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2152. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2153. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2154. wm8994->drc_enum.texts = wm8994->drc_texts;
  2155. ret = snd_soc_add_controls(wm8994->codec, controls,
  2156. ARRAY_SIZE(controls));
  2157. if (ret != 0)
  2158. dev_err(wm8994->codec->dev,
  2159. "Failed to add DRC mode controls: %d\n", ret);
  2160. for (i = 0; i < WM8994_NUM_DRC; i++)
  2161. wm8994_set_drc(codec, i);
  2162. }
  2163. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2164. pdata->num_retune_mobile_cfgs);
  2165. if (pdata->num_retune_mobile_cfgs)
  2166. wm8994_handle_retune_mobile_pdata(wm8994);
  2167. else
  2168. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2169. ARRAY_SIZE(wm8994_eq_controls));
  2170. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2171. if (pdata->micbias[i]) {
  2172. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2173. pdata->micbias[i] & 0xffff);
  2174. }
  2175. }
  2176. }
  2177. /**
  2178. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2179. *
  2180. * @codec: WM8994 codec
  2181. * @jack: jack to report detection events on
  2182. * @micbias: microphone bias to detect on
  2183. * @det: value to report for presence detection
  2184. * @shrt: value to report for short detection
  2185. *
  2186. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2187. * being used to bring out signals to the processor then only platform
  2188. * data configuration is needed for WM8994 and processor GPIOs should
  2189. * be configured using snd_soc_jack_add_gpios() instead.
  2190. *
  2191. * Configuration of detection levels is available via the micbias1_lvl
  2192. * and micbias2_lvl platform data members.
  2193. */
  2194. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2195. int micbias, int det, int shrt)
  2196. {
  2197. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2198. struct wm8994_micdet *micdet;
  2199. struct wm8994 *control = codec->control_data;
  2200. int reg;
  2201. if (control->type != WM8994)
  2202. return -EINVAL;
  2203. switch (micbias) {
  2204. case 1:
  2205. micdet = &wm8994->micdet[0];
  2206. break;
  2207. case 2:
  2208. micdet = &wm8994->micdet[1];
  2209. break;
  2210. default:
  2211. return -EINVAL;
  2212. }
  2213. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2214. micbias, det, shrt);
  2215. /* Store the configuration */
  2216. micdet->jack = jack;
  2217. micdet->det = det;
  2218. micdet->shrt = shrt;
  2219. /* If either of the jacks is set up then enable detection */
  2220. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2221. reg = WM8994_MICD_ENA;
  2222. else
  2223. reg = 0;
  2224. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2225. return 0;
  2226. }
  2227. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2228. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2229. {
  2230. struct wm8994_priv *priv = data;
  2231. struct snd_soc_codec *codec = priv->codec;
  2232. int reg;
  2233. int report;
  2234. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2235. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2236. #endif
  2237. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2238. if (reg < 0) {
  2239. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2240. reg);
  2241. return IRQ_HANDLED;
  2242. }
  2243. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2244. report = 0;
  2245. if (reg & WM8994_MIC1_DET_STS)
  2246. report |= priv->micdet[0].det;
  2247. if (reg & WM8994_MIC1_SHRT_STS)
  2248. report |= priv->micdet[0].shrt;
  2249. snd_soc_jack_report(priv->micdet[0].jack, report,
  2250. priv->micdet[0].det | priv->micdet[0].shrt);
  2251. report = 0;
  2252. if (reg & WM8994_MIC2_DET_STS)
  2253. report |= priv->micdet[1].det;
  2254. if (reg & WM8994_MIC2_SHRT_STS)
  2255. report |= priv->micdet[1].shrt;
  2256. snd_soc_jack_report(priv->micdet[1].jack, report,
  2257. priv->micdet[1].det | priv->micdet[1].shrt);
  2258. return IRQ_HANDLED;
  2259. }
  2260. /* Default microphone detection handler for WM8958 - the user can
  2261. * override this if they wish.
  2262. */
  2263. static void wm8958_default_micdet(u16 status, void *data)
  2264. {
  2265. struct snd_soc_codec *codec = data;
  2266. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2267. int report = 0;
  2268. /* If nothing present then clear our statuses */
  2269. if (!(status & WM8958_MICD_STS))
  2270. goto done;
  2271. report = SND_JACK_MICROPHONE;
  2272. /* Everything else is buttons; just assign slots */
  2273. if (status & 0x1c0)
  2274. report |= SND_JACK_BTN_0;
  2275. done:
  2276. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2277. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2278. }
  2279. /**
  2280. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2281. *
  2282. * @codec: WM8958 codec
  2283. * @jack: jack to report detection events on
  2284. *
  2285. * Enable microphone detection functionality for the WM8958. By
  2286. * default simple detection which supports the detection of up to 6
  2287. * buttons plus video and microphone functionality is supported.
  2288. *
  2289. * The WM8958 has an advanced jack detection facility which is able to
  2290. * support complex accessory detection, especially when used in
  2291. * conjunction with external circuitry. In order to provide maximum
  2292. * flexiblity a callback is provided which allows a completely custom
  2293. * detection algorithm.
  2294. */
  2295. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2296. wm8958_micdet_cb cb, void *cb_data)
  2297. {
  2298. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2299. struct wm8994 *control = codec->control_data;
  2300. if (control->type != WM8958)
  2301. return -EINVAL;
  2302. if (jack) {
  2303. if (!cb) {
  2304. dev_dbg(codec->dev, "Using default micdet callback\n");
  2305. cb = wm8958_default_micdet;
  2306. cb_data = codec;
  2307. }
  2308. wm8994->micdet[0].jack = jack;
  2309. wm8994->jack_cb = cb;
  2310. wm8994->jack_cb_data = cb_data;
  2311. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2312. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2313. } else {
  2314. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2315. WM8958_MICD_ENA, 0);
  2316. }
  2317. return 0;
  2318. }
  2319. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2320. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2321. {
  2322. struct wm8994_priv *wm8994 = data;
  2323. struct snd_soc_codec *codec = wm8994->codec;
  2324. int reg;
  2325. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2326. if (reg < 0) {
  2327. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2328. reg);
  2329. return IRQ_NONE;
  2330. }
  2331. if (!(reg & WM8958_MICD_VALID)) {
  2332. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2333. goto out;
  2334. }
  2335. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2336. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2337. #endif
  2338. if (wm8994->jack_cb)
  2339. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2340. else
  2341. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2342. out:
  2343. return IRQ_HANDLED;
  2344. }
  2345. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2346. {
  2347. struct wm8994 *control;
  2348. struct wm8994_priv *wm8994;
  2349. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2350. int ret, i;
  2351. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2352. control = codec->control_data;
  2353. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2354. if (wm8994 == NULL)
  2355. return -ENOMEM;
  2356. snd_soc_codec_set_drvdata(codec, wm8994);
  2357. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2358. wm8994->codec = codec;
  2359. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2360. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2361. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2362. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2363. WM8994_IRQ_MIC1_DET;
  2364. pm_runtime_enable(codec->dev);
  2365. pm_runtime_resume(codec->dev);
  2366. /* Read our current status back from the chip - we don't want to
  2367. * reset as this may interfere with the GPIO or LDO operation. */
  2368. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2369. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2370. continue;
  2371. ret = wm8994_reg_read(codec->control_data, i);
  2372. if (ret <= 0)
  2373. continue;
  2374. ret = snd_soc_cache_write(codec, i, ret);
  2375. if (ret != 0) {
  2376. dev_err(codec->dev,
  2377. "Failed to initialise cache for 0x%x: %d\n",
  2378. i, ret);
  2379. goto err;
  2380. }
  2381. }
  2382. /* Set revision-specific configuration */
  2383. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2384. switch (control->type) {
  2385. case WM8994:
  2386. switch (wm8994->revision) {
  2387. case 2:
  2388. case 3:
  2389. wm8994->hubs.dcs_codes = -5;
  2390. wm8994->hubs.hp_startup_mode = 1;
  2391. wm8994->hubs.dcs_readback_mode = 1;
  2392. break;
  2393. default:
  2394. wm8994->hubs.dcs_readback_mode = 1;
  2395. break;
  2396. }
  2397. case WM8958:
  2398. wm8994->hubs.dcs_readback_mode = 1;
  2399. break;
  2400. default:
  2401. break;
  2402. }
  2403. switch (control->type) {
  2404. case WM8994:
  2405. if (wm8994->micdet_irq) {
  2406. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2407. wm8994_mic_irq,
  2408. IRQF_TRIGGER_RISING,
  2409. "Mic1 detect",
  2410. wm8994);
  2411. if (ret != 0)
  2412. dev_warn(codec->dev,
  2413. "Failed to request Mic1 detect IRQ: %d\n",
  2414. ret);
  2415. }
  2416. ret = wm8994_request_irq(codec->control_data,
  2417. WM8994_IRQ_MIC1_SHRT,
  2418. wm8994_mic_irq, "Mic 1 short",
  2419. wm8994);
  2420. if (ret != 0)
  2421. dev_warn(codec->dev,
  2422. "Failed to request Mic1 short IRQ: %d\n",
  2423. ret);
  2424. ret = wm8994_request_irq(codec->control_data,
  2425. WM8994_IRQ_MIC2_DET,
  2426. wm8994_mic_irq, "Mic 2 detect",
  2427. wm8994);
  2428. if (ret != 0)
  2429. dev_warn(codec->dev,
  2430. "Failed to request Mic2 detect IRQ: %d\n",
  2431. ret);
  2432. ret = wm8994_request_irq(codec->control_data,
  2433. WM8994_IRQ_MIC2_SHRT,
  2434. wm8994_mic_irq, "Mic 2 short",
  2435. wm8994);
  2436. if (ret != 0)
  2437. dev_warn(codec->dev,
  2438. "Failed to request Mic2 short IRQ: %d\n",
  2439. ret);
  2440. break;
  2441. case WM8958:
  2442. if (wm8994->micdet_irq) {
  2443. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2444. wm8958_mic_irq,
  2445. IRQF_TRIGGER_RISING,
  2446. "Mic detect",
  2447. wm8994);
  2448. if (ret != 0)
  2449. dev_warn(codec->dev,
  2450. "Failed to request Mic detect IRQ: %d\n",
  2451. ret);
  2452. }
  2453. }
  2454. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2455. * configured on init - if a system wants to do this dynamically
  2456. * at runtime we can deal with that then.
  2457. */
  2458. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2459. if (ret < 0) {
  2460. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2461. goto err_irq;
  2462. }
  2463. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2464. wm8994->lrclk_shared[0] = 1;
  2465. wm8994_dai[0].symmetric_rates = 1;
  2466. } else {
  2467. wm8994->lrclk_shared[0] = 0;
  2468. }
  2469. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2470. if (ret < 0) {
  2471. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2472. goto err_irq;
  2473. }
  2474. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2475. wm8994->lrclk_shared[1] = 1;
  2476. wm8994_dai[1].symmetric_rates = 1;
  2477. } else {
  2478. wm8994->lrclk_shared[1] = 0;
  2479. }
  2480. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2481. /* Latch volume updates (right only; we always do left then right). */
  2482. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2483. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2484. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2485. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2486. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2487. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2488. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2489. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2490. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2491. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2492. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2493. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2494. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2495. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2496. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2497. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2498. /* Set the low bit of the 3D stereo depth so TLV matches */
  2499. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2500. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2501. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2502. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2503. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2504. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2505. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2506. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2507. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2508. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2509. * behaviour on idle TDM clock cycles. */
  2510. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2511. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2512. wm8994_update_class_w(codec);
  2513. wm8994_handle_pdata(wm8994);
  2514. wm_hubs_add_analogue_controls(codec);
  2515. snd_soc_add_controls(codec, wm8994_snd_controls,
  2516. ARRAY_SIZE(wm8994_snd_controls));
  2517. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2518. ARRAY_SIZE(wm8994_dapm_widgets));
  2519. switch (control->type) {
  2520. case WM8994:
  2521. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2522. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2523. if (wm8994->revision < 4) {
  2524. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2525. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2526. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2527. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2528. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2529. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2530. } else {
  2531. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2532. ARRAY_SIZE(wm8994_lateclk_widgets));
  2533. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2534. ARRAY_SIZE(wm8994_adc_widgets));
  2535. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2536. ARRAY_SIZE(wm8994_dac_widgets));
  2537. }
  2538. break;
  2539. case WM8958:
  2540. snd_soc_add_controls(codec, wm8958_snd_controls,
  2541. ARRAY_SIZE(wm8958_snd_controls));
  2542. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2543. ARRAY_SIZE(wm8958_dapm_widgets));
  2544. if (wm8994->revision < 1) {
  2545. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2546. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2547. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2548. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2549. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2550. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2551. } else {
  2552. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2553. ARRAY_SIZE(wm8994_lateclk_widgets));
  2554. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2555. ARRAY_SIZE(wm8994_adc_widgets));
  2556. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2557. ARRAY_SIZE(wm8994_dac_widgets));
  2558. }
  2559. break;
  2560. }
  2561. wm_hubs_add_analogue_routes(codec, 0, 0);
  2562. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2563. switch (control->type) {
  2564. case WM8994:
  2565. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2566. ARRAY_SIZE(wm8994_intercon));
  2567. if (wm8994->revision < 4) {
  2568. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2569. ARRAY_SIZE(wm8994_revd_intercon));
  2570. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2571. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2572. } else {
  2573. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2574. ARRAY_SIZE(wm8994_lateclk_intercon));
  2575. }
  2576. break;
  2577. case WM8958:
  2578. if (wm8994->revision < 1) {
  2579. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2580. ARRAY_SIZE(wm8994_revd_intercon));
  2581. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2582. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2583. } else {
  2584. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2585. ARRAY_SIZE(wm8994_lateclk_intercon));
  2586. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2587. ARRAY_SIZE(wm8958_intercon));
  2588. }
  2589. wm8958_dsp2_init(codec);
  2590. break;
  2591. }
  2592. return 0;
  2593. err_irq:
  2594. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2595. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2596. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2597. if (wm8994->micdet_irq)
  2598. free_irq(wm8994->micdet_irq, wm8994);
  2599. err:
  2600. kfree(wm8994);
  2601. return ret;
  2602. }
  2603. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2604. {
  2605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2606. struct wm8994 *control = codec->control_data;
  2607. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2608. pm_runtime_disable(codec->dev);
  2609. switch (control->type) {
  2610. case WM8994:
  2611. if (wm8994->micdet_irq)
  2612. free_irq(wm8994->micdet_irq, wm8994);
  2613. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2614. wm8994);
  2615. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2616. wm8994);
  2617. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2618. wm8994);
  2619. break;
  2620. case WM8958:
  2621. if (wm8994->micdet_irq)
  2622. free_irq(wm8994->micdet_irq, wm8994);
  2623. break;
  2624. }
  2625. kfree(wm8994->retune_mobile_texts);
  2626. kfree(wm8994->drc_texts);
  2627. kfree(wm8994);
  2628. return 0;
  2629. }
  2630. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2631. .probe = wm8994_codec_probe,
  2632. .remove = wm8994_codec_remove,
  2633. .suspend = wm8994_suspend,
  2634. .resume = wm8994_resume,
  2635. .read = wm8994_read,
  2636. .write = wm8994_write,
  2637. .readable_register = wm8994_readable,
  2638. .volatile_register = wm8994_volatile,
  2639. .set_bias_level = wm8994_set_bias_level,
  2640. .reg_cache_size = WM8994_CACHE_SIZE,
  2641. .reg_cache_default = wm8994_reg_defaults,
  2642. .reg_word_size = 2,
  2643. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2644. };
  2645. static int __devinit wm8994_probe(struct platform_device *pdev)
  2646. {
  2647. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2648. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2649. }
  2650. static int __devexit wm8994_remove(struct platform_device *pdev)
  2651. {
  2652. snd_soc_unregister_codec(&pdev->dev);
  2653. return 0;
  2654. }
  2655. static struct platform_driver wm8994_codec_driver = {
  2656. .driver = {
  2657. .name = "wm8994-codec",
  2658. .owner = THIS_MODULE,
  2659. },
  2660. .probe = wm8994_probe,
  2661. .remove = __devexit_p(wm8994_remove),
  2662. };
  2663. static __init int wm8994_init(void)
  2664. {
  2665. return platform_driver_register(&wm8994_codec_driver);
  2666. }
  2667. module_init(wm8994_init);
  2668. static __exit void wm8994_exit(void)
  2669. {
  2670. platform_driver_unregister(&wm8994_codec_driver);
  2671. }
  2672. module_exit(wm8994_exit);
  2673. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2674. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2675. MODULE_LICENSE("GPL");
  2676. MODULE_ALIAS("platform:wm8994-codec");