tg3.c 379 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.101"
  63. #define DRV_MODULE_RELDATE "August 28, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 512 : 1024)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  768. return -EAGAIN;
  769. if (tg3_readphy(tp, reg, &val))
  770. return -EIO;
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  777. return -EAGAIN;
  778. if (tg3_writephy(tp, reg, val))
  779. return -EIO;
  780. return 0;
  781. }
  782. static int tg3_mdio_reset(struct mii_bus *bp)
  783. {
  784. return 0;
  785. }
  786. static void tg3_mdio_config_5785(struct tg3 *tp)
  787. {
  788. u32 val;
  789. struct phy_device *phydev;
  790. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  791. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  792. case TG3_PHY_ID_BCM50610:
  793. val = MAC_PHYCFG2_50610_LED_MODES;
  794. break;
  795. case TG3_PHY_ID_BCMAC131:
  796. val = MAC_PHYCFG2_AC131_LED_MODES;
  797. break;
  798. case TG3_PHY_ID_RTL8211C:
  799. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  800. break;
  801. case TG3_PHY_ID_RTL8201E:
  802. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  803. break;
  804. default:
  805. return;
  806. }
  807. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  808. tw32(MAC_PHYCFG2, val);
  809. val = tr32(MAC_PHYCFG1);
  810. val &= ~(MAC_PHYCFG1_RGMII_INT |
  811. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  812. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  813. tw32(MAC_PHYCFG1, val);
  814. return;
  815. }
  816. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  817. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  818. MAC_PHYCFG2_FMODE_MASK_MASK |
  819. MAC_PHYCFG2_GMODE_MASK_MASK |
  820. MAC_PHYCFG2_ACT_MASK_MASK |
  821. MAC_PHYCFG2_QUAL_MASK_MASK |
  822. MAC_PHYCFG2_INBAND_ENABLE;
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  826. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  827. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  828. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  829. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  831. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  832. }
  833. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  834. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  835. tw32(MAC_PHYCFG1, val);
  836. val = tr32(MAC_EXT_RGMII_MODE);
  837. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  838. MAC_RGMII_MODE_RX_QUALITY |
  839. MAC_RGMII_MODE_RX_ACTIVITY |
  840. MAC_RGMII_MODE_RX_ENG_DET |
  841. MAC_RGMII_MODE_TX_ENABLE |
  842. MAC_RGMII_MODE_TX_LOWPWR |
  843. MAC_RGMII_MODE_TX_RESET);
  844. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  846. val |= MAC_RGMII_MODE_RX_INT_B |
  847. MAC_RGMII_MODE_RX_QUALITY |
  848. MAC_RGMII_MODE_RX_ACTIVITY |
  849. MAC_RGMII_MODE_RX_ENG_DET;
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  851. val |= MAC_RGMII_MODE_TX_ENABLE |
  852. MAC_RGMII_MODE_TX_LOWPWR |
  853. MAC_RGMII_MODE_TX_RESET;
  854. }
  855. tw32(MAC_EXT_RGMII_MODE, val);
  856. }
  857. static void tg3_mdio_start(struct tg3 *tp)
  858. {
  859. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  860. mutex_lock(&tp->mdio_bus->mdio_lock);
  861. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  862. mutex_unlock(&tp->mdio_bus->mdio_lock);
  863. }
  864. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  865. tw32_f(MAC_MI_MODE, tp->mi_mode);
  866. udelay(80);
  867. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  869. tg3_mdio_config_5785(tp);
  870. }
  871. static void tg3_mdio_stop(struct tg3 *tp)
  872. {
  873. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  874. mutex_lock(&tp->mdio_bus->mdio_lock);
  875. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  876. mutex_unlock(&tp->mdio_bus->mdio_lock);
  877. }
  878. }
  879. static int tg3_mdio_init(struct tg3 *tp)
  880. {
  881. int i;
  882. u32 reg;
  883. struct phy_device *phydev;
  884. tg3_mdio_start(tp);
  885. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  886. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  887. return 0;
  888. tp->mdio_bus = mdiobus_alloc();
  889. if (tp->mdio_bus == NULL)
  890. return -ENOMEM;
  891. tp->mdio_bus->name = "tg3 mdio bus";
  892. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  893. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  894. tp->mdio_bus->priv = tp;
  895. tp->mdio_bus->parent = &tp->pdev->dev;
  896. tp->mdio_bus->read = &tg3_mdio_read;
  897. tp->mdio_bus->write = &tg3_mdio_write;
  898. tp->mdio_bus->reset = &tg3_mdio_reset;
  899. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  900. tp->mdio_bus->irq = &tp->mdio_irq[0];
  901. for (i = 0; i < PHY_MAX_ADDR; i++)
  902. tp->mdio_bus->irq[i] = PHY_POLL;
  903. /* The bus registration will look for all the PHYs on the mdio bus.
  904. * Unfortunately, it does not ensure the PHY is powered up before
  905. * accessing the PHY ID registers. A chip reset is the
  906. * quickest way to bring the device back to an operational state..
  907. */
  908. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  909. tg3_bmcr_reset(tp);
  910. i = mdiobus_register(tp->mdio_bus);
  911. if (i) {
  912. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  913. tp->dev->name, i);
  914. mdiobus_free(tp->mdio_bus);
  915. return i;
  916. }
  917. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  918. if (!phydev || !phydev->drv) {
  919. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  920. mdiobus_unregister(tp->mdio_bus);
  921. mdiobus_free(tp->mdio_bus);
  922. return -ENODEV;
  923. }
  924. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  925. case TG3_PHY_ID_BCM57780:
  926. phydev->interface = PHY_INTERFACE_MODE_GMII;
  927. break;
  928. case TG3_PHY_ID_BCM50610:
  929. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  930. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  931. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  932. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  934. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  935. /* fallthru */
  936. case TG3_PHY_ID_RTL8211C:
  937. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  938. break;
  939. case TG3_PHY_ID_RTL8201E:
  940. case TG3_PHY_ID_BCMAC131:
  941. phydev->interface = PHY_INTERFACE_MODE_MII;
  942. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  943. break;
  944. }
  945. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  947. tg3_mdio_config_5785(tp);
  948. return 0;
  949. }
  950. static void tg3_mdio_fini(struct tg3 *tp)
  951. {
  952. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  953. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  954. mdiobus_unregister(tp->mdio_bus);
  955. mdiobus_free(tp->mdio_bus);
  956. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  957. }
  958. }
  959. /* tp->lock is held. */
  960. static inline void tg3_generate_fw_event(struct tg3 *tp)
  961. {
  962. u32 val;
  963. val = tr32(GRC_RX_CPU_EVENT);
  964. val |= GRC_RX_CPU_DRIVER_EVENT;
  965. tw32_f(GRC_RX_CPU_EVENT, val);
  966. tp->last_event_jiffies = jiffies;
  967. }
  968. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  969. /* tp->lock is held. */
  970. static void tg3_wait_for_event_ack(struct tg3 *tp)
  971. {
  972. int i;
  973. unsigned int delay_cnt;
  974. long time_remain;
  975. /* If enough time has passed, no wait is necessary. */
  976. time_remain = (long)(tp->last_event_jiffies + 1 +
  977. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  978. (long)jiffies;
  979. if (time_remain < 0)
  980. return;
  981. /* Check if we can shorten the wait time. */
  982. delay_cnt = jiffies_to_usecs(time_remain);
  983. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  984. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  985. delay_cnt = (delay_cnt >> 3) + 1;
  986. for (i = 0; i < delay_cnt; i++) {
  987. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  988. break;
  989. udelay(8);
  990. }
  991. }
  992. /* tp->lock is held. */
  993. static void tg3_ump_link_report(struct tg3 *tp)
  994. {
  995. u32 reg;
  996. u32 val;
  997. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  998. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  999. return;
  1000. tg3_wait_for_event_ack(tp);
  1001. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1002. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1003. val = 0;
  1004. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1005. val = reg << 16;
  1006. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1007. val |= (reg & 0xffff);
  1008. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1009. val = 0;
  1010. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1011. val = reg << 16;
  1012. if (!tg3_readphy(tp, MII_LPA, &reg))
  1013. val |= (reg & 0xffff);
  1014. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1015. val = 0;
  1016. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1017. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1018. val = reg << 16;
  1019. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1020. val |= (reg & 0xffff);
  1021. }
  1022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1023. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1024. val = reg << 16;
  1025. else
  1026. val = 0;
  1027. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1028. tg3_generate_fw_event(tp);
  1029. }
  1030. static void tg3_link_report(struct tg3 *tp)
  1031. {
  1032. if (!netif_carrier_ok(tp->dev)) {
  1033. if (netif_msg_link(tp))
  1034. printk(KERN_INFO PFX "%s: Link is down.\n",
  1035. tp->dev->name);
  1036. tg3_ump_link_report(tp);
  1037. } else if (netif_msg_link(tp)) {
  1038. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1039. tp->dev->name,
  1040. (tp->link_config.active_speed == SPEED_1000 ?
  1041. 1000 :
  1042. (tp->link_config.active_speed == SPEED_100 ?
  1043. 100 : 10)),
  1044. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1045. "full" : "half"));
  1046. printk(KERN_INFO PFX
  1047. "%s: Flow control is %s for TX and %s for RX.\n",
  1048. tp->dev->name,
  1049. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1050. "on" : "off",
  1051. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1052. "on" : "off");
  1053. tg3_ump_link_report(tp);
  1054. }
  1055. }
  1056. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1057. {
  1058. u16 miireg;
  1059. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1060. miireg = ADVERTISE_PAUSE_CAP;
  1061. else if (flow_ctrl & FLOW_CTRL_TX)
  1062. miireg = ADVERTISE_PAUSE_ASYM;
  1063. else if (flow_ctrl & FLOW_CTRL_RX)
  1064. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1065. else
  1066. miireg = 0;
  1067. return miireg;
  1068. }
  1069. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1070. {
  1071. u16 miireg;
  1072. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1073. miireg = ADVERTISE_1000XPAUSE;
  1074. else if (flow_ctrl & FLOW_CTRL_TX)
  1075. miireg = ADVERTISE_1000XPSE_ASYM;
  1076. else if (flow_ctrl & FLOW_CTRL_RX)
  1077. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1078. else
  1079. miireg = 0;
  1080. return miireg;
  1081. }
  1082. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1083. {
  1084. u8 cap = 0;
  1085. if (lcladv & ADVERTISE_1000XPAUSE) {
  1086. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1087. if (rmtadv & LPA_1000XPAUSE)
  1088. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1089. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1090. cap = FLOW_CTRL_RX;
  1091. } else {
  1092. if (rmtadv & LPA_1000XPAUSE)
  1093. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1094. }
  1095. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1096. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1097. cap = FLOW_CTRL_TX;
  1098. }
  1099. return cap;
  1100. }
  1101. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1102. {
  1103. u8 autoneg;
  1104. u8 flowctrl = 0;
  1105. u32 old_rx_mode = tp->rx_mode;
  1106. u32 old_tx_mode = tp->tx_mode;
  1107. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1108. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1109. else
  1110. autoneg = tp->link_config.autoneg;
  1111. if (autoneg == AUTONEG_ENABLE &&
  1112. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1113. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1114. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1115. else
  1116. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1117. } else
  1118. flowctrl = tp->link_config.flowctrl;
  1119. tp->link_config.active_flowctrl = flowctrl;
  1120. if (flowctrl & FLOW_CTRL_RX)
  1121. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1122. else
  1123. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1124. if (old_rx_mode != tp->rx_mode)
  1125. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1126. if (flowctrl & FLOW_CTRL_TX)
  1127. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1128. else
  1129. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1130. if (old_tx_mode != tp->tx_mode)
  1131. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1132. }
  1133. static void tg3_adjust_link(struct net_device *dev)
  1134. {
  1135. u8 oldflowctrl, linkmesg = 0;
  1136. u32 mac_mode, lcl_adv, rmt_adv;
  1137. struct tg3 *tp = netdev_priv(dev);
  1138. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1139. spin_lock(&tp->lock);
  1140. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1141. MAC_MODE_HALF_DUPLEX);
  1142. oldflowctrl = tp->link_config.active_flowctrl;
  1143. if (phydev->link) {
  1144. lcl_adv = 0;
  1145. rmt_adv = 0;
  1146. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1147. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1148. else
  1149. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1150. if (phydev->duplex == DUPLEX_HALF)
  1151. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1152. else {
  1153. lcl_adv = tg3_advert_flowctrl_1000T(
  1154. tp->link_config.flowctrl);
  1155. if (phydev->pause)
  1156. rmt_adv = LPA_PAUSE_CAP;
  1157. if (phydev->asym_pause)
  1158. rmt_adv |= LPA_PAUSE_ASYM;
  1159. }
  1160. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1161. } else
  1162. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1163. if (mac_mode != tp->mac_mode) {
  1164. tp->mac_mode = mac_mode;
  1165. tw32_f(MAC_MODE, tp->mac_mode);
  1166. udelay(40);
  1167. }
  1168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1169. if (phydev->speed == SPEED_10)
  1170. tw32(MAC_MI_STAT,
  1171. MAC_MI_STAT_10MBPS_MODE |
  1172. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1173. else
  1174. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1175. }
  1176. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1177. tw32(MAC_TX_LENGTHS,
  1178. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1179. (6 << TX_LENGTHS_IPG_SHIFT) |
  1180. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1181. else
  1182. tw32(MAC_TX_LENGTHS,
  1183. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1184. (6 << TX_LENGTHS_IPG_SHIFT) |
  1185. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1186. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1187. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1188. phydev->speed != tp->link_config.active_speed ||
  1189. phydev->duplex != tp->link_config.active_duplex ||
  1190. oldflowctrl != tp->link_config.active_flowctrl)
  1191. linkmesg = 1;
  1192. tp->link_config.active_speed = phydev->speed;
  1193. tp->link_config.active_duplex = phydev->duplex;
  1194. spin_unlock(&tp->lock);
  1195. if (linkmesg)
  1196. tg3_link_report(tp);
  1197. }
  1198. static int tg3_phy_init(struct tg3 *tp)
  1199. {
  1200. struct phy_device *phydev;
  1201. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1202. return 0;
  1203. /* Bring the PHY back to a known state. */
  1204. tg3_bmcr_reset(tp);
  1205. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1206. /* Attach the MAC to the PHY. */
  1207. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1208. phydev->dev_flags, phydev->interface);
  1209. if (IS_ERR(phydev)) {
  1210. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1211. return PTR_ERR(phydev);
  1212. }
  1213. /* Mask with MAC supported features. */
  1214. switch (phydev->interface) {
  1215. case PHY_INTERFACE_MODE_GMII:
  1216. case PHY_INTERFACE_MODE_RGMII:
  1217. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1218. phydev->supported &= (PHY_GBIT_FEATURES |
  1219. SUPPORTED_Pause |
  1220. SUPPORTED_Asym_Pause);
  1221. break;
  1222. }
  1223. /* fallthru */
  1224. case PHY_INTERFACE_MODE_MII:
  1225. phydev->supported &= (PHY_BASIC_FEATURES |
  1226. SUPPORTED_Pause |
  1227. SUPPORTED_Asym_Pause);
  1228. break;
  1229. default:
  1230. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1231. return -EINVAL;
  1232. }
  1233. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1234. phydev->advertising = phydev->supported;
  1235. return 0;
  1236. }
  1237. static void tg3_phy_start(struct tg3 *tp)
  1238. {
  1239. struct phy_device *phydev;
  1240. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1241. return;
  1242. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1243. if (tp->link_config.phy_is_low_power) {
  1244. tp->link_config.phy_is_low_power = 0;
  1245. phydev->speed = tp->link_config.orig_speed;
  1246. phydev->duplex = tp->link_config.orig_duplex;
  1247. phydev->autoneg = tp->link_config.orig_autoneg;
  1248. phydev->advertising = tp->link_config.orig_advertising;
  1249. }
  1250. phy_start(phydev);
  1251. phy_start_aneg(phydev);
  1252. }
  1253. static void tg3_phy_stop(struct tg3 *tp)
  1254. {
  1255. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1256. return;
  1257. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1258. }
  1259. static void tg3_phy_fini(struct tg3 *tp)
  1260. {
  1261. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1262. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1263. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1264. }
  1265. }
  1266. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1267. {
  1268. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1269. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1270. }
  1271. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1272. {
  1273. u32 phytest;
  1274. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1275. u32 phy;
  1276. tg3_writephy(tp, MII_TG3_FET_TEST,
  1277. phytest | MII_TG3_FET_SHADOW_EN);
  1278. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1279. if (enable)
  1280. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1281. else
  1282. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1283. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1284. }
  1285. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1286. }
  1287. }
  1288. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1289. {
  1290. u32 reg;
  1291. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1292. return;
  1293. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1294. tg3_phy_fet_toggle_apd(tp, enable);
  1295. return;
  1296. }
  1297. reg = MII_TG3_MISC_SHDW_WREN |
  1298. MII_TG3_MISC_SHDW_SCR5_SEL |
  1299. MII_TG3_MISC_SHDW_SCR5_LPED |
  1300. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1301. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1302. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1303. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1304. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1305. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1306. reg = MII_TG3_MISC_SHDW_WREN |
  1307. MII_TG3_MISC_SHDW_APD_SEL |
  1308. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1309. if (enable)
  1310. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1311. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1312. }
  1313. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1314. {
  1315. u32 phy;
  1316. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1317. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1318. return;
  1319. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1320. u32 ephy;
  1321. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1322. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1323. tg3_writephy(tp, MII_TG3_FET_TEST,
  1324. ephy | MII_TG3_FET_SHADOW_EN);
  1325. if (!tg3_readphy(tp, reg, &phy)) {
  1326. if (enable)
  1327. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1328. else
  1329. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1330. tg3_writephy(tp, reg, phy);
  1331. }
  1332. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1333. }
  1334. } else {
  1335. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1336. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1337. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1338. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1339. if (enable)
  1340. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1341. else
  1342. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1343. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1344. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1345. }
  1346. }
  1347. }
  1348. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1349. {
  1350. u32 val;
  1351. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1352. return;
  1353. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1354. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1355. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1356. (val | (1 << 15) | (1 << 4)));
  1357. }
  1358. static void tg3_phy_apply_otp(struct tg3 *tp)
  1359. {
  1360. u32 otp, phy;
  1361. if (!tp->phy_otp)
  1362. return;
  1363. otp = tp->phy_otp;
  1364. /* Enable SM_DSP clock and tx 6dB coding. */
  1365. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1366. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1367. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1369. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1370. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1371. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1372. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1373. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1374. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1375. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1376. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1377. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1378. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1379. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1380. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1381. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1382. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1383. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1384. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1385. /* Turn off SM_DSP clock. */
  1386. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1387. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1388. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1389. }
  1390. static int tg3_wait_macro_done(struct tg3 *tp)
  1391. {
  1392. int limit = 100;
  1393. while (limit--) {
  1394. u32 tmp32;
  1395. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1396. if ((tmp32 & 0x1000) == 0)
  1397. break;
  1398. }
  1399. }
  1400. if (limit < 0)
  1401. return -EBUSY;
  1402. return 0;
  1403. }
  1404. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1405. {
  1406. static const u32 test_pat[4][6] = {
  1407. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1408. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1409. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1410. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1411. };
  1412. int chan;
  1413. for (chan = 0; chan < 4; chan++) {
  1414. int i;
  1415. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1416. (chan * 0x2000) | 0x0200);
  1417. tg3_writephy(tp, 0x16, 0x0002);
  1418. for (i = 0; i < 6; i++)
  1419. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1420. test_pat[chan][i]);
  1421. tg3_writephy(tp, 0x16, 0x0202);
  1422. if (tg3_wait_macro_done(tp)) {
  1423. *resetp = 1;
  1424. return -EBUSY;
  1425. }
  1426. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1427. (chan * 0x2000) | 0x0200);
  1428. tg3_writephy(tp, 0x16, 0x0082);
  1429. if (tg3_wait_macro_done(tp)) {
  1430. *resetp = 1;
  1431. return -EBUSY;
  1432. }
  1433. tg3_writephy(tp, 0x16, 0x0802);
  1434. if (tg3_wait_macro_done(tp)) {
  1435. *resetp = 1;
  1436. return -EBUSY;
  1437. }
  1438. for (i = 0; i < 6; i += 2) {
  1439. u32 low, high;
  1440. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1441. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1442. tg3_wait_macro_done(tp)) {
  1443. *resetp = 1;
  1444. return -EBUSY;
  1445. }
  1446. low &= 0x7fff;
  1447. high &= 0x000f;
  1448. if (low != test_pat[chan][i] ||
  1449. high != test_pat[chan][i+1]) {
  1450. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1451. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1452. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1453. return -EBUSY;
  1454. }
  1455. }
  1456. }
  1457. return 0;
  1458. }
  1459. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1460. {
  1461. int chan;
  1462. for (chan = 0; chan < 4; chan++) {
  1463. int i;
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1465. (chan * 0x2000) | 0x0200);
  1466. tg3_writephy(tp, 0x16, 0x0002);
  1467. for (i = 0; i < 6; i++)
  1468. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1469. tg3_writephy(tp, 0x16, 0x0202);
  1470. if (tg3_wait_macro_done(tp))
  1471. return -EBUSY;
  1472. }
  1473. return 0;
  1474. }
  1475. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1476. {
  1477. u32 reg32, phy9_orig;
  1478. int retries, do_phy_reset, err;
  1479. retries = 10;
  1480. do_phy_reset = 1;
  1481. do {
  1482. if (do_phy_reset) {
  1483. err = tg3_bmcr_reset(tp);
  1484. if (err)
  1485. return err;
  1486. do_phy_reset = 0;
  1487. }
  1488. /* Disable transmitter and interrupt. */
  1489. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1490. continue;
  1491. reg32 |= 0x3000;
  1492. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1493. /* Set full-duplex, 1000 mbps. */
  1494. tg3_writephy(tp, MII_BMCR,
  1495. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1496. /* Set to master mode. */
  1497. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1498. continue;
  1499. tg3_writephy(tp, MII_TG3_CTRL,
  1500. (MII_TG3_CTRL_AS_MASTER |
  1501. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1502. /* Enable SM_DSP_CLOCK and 6dB. */
  1503. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1504. /* Block the PHY control access. */
  1505. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1506. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1507. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1508. if (!err)
  1509. break;
  1510. } while (--retries);
  1511. err = tg3_phy_reset_chanpat(tp);
  1512. if (err)
  1513. return err;
  1514. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1515. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1516. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1517. tg3_writephy(tp, 0x16, 0x0000);
  1518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1520. /* Set Extended packet length bit for jumbo frames */
  1521. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1522. }
  1523. else {
  1524. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1525. }
  1526. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1527. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1528. reg32 &= ~0x3000;
  1529. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1530. } else if (!err)
  1531. err = -EBUSY;
  1532. return err;
  1533. }
  1534. /* This will reset the tigon3 PHY if there is no valid
  1535. * link unless the FORCE argument is non-zero.
  1536. */
  1537. static int tg3_phy_reset(struct tg3 *tp)
  1538. {
  1539. u32 cpmuctrl;
  1540. u32 phy_status;
  1541. int err;
  1542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1543. u32 val;
  1544. val = tr32(GRC_MISC_CFG);
  1545. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1546. udelay(40);
  1547. }
  1548. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1549. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1550. if (err != 0)
  1551. return -EBUSY;
  1552. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1553. netif_carrier_off(tp->dev);
  1554. tg3_link_report(tp);
  1555. }
  1556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1559. err = tg3_phy_reset_5703_4_5(tp);
  1560. if (err)
  1561. return err;
  1562. goto out;
  1563. }
  1564. cpmuctrl = 0;
  1565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1566. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1567. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1568. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1569. tw32(TG3_CPMU_CTRL,
  1570. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1571. }
  1572. err = tg3_bmcr_reset(tp);
  1573. if (err)
  1574. return err;
  1575. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1576. u32 phy;
  1577. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1578. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1579. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1580. }
  1581. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1582. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1583. u32 val;
  1584. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1585. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1586. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1587. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1588. udelay(40);
  1589. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1590. }
  1591. }
  1592. tg3_phy_apply_otp(tp);
  1593. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1594. tg3_phy_toggle_apd(tp, true);
  1595. else
  1596. tg3_phy_toggle_apd(tp, false);
  1597. out:
  1598. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1599. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1600. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1601. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1603. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1604. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1605. }
  1606. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1607. tg3_writephy(tp, 0x1c, 0x8d68);
  1608. tg3_writephy(tp, 0x1c, 0x8d68);
  1609. }
  1610. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1611. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1612. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1613. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1615. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1616. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1617. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1618. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1619. }
  1620. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1622. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1624. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1625. tg3_writephy(tp, MII_TG3_TEST1,
  1626. MII_TG3_TEST1_TRIM_EN | 0x4);
  1627. } else
  1628. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1630. }
  1631. /* Set Extended packet length bit (bit 14) on all chips that */
  1632. /* support jumbo frames */
  1633. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1634. /* Cannot do read-modify-write on 5401 */
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1636. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1637. u32 phy_reg;
  1638. /* Set bit 14 with read-modify-write to preserve other bits */
  1639. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1640. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1641. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1642. }
  1643. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1644. * jumbo frames transmission.
  1645. */
  1646. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1647. u32 phy_reg;
  1648. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1649. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1650. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1651. }
  1652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1653. /* adjust output voltage */
  1654. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1655. }
  1656. tg3_phy_toggle_automdix(tp, 1);
  1657. tg3_phy_set_wirespeed(tp);
  1658. return 0;
  1659. }
  1660. static void tg3_frob_aux_power(struct tg3 *tp)
  1661. {
  1662. struct tg3 *tp_peer = tp;
  1663. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1664. return;
  1665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1667. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1668. struct net_device *dev_peer;
  1669. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1670. /* remove_one() may have been run on the peer. */
  1671. if (!dev_peer)
  1672. tp_peer = tp;
  1673. else
  1674. tp_peer = netdev_priv(dev_peer);
  1675. }
  1676. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1677. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1678. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1679. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1682. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1683. (GRC_LCLCTRL_GPIO_OE0 |
  1684. GRC_LCLCTRL_GPIO_OE1 |
  1685. GRC_LCLCTRL_GPIO_OE2 |
  1686. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1687. GRC_LCLCTRL_GPIO_OUTPUT1),
  1688. 100);
  1689. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1690. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1691. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1692. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1693. GRC_LCLCTRL_GPIO_OE1 |
  1694. GRC_LCLCTRL_GPIO_OE2 |
  1695. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1696. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1697. tp->grc_local_ctrl;
  1698. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1699. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1700. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1701. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1702. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1703. } else {
  1704. u32 no_gpio2;
  1705. u32 grc_local_ctrl = 0;
  1706. if (tp_peer != tp &&
  1707. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1708. return;
  1709. /* Workaround to prevent overdrawing Amps. */
  1710. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1711. ASIC_REV_5714) {
  1712. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1713. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1714. grc_local_ctrl, 100);
  1715. }
  1716. /* On 5753 and variants, GPIO2 cannot be used. */
  1717. no_gpio2 = tp->nic_sram_data_cfg &
  1718. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1719. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1720. GRC_LCLCTRL_GPIO_OE1 |
  1721. GRC_LCLCTRL_GPIO_OE2 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT2;
  1724. if (no_gpio2) {
  1725. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1726. GRC_LCLCTRL_GPIO_OUTPUT2);
  1727. }
  1728. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1729. grc_local_ctrl, 100);
  1730. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1731. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1732. grc_local_ctrl, 100);
  1733. if (!no_gpio2) {
  1734. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1735. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1736. grc_local_ctrl, 100);
  1737. }
  1738. }
  1739. } else {
  1740. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1741. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1742. if (tp_peer != tp &&
  1743. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1744. return;
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. (GRC_LCLCTRL_GPIO_OE1 |
  1747. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1748. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1749. GRC_LCLCTRL_GPIO_OE1, 100);
  1750. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1751. (GRC_LCLCTRL_GPIO_OE1 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1753. }
  1754. }
  1755. }
  1756. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1757. {
  1758. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1759. return 1;
  1760. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1761. if (speed != SPEED_10)
  1762. return 1;
  1763. } else if (speed == SPEED_10)
  1764. return 1;
  1765. return 0;
  1766. }
  1767. static int tg3_setup_phy(struct tg3 *, int);
  1768. #define RESET_KIND_SHUTDOWN 0
  1769. #define RESET_KIND_INIT 1
  1770. #define RESET_KIND_SUSPEND 2
  1771. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1772. static int tg3_halt_cpu(struct tg3 *, u32);
  1773. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1774. {
  1775. u32 val;
  1776. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1778. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1779. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1780. sg_dig_ctrl |=
  1781. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1782. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1783. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1784. }
  1785. return;
  1786. }
  1787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1788. tg3_bmcr_reset(tp);
  1789. val = tr32(GRC_MISC_CFG);
  1790. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1791. udelay(40);
  1792. return;
  1793. } else if (do_low_power) {
  1794. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1795. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1796. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1797. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1798. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1799. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1800. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1801. }
  1802. /* The PHY should not be powered down on some chips because
  1803. * of bugs.
  1804. */
  1805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1807. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1808. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1809. return;
  1810. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1811. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1812. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1813. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1814. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1815. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1816. }
  1817. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1818. }
  1819. /* tp->lock is held. */
  1820. static int tg3_nvram_lock(struct tg3 *tp)
  1821. {
  1822. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1823. int i;
  1824. if (tp->nvram_lock_cnt == 0) {
  1825. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1826. for (i = 0; i < 8000; i++) {
  1827. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1828. break;
  1829. udelay(20);
  1830. }
  1831. if (i == 8000) {
  1832. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1833. return -ENODEV;
  1834. }
  1835. }
  1836. tp->nvram_lock_cnt++;
  1837. }
  1838. return 0;
  1839. }
  1840. /* tp->lock is held. */
  1841. static void tg3_nvram_unlock(struct tg3 *tp)
  1842. {
  1843. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1844. if (tp->nvram_lock_cnt > 0)
  1845. tp->nvram_lock_cnt--;
  1846. if (tp->nvram_lock_cnt == 0)
  1847. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1848. }
  1849. }
  1850. /* tp->lock is held. */
  1851. static void tg3_enable_nvram_access(struct tg3 *tp)
  1852. {
  1853. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1854. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1855. u32 nvaccess = tr32(NVRAM_ACCESS);
  1856. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1857. }
  1858. }
  1859. /* tp->lock is held. */
  1860. static void tg3_disable_nvram_access(struct tg3 *tp)
  1861. {
  1862. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1863. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1864. u32 nvaccess = tr32(NVRAM_ACCESS);
  1865. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1866. }
  1867. }
  1868. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1869. u32 offset, u32 *val)
  1870. {
  1871. u32 tmp;
  1872. int i;
  1873. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1874. return -EINVAL;
  1875. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1876. EEPROM_ADDR_DEVID_MASK |
  1877. EEPROM_ADDR_READ);
  1878. tw32(GRC_EEPROM_ADDR,
  1879. tmp |
  1880. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1881. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1882. EEPROM_ADDR_ADDR_MASK) |
  1883. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1884. for (i = 0; i < 1000; i++) {
  1885. tmp = tr32(GRC_EEPROM_ADDR);
  1886. if (tmp & EEPROM_ADDR_COMPLETE)
  1887. break;
  1888. msleep(1);
  1889. }
  1890. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1891. return -EBUSY;
  1892. tmp = tr32(GRC_EEPROM_DATA);
  1893. /*
  1894. * The data will always be opposite the native endian
  1895. * format. Perform a blind byteswap to compensate.
  1896. */
  1897. *val = swab32(tmp);
  1898. return 0;
  1899. }
  1900. #define NVRAM_CMD_TIMEOUT 10000
  1901. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1902. {
  1903. int i;
  1904. tw32(NVRAM_CMD, nvram_cmd);
  1905. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1906. udelay(10);
  1907. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1908. udelay(10);
  1909. break;
  1910. }
  1911. }
  1912. if (i == NVRAM_CMD_TIMEOUT)
  1913. return -EBUSY;
  1914. return 0;
  1915. }
  1916. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1917. {
  1918. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1919. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1920. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1921. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1922. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1923. addr = ((addr / tp->nvram_pagesize) <<
  1924. ATMEL_AT45DB0X1B_PAGE_POS) +
  1925. (addr % tp->nvram_pagesize);
  1926. return addr;
  1927. }
  1928. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1929. {
  1930. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1931. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1932. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1933. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1934. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1935. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1936. tp->nvram_pagesize) +
  1937. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1938. return addr;
  1939. }
  1940. /* NOTE: Data read in from NVRAM is byteswapped according to
  1941. * the byteswapping settings for all other register accesses.
  1942. * tg3 devices are BE devices, so on a BE machine, the data
  1943. * returned will be exactly as it is seen in NVRAM. On a LE
  1944. * machine, the 32-bit value will be byteswapped.
  1945. */
  1946. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1947. {
  1948. int ret;
  1949. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1950. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1951. offset = tg3_nvram_phys_addr(tp, offset);
  1952. if (offset > NVRAM_ADDR_MSK)
  1953. return -EINVAL;
  1954. ret = tg3_nvram_lock(tp);
  1955. if (ret)
  1956. return ret;
  1957. tg3_enable_nvram_access(tp);
  1958. tw32(NVRAM_ADDR, offset);
  1959. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1960. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1961. if (ret == 0)
  1962. *val = tr32(NVRAM_RDDATA);
  1963. tg3_disable_nvram_access(tp);
  1964. tg3_nvram_unlock(tp);
  1965. return ret;
  1966. }
  1967. /* Ensures NVRAM data is in bytestream format. */
  1968. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1969. {
  1970. u32 v;
  1971. int res = tg3_nvram_read(tp, offset, &v);
  1972. if (!res)
  1973. *val = cpu_to_be32(v);
  1974. return res;
  1975. }
  1976. /* tp->lock is held. */
  1977. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1978. {
  1979. u32 addr_high, addr_low;
  1980. int i;
  1981. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1982. tp->dev->dev_addr[1]);
  1983. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1984. (tp->dev->dev_addr[3] << 16) |
  1985. (tp->dev->dev_addr[4] << 8) |
  1986. (tp->dev->dev_addr[5] << 0));
  1987. for (i = 0; i < 4; i++) {
  1988. if (i == 1 && skip_mac_1)
  1989. continue;
  1990. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1991. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1992. }
  1993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1995. for (i = 0; i < 12; i++) {
  1996. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1997. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1998. }
  1999. }
  2000. addr_high = (tp->dev->dev_addr[0] +
  2001. tp->dev->dev_addr[1] +
  2002. tp->dev->dev_addr[2] +
  2003. tp->dev->dev_addr[3] +
  2004. tp->dev->dev_addr[4] +
  2005. tp->dev->dev_addr[5]) &
  2006. TX_BACKOFF_SEED_MASK;
  2007. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2008. }
  2009. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2010. {
  2011. u32 misc_host_ctrl;
  2012. bool device_should_wake, do_low_power;
  2013. /* Make sure register accesses (indirect or otherwise)
  2014. * will function correctly.
  2015. */
  2016. pci_write_config_dword(tp->pdev,
  2017. TG3PCI_MISC_HOST_CTRL,
  2018. tp->misc_host_ctrl);
  2019. switch (state) {
  2020. case PCI_D0:
  2021. pci_enable_wake(tp->pdev, state, false);
  2022. pci_set_power_state(tp->pdev, PCI_D0);
  2023. /* Switch out of Vaux if it is a NIC */
  2024. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2025. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2026. return 0;
  2027. case PCI_D1:
  2028. case PCI_D2:
  2029. case PCI_D3hot:
  2030. break;
  2031. default:
  2032. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2033. tp->dev->name, state);
  2034. return -EINVAL;
  2035. }
  2036. /* Restore the CLKREQ setting. */
  2037. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2038. u16 lnkctl;
  2039. pci_read_config_word(tp->pdev,
  2040. tp->pcie_cap + PCI_EXP_LNKCTL,
  2041. &lnkctl);
  2042. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2043. pci_write_config_word(tp->pdev,
  2044. tp->pcie_cap + PCI_EXP_LNKCTL,
  2045. lnkctl);
  2046. }
  2047. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2048. tw32(TG3PCI_MISC_HOST_CTRL,
  2049. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2050. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2051. device_may_wakeup(&tp->pdev->dev) &&
  2052. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2053. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2054. do_low_power = false;
  2055. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2056. !tp->link_config.phy_is_low_power) {
  2057. struct phy_device *phydev;
  2058. u32 phyid, advertising;
  2059. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2060. tp->link_config.phy_is_low_power = 1;
  2061. tp->link_config.orig_speed = phydev->speed;
  2062. tp->link_config.orig_duplex = phydev->duplex;
  2063. tp->link_config.orig_autoneg = phydev->autoneg;
  2064. tp->link_config.orig_advertising = phydev->advertising;
  2065. advertising = ADVERTISED_TP |
  2066. ADVERTISED_Pause |
  2067. ADVERTISED_Autoneg |
  2068. ADVERTISED_10baseT_Half;
  2069. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2070. device_should_wake) {
  2071. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2072. advertising |=
  2073. ADVERTISED_100baseT_Half |
  2074. ADVERTISED_100baseT_Full |
  2075. ADVERTISED_10baseT_Full;
  2076. else
  2077. advertising |= ADVERTISED_10baseT_Full;
  2078. }
  2079. phydev->advertising = advertising;
  2080. phy_start_aneg(phydev);
  2081. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2082. if (phyid != TG3_PHY_ID_BCMAC131) {
  2083. phyid &= TG3_PHY_OUI_MASK;
  2084. if (phyid == TG3_PHY_OUI_1 ||
  2085. phyid == TG3_PHY_OUI_2 ||
  2086. phyid == TG3_PHY_OUI_3)
  2087. do_low_power = true;
  2088. }
  2089. }
  2090. } else {
  2091. do_low_power = true;
  2092. if (tp->link_config.phy_is_low_power == 0) {
  2093. tp->link_config.phy_is_low_power = 1;
  2094. tp->link_config.orig_speed = tp->link_config.speed;
  2095. tp->link_config.orig_duplex = tp->link_config.duplex;
  2096. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2097. }
  2098. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2099. tp->link_config.speed = SPEED_10;
  2100. tp->link_config.duplex = DUPLEX_HALF;
  2101. tp->link_config.autoneg = AUTONEG_ENABLE;
  2102. tg3_setup_phy(tp, 0);
  2103. }
  2104. }
  2105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2106. u32 val;
  2107. val = tr32(GRC_VCPU_EXT_CTRL);
  2108. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2109. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2110. int i;
  2111. u32 val;
  2112. for (i = 0; i < 200; i++) {
  2113. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2114. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2115. break;
  2116. msleep(1);
  2117. }
  2118. }
  2119. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2120. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2121. WOL_DRV_STATE_SHUTDOWN |
  2122. WOL_DRV_WOL |
  2123. WOL_SET_MAGIC_PKT);
  2124. if (device_should_wake) {
  2125. u32 mac_mode;
  2126. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2127. if (do_low_power) {
  2128. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2129. udelay(40);
  2130. }
  2131. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2132. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2133. else
  2134. mac_mode = MAC_MODE_PORT_MODE_MII;
  2135. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2136. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2137. ASIC_REV_5700) {
  2138. u32 speed = (tp->tg3_flags &
  2139. TG3_FLAG_WOL_SPEED_100MB) ?
  2140. SPEED_100 : SPEED_10;
  2141. if (tg3_5700_link_polarity(tp, speed))
  2142. mac_mode |= MAC_MODE_LINK_POLARITY;
  2143. else
  2144. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2145. }
  2146. } else {
  2147. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2148. }
  2149. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2150. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2151. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2152. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2153. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2154. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2155. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2156. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2157. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2158. mac_mode |= tp->mac_mode &
  2159. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2160. if (mac_mode & MAC_MODE_APE_TX_EN)
  2161. mac_mode |= MAC_MODE_TDE_ENABLE;
  2162. }
  2163. tw32_f(MAC_MODE, mac_mode);
  2164. udelay(100);
  2165. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2166. udelay(10);
  2167. }
  2168. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2169. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2171. u32 base_val;
  2172. base_val = tp->pci_clock_ctrl;
  2173. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2174. CLOCK_CTRL_TXCLK_DISABLE);
  2175. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2176. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2177. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2178. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2179. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2180. /* do nothing */
  2181. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2182. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2183. u32 newbits1, newbits2;
  2184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2186. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2187. CLOCK_CTRL_TXCLK_DISABLE |
  2188. CLOCK_CTRL_ALTCLK);
  2189. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2190. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2191. newbits1 = CLOCK_CTRL_625_CORE;
  2192. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2193. } else {
  2194. newbits1 = CLOCK_CTRL_ALTCLK;
  2195. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2196. }
  2197. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2198. 40);
  2199. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2200. 40);
  2201. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2202. u32 newbits3;
  2203. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2205. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2206. CLOCK_CTRL_TXCLK_DISABLE |
  2207. CLOCK_CTRL_44MHZ_CORE);
  2208. } else {
  2209. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2210. }
  2211. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2212. tp->pci_clock_ctrl | newbits3, 40);
  2213. }
  2214. }
  2215. if (!(device_should_wake) &&
  2216. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2217. tg3_power_down_phy(tp, do_low_power);
  2218. tg3_frob_aux_power(tp);
  2219. /* Workaround for unstable PLL clock */
  2220. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2221. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2222. u32 val = tr32(0x7d00);
  2223. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2224. tw32(0x7d00, val);
  2225. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2226. int err;
  2227. err = tg3_nvram_lock(tp);
  2228. tg3_halt_cpu(tp, RX_CPU_BASE);
  2229. if (!err)
  2230. tg3_nvram_unlock(tp);
  2231. }
  2232. }
  2233. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2234. if (device_should_wake)
  2235. pci_enable_wake(tp->pdev, state, true);
  2236. /* Finally, set the new power state. */
  2237. pci_set_power_state(tp->pdev, state);
  2238. return 0;
  2239. }
  2240. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2241. {
  2242. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2243. case MII_TG3_AUX_STAT_10HALF:
  2244. *speed = SPEED_10;
  2245. *duplex = DUPLEX_HALF;
  2246. break;
  2247. case MII_TG3_AUX_STAT_10FULL:
  2248. *speed = SPEED_10;
  2249. *duplex = DUPLEX_FULL;
  2250. break;
  2251. case MII_TG3_AUX_STAT_100HALF:
  2252. *speed = SPEED_100;
  2253. *duplex = DUPLEX_HALF;
  2254. break;
  2255. case MII_TG3_AUX_STAT_100FULL:
  2256. *speed = SPEED_100;
  2257. *duplex = DUPLEX_FULL;
  2258. break;
  2259. case MII_TG3_AUX_STAT_1000HALF:
  2260. *speed = SPEED_1000;
  2261. *duplex = DUPLEX_HALF;
  2262. break;
  2263. case MII_TG3_AUX_STAT_1000FULL:
  2264. *speed = SPEED_1000;
  2265. *duplex = DUPLEX_FULL;
  2266. break;
  2267. default:
  2268. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2269. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2270. SPEED_10;
  2271. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2272. DUPLEX_HALF;
  2273. break;
  2274. }
  2275. *speed = SPEED_INVALID;
  2276. *duplex = DUPLEX_INVALID;
  2277. break;
  2278. }
  2279. }
  2280. static void tg3_phy_copper_begin(struct tg3 *tp)
  2281. {
  2282. u32 new_adv;
  2283. int i;
  2284. if (tp->link_config.phy_is_low_power) {
  2285. /* Entering low power mode. Disable gigabit and
  2286. * 100baseT advertisements.
  2287. */
  2288. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2289. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2290. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2291. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2292. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2293. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2294. } else if (tp->link_config.speed == SPEED_INVALID) {
  2295. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2296. tp->link_config.advertising &=
  2297. ~(ADVERTISED_1000baseT_Half |
  2298. ADVERTISED_1000baseT_Full);
  2299. new_adv = ADVERTISE_CSMA;
  2300. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2301. new_adv |= ADVERTISE_10HALF;
  2302. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2303. new_adv |= ADVERTISE_10FULL;
  2304. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2305. new_adv |= ADVERTISE_100HALF;
  2306. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2307. new_adv |= ADVERTISE_100FULL;
  2308. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2309. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2310. if (tp->link_config.advertising &
  2311. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2312. new_adv = 0;
  2313. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2314. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2315. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2316. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2317. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2318. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2319. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2320. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2321. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2322. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2323. } else {
  2324. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2325. }
  2326. } else {
  2327. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2328. new_adv |= ADVERTISE_CSMA;
  2329. /* Asking for a specific link mode. */
  2330. if (tp->link_config.speed == SPEED_1000) {
  2331. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2332. if (tp->link_config.duplex == DUPLEX_FULL)
  2333. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2334. else
  2335. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2336. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2337. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2338. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2339. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2340. } else {
  2341. if (tp->link_config.speed == SPEED_100) {
  2342. if (tp->link_config.duplex == DUPLEX_FULL)
  2343. new_adv |= ADVERTISE_100FULL;
  2344. else
  2345. new_adv |= ADVERTISE_100HALF;
  2346. } else {
  2347. if (tp->link_config.duplex == DUPLEX_FULL)
  2348. new_adv |= ADVERTISE_10FULL;
  2349. else
  2350. new_adv |= ADVERTISE_10HALF;
  2351. }
  2352. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2353. new_adv = 0;
  2354. }
  2355. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2356. }
  2357. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2358. tp->link_config.speed != SPEED_INVALID) {
  2359. u32 bmcr, orig_bmcr;
  2360. tp->link_config.active_speed = tp->link_config.speed;
  2361. tp->link_config.active_duplex = tp->link_config.duplex;
  2362. bmcr = 0;
  2363. switch (tp->link_config.speed) {
  2364. default:
  2365. case SPEED_10:
  2366. break;
  2367. case SPEED_100:
  2368. bmcr |= BMCR_SPEED100;
  2369. break;
  2370. case SPEED_1000:
  2371. bmcr |= TG3_BMCR_SPEED1000;
  2372. break;
  2373. }
  2374. if (tp->link_config.duplex == DUPLEX_FULL)
  2375. bmcr |= BMCR_FULLDPLX;
  2376. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2377. (bmcr != orig_bmcr)) {
  2378. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2379. for (i = 0; i < 1500; i++) {
  2380. u32 tmp;
  2381. udelay(10);
  2382. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2383. tg3_readphy(tp, MII_BMSR, &tmp))
  2384. continue;
  2385. if (!(tmp & BMSR_LSTATUS)) {
  2386. udelay(40);
  2387. break;
  2388. }
  2389. }
  2390. tg3_writephy(tp, MII_BMCR, bmcr);
  2391. udelay(40);
  2392. }
  2393. } else {
  2394. tg3_writephy(tp, MII_BMCR,
  2395. BMCR_ANENABLE | BMCR_ANRESTART);
  2396. }
  2397. }
  2398. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2399. {
  2400. int err;
  2401. /* Turn off tap power management. */
  2402. /* Set Extended packet length bit */
  2403. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2404. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2405. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2406. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2407. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2408. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2409. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2410. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2411. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2412. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2413. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2414. udelay(40);
  2415. return err;
  2416. }
  2417. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2418. {
  2419. u32 adv_reg, all_mask = 0;
  2420. if (mask & ADVERTISED_10baseT_Half)
  2421. all_mask |= ADVERTISE_10HALF;
  2422. if (mask & ADVERTISED_10baseT_Full)
  2423. all_mask |= ADVERTISE_10FULL;
  2424. if (mask & ADVERTISED_100baseT_Half)
  2425. all_mask |= ADVERTISE_100HALF;
  2426. if (mask & ADVERTISED_100baseT_Full)
  2427. all_mask |= ADVERTISE_100FULL;
  2428. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2429. return 0;
  2430. if ((adv_reg & all_mask) != all_mask)
  2431. return 0;
  2432. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2433. u32 tg3_ctrl;
  2434. all_mask = 0;
  2435. if (mask & ADVERTISED_1000baseT_Half)
  2436. all_mask |= ADVERTISE_1000HALF;
  2437. if (mask & ADVERTISED_1000baseT_Full)
  2438. all_mask |= ADVERTISE_1000FULL;
  2439. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2440. return 0;
  2441. if ((tg3_ctrl & all_mask) != all_mask)
  2442. return 0;
  2443. }
  2444. return 1;
  2445. }
  2446. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2447. {
  2448. u32 curadv, reqadv;
  2449. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2450. return 1;
  2451. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2452. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2453. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2454. if (curadv != reqadv)
  2455. return 0;
  2456. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2457. tg3_readphy(tp, MII_LPA, rmtadv);
  2458. } else {
  2459. /* Reprogram the advertisement register, even if it
  2460. * does not affect the current link. If the link
  2461. * gets renegotiated in the future, we can save an
  2462. * additional renegotiation cycle by advertising
  2463. * it correctly in the first place.
  2464. */
  2465. if (curadv != reqadv) {
  2466. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2467. ADVERTISE_PAUSE_ASYM);
  2468. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2469. }
  2470. }
  2471. return 1;
  2472. }
  2473. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2474. {
  2475. int current_link_up;
  2476. u32 bmsr, dummy;
  2477. u32 lcl_adv, rmt_adv;
  2478. u16 current_speed;
  2479. u8 current_duplex;
  2480. int i, err;
  2481. tw32(MAC_EVENT, 0);
  2482. tw32_f(MAC_STATUS,
  2483. (MAC_STATUS_SYNC_CHANGED |
  2484. MAC_STATUS_CFG_CHANGED |
  2485. MAC_STATUS_MI_COMPLETION |
  2486. MAC_STATUS_LNKSTATE_CHANGED));
  2487. udelay(40);
  2488. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2489. tw32_f(MAC_MI_MODE,
  2490. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2491. udelay(80);
  2492. }
  2493. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2494. /* Some third-party PHYs need to be reset on link going
  2495. * down.
  2496. */
  2497. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2500. netif_carrier_ok(tp->dev)) {
  2501. tg3_readphy(tp, MII_BMSR, &bmsr);
  2502. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2503. !(bmsr & BMSR_LSTATUS))
  2504. force_reset = 1;
  2505. }
  2506. if (force_reset)
  2507. tg3_phy_reset(tp);
  2508. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2509. tg3_readphy(tp, MII_BMSR, &bmsr);
  2510. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2511. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2512. bmsr = 0;
  2513. if (!(bmsr & BMSR_LSTATUS)) {
  2514. err = tg3_init_5401phy_dsp(tp);
  2515. if (err)
  2516. return err;
  2517. tg3_readphy(tp, MII_BMSR, &bmsr);
  2518. for (i = 0; i < 1000; i++) {
  2519. udelay(10);
  2520. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2521. (bmsr & BMSR_LSTATUS)) {
  2522. udelay(40);
  2523. break;
  2524. }
  2525. }
  2526. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2527. !(bmsr & BMSR_LSTATUS) &&
  2528. tp->link_config.active_speed == SPEED_1000) {
  2529. err = tg3_phy_reset(tp);
  2530. if (!err)
  2531. err = tg3_init_5401phy_dsp(tp);
  2532. if (err)
  2533. return err;
  2534. }
  2535. }
  2536. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2537. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2538. /* 5701 {A0,B0} CRC bug workaround */
  2539. tg3_writephy(tp, 0x15, 0x0a75);
  2540. tg3_writephy(tp, 0x1c, 0x8c68);
  2541. tg3_writephy(tp, 0x1c, 0x8d68);
  2542. tg3_writephy(tp, 0x1c, 0x8c68);
  2543. }
  2544. /* Clear pending interrupts... */
  2545. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2546. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2547. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2548. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2549. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2550. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2553. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2554. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2555. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2556. else
  2557. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2558. }
  2559. current_link_up = 0;
  2560. current_speed = SPEED_INVALID;
  2561. current_duplex = DUPLEX_INVALID;
  2562. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2563. u32 val;
  2564. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2565. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2566. if (!(val & (1 << 10))) {
  2567. val |= (1 << 10);
  2568. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2569. goto relink;
  2570. }
  2571. }
  2572. bmsr = 0;
  2573. for (i = 0; i < 100; i++) {
  2574. tg3_readphy(tp, MII_BMSR, &bmsr);
  2575. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2576. (bmsr & BMSR_LSTATUS))
  2577. break;
  2578. udelay(40);
  2579. }
  2580. if (bmsr & BMSR_LSTATUS) {
  2581. u32 aux_stat, bmcr;
  2582. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2583. for (i = 0; i < 2000; i++) {
  2584. udelay(10);
  2585. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2586. aux_stat)
  2587. break;
  2588. }
  2589. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2590. &current_speed,
  2591. &current_duplex);
  2592. bmcr = 0;
  2593. for (i = 0; i < 200; i++) {
  2594. tg3_readphy(tp, MII_BMCR, &bmcr);
  2595. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2596. continue;
  2597. if (bmcr && bmcr != 0x7fff)
  2598. break;
  2599. udelay(10);
  2600. }
  2601. lcl_adv = 0;
  2602. rmt_adv = 0;
  2603. tp->link_config.active_speed = current_speed;
  2604. tp->link_config.active_duplex = current_duplex;
  2605. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2606. if ((bmcr & BMCR_ANENABLE) &&
  2607. tg3_copper_is_advertising_all(tp,
  2608. tp->link_config.advertising)) {
  2609. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2610. &rmt_adv))
  2611. current_link_up = 1;
  2612. }
  2613. } else {
  2614. if (!(bmcr & BMCR_ANENABLE) &&
  2615. tp->link_config.speed == current_speed &&
  2616. tp->link_config.duplex == current_duplex &&
  2617. tp->link_config.flowctrl ==
  2618. tp->link_config.active_flowctrl) {
  2619. current_link_up = 1;
  2620. }
  2621. }
  2622. if (current_link_up == 1 &&
  2623. tp->link_config.active_duplex == DUPLEX_FULL)
  2624. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2625. }
  2626. relink:
  2627. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2628. u32 tmp;
  2629. tg3_phy_copper_begin(tp);
  2630. tg3_readphy(tp, MII_BMSR, &tmp);
  2631. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2632. (tmp & BMSR_LSTATUS))
  2633. current_link_up = 1;
  2634. }
  2635. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2636. if (current_link_up == 1) {
  2637. if (tp->link_config.active_speed == SPEED_100 ||
  2638. tp->link_config.active_speed == SPEED_10)
  2639. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2640. else
  2641. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2642. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2643. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2644. else
  2645. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2646. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2647. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2648. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2650. if (current_link_up == 1 &&
  2651. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2652. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2653. else
  2654. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2655. }
  2656. /* ??? Without this setting Netgear GA302T PHY does not
  2657. * ??? send/receive packets...
  2658. */
  2659. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2660. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2661. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2662. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2663. udelay(80);
  2664. }
  2665. tw32_f(MAC_MODE, tp->mac_mode);
  2666. udelay(40);
  2667. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2668. /* Polled via timer. */
  2669. tw32_f(MAC_EVENT, 0);
  2670. } else {
  2671. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2672. }
  2673. udelay(40);
  2674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2675. current_link_up == 1 &&
  2676. tp->link_config.active_speed == SPEED_1000 &&
  2677. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2678. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2679. udelay(120);
  2680. tw32_f(MAC_STATUS,
  2681. (MAC_STATUS_SYNC_CHANGED |
  2682. MAC_STATUS_CFG_CHANGED));
  2683. udelay(40);
  2684. tg3_write_mem(tp,
  2685. NIC_SRAM_FIRMWARE_MBOX,
  2686. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2687. }
  2688. /* Prevent send BD corruption. */
  2689. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2690. u16 oldlnkctl, newlnkctl;
  2691. pci_read_config_word(tp->pdev,
  2692. tp->pcie_cap + PCI_EXP_LNKCTL,
  2693. &oldlnkctl);
  2694. if (tp->link_config.active_speed == SPEED_100 ||
  2695. tp->link_config.active_speed == SPEED_10)
  2696. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2697. else
  2698. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2699. if (newlnkctl != oldlnkctl)
  2700. pci_write_config_word(tp->pdev,
  2701. tp->pcie_cap + PCI_EXP_LNKCTL,
  2702. newlnkctl);
  2703. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2704. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2705. if (tp->link_config.active_speed == SPEED_100 ||
  2706. tp->link_config.active_speed == SPEED_10)
  2707. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2708. else
  2709. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2710. if (newreg != oldreg)
  2711. tw32(TG3_PCIE_LNKCTL, newreg);
  2712. }
  2713. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2714. if (current_link_up)
  2715. netif_carrier_on(tp->dev);
  2716. else
  2717. netif_carrier_off(tp->dev);
  2718. tg3_link_report(tp);
  2719. }
  2720. return 0;
  2721. }
  2722. struct tg3_fiber_aneginfo {
  2723. int state;
  2724. #define ANEG_STATE_UNKNOWN 0
  2725. #define ANEG_STATE_AN_ENABLE 1
  2726. #define ANEG_STATE_RESTART_INIT 2
  2727. #define ANEG_STATE_RESTART 3
  2728. #define ANEG_STATE_DISABLE_LINK_OK 4
  2729. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2730. #define ANEG_STATE_ABILITY_DETECT 6
  2731. #define ANEG_STATE_ACK_DETECT_INIT 7
  2732. #define ANEG_STATE_ACK_DETECT 8
  2733. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2734. #define ANEG_STATE_COMPLETE_ACK 10
  2735. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2736. #define ANEG_STATE_IDLE_DETECT 12
  2737. #define ANEG_STATE_LINK_OK 13
  2738. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2739. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2740. u32 flags;
  2741. #define MR_AN_ENABLE 0x00000001
  2742. #define MR_RESTART_AN 0x00000002
  2743. #define MR_AN_COMPLETE 0x00000004
  2744. #define MR_PAGE_RX 0x00000008
  2745. #define MR_NP_LOADED 0x00000010
  2746. #define MR_TOGGLE_TX 0x00000020
  2747. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2748. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2749. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2750. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2751. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2752. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2753. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2754. #define MR_TOGGLE_RX 0x00002000
  2755. #define MR_NP_RX 0x00004000
  2756. #define MR_LINK_OK 0x80000000
  2757. unsigned long link_time, cur_time;
  2758. u32 ability_match_cfg;
  2759. int ability_match_count;
  2760. char ability_match, idle_match, ack_match;
  2761. u32 txconfig, rxconfig;
  2762. #define ANEG_CFG_NP 0x00000080
  2763. #define ANEG_CFG_ACK 0x00000040
  2764. #define ANEG_CFG_RF2 0x00000020
  2765. #define ANEG_CFG_RF1 0x00000010
  2766. #define ANEG_CFG_PS2 0x00000001
  2767. #define ANEG_CFG_PS1 0x00008000
  2768. #define ANEG_CFG_HD 0x00004000
  2769. #define ANEG_CFG_FD 0x00002000
  2770. #define ANEG_CFG_INVAL 0x00001f06
  2771. };
  2772. #define ANEG_OK 0
  2773. #define ANEG_DONE 1
  2774. #define ANEG_TIMER_ENAB 2
  2775. #define ANEG_FAILED -1
  2776. #define ANEG_STATE_SETTLE_TIME 10000
  2777. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2778. struct tg3_fiber_aneginfo *ap)
  2779. {
  2780. u16 flowctrl;
  2781. unsigned long delta;
  2782. u32 rx_cfg_reg;
  2783. int ret;
  2784. if (ap->state == ANEG_STATE_UNKNOWN) {
  2785. ap->rxconfig = 0;
  2786. ap->link_time = 0;
  2787. ap->cur_time = 0;
  2788. ap->ability_match_cfg = 0;
  2789. ap->ability_match_count = 0;
  2790. ap->ability_match = 0;
  2791. ap->idle_match = 0;
  2792. ap->ack_match = 0;
  2793. }
  2794. ap->cur_time++;
  2795. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2796. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2797. if (rx_cfg_reg != ap->ability_match_cfg) {
  2798. ap->ability_match_cfg = rx_cfg_reg;
  2799. ap->ability_match = 0;
  2800. ap->ability_match_count = 0;
  2801. } else {
  2802. if (++ap->ability_match_count > 1) {
  2803. ap->ability_match = 1;
  2804. ap->ability_match_cfg = rx_cfg_reg;
  2805. }
  2806. }
  2807. if (rx_cfg_reg & ANEG_CFG_ACK)
  2808. ap->ack_match = 1;
  2809. else
  2810. ap->ack_match = 0;
  2811. ap->idle_match = 0;
  2812. } else {
  2813. ap->idle_match = 1;
  2814. ap->ability_match_cfg = 0;
  2815. ap->ability_match_count = 0;
  2816. ap->ability_match = 0;
  2817. ap->ack_match = 0;
  2818. rx_cfg_reg = 0;
  2819. }
  2820. ap->rxconfig = rx_cfg_reg;
  2821. ret = ANEG_OK;
  2822. switch(ap->state) {
  2823. case ANEG_STATE_UNKNOWN:
  2824. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2825. ap->state = ANEG_STATE_AN_ENABLE;
  2826. /* fallthru */
  2827. case ANEG_STATE_AN_ENABLE:
  2828. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2829. if (ap->flags & MR_AN_ENABLE) {
  2830. ap->link_time = 0;
  2831. ap->cur_time = 0;
  2832. ap->ability_match_cfg = 0;
  2833. ap->ability_match_count = 0;
  2834. ap->ability_match = 0;
  2835. ap->idle_match = 0;
  2836. ap->ack_match = 0;
  2837. ap->state = ANEG_STATE_RESTART_INIT;
  2838. } else {
  2839. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2840. }
  2841. break;
  2842. case ANEG_STATE_RESTART_INIT:
  2843. ap->link_time = ap->cur_time;
  2844. ap->flags &= ~(MR_NP_LOADED);
  2845. ap->txconfig = 0;
  2846. tw32(MAC_TX_AUTO_NEG, 0);
  2847. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2848. tw32_f(MAC_MODE, tp->mac_mode);
  2849. udelay(40);
  2850. ret = ANEG_TIMER_ENAB;
  2851. ap->state = ANEG_STATE_RESTART;
  2852. /* fallthru */
  2853. case ANEG_STATE_RESTART:
  2854. delta = ap->cur_time - ap->link_time;
  2855. if (delta > ANEG_STATE_SETTLE_TIME) {
  2856. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2857. } else {
  2858. ret = ANEG_TIMER_ENAB;
  2859. }
  2860. break;
  2861. case ANEG_STATE_DISABLE_LINK_OK:
  2862. ret = ANEG_DONE;
  2863. break;
  2864. case ANEG_STATE_ABILITY_DETECT_INIT:
  2865. ap->flags &= ~(MR_TOGGLE_TX);
  2866. ap->txconfig = ANEG_CFG_FD;
  2867. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2868. if (flowctrl & ADVERTISE_1000XPAUSE)
  2869. ap->txconfig |= ANEG_CFG_PS1;
  2870. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2871. ap->txconfig |= ANEG_CFG_PS2;
  2872. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2873. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2874. tw32_f(MAC_MODE, tp->mac_mode);
  2875. udelay(40);
  2876. ap->state = ANEG_STATE_ABILITY_DETECT;
  2877. break;
  2878. case ANEG_STATE_ABILITY_DETECT:
  2879. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2880. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2881. }
  2882. break;
  2883. case ANEG_STATE_ACK_DETECT_INIT:
  2884. ap->txconfig |= ANEG_CFG_ACK;
  2885. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2886. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2887. tw32_f(MAC_MODE, tp->mac_mode);
  2888. udelay(40);
  2889. ap->state = ANEG_STATE_ACK_DETECT;
  2890. /* fallthru */
  2891. case ANEG_STATE_ACK_DETECT:
  2892. if (ap->ack_match != 0) {
  2893. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2894. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2895. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2896. } else {
  2897. ap->state = ANEG_STATE_AN_ENABLE;
  2898. }
  2899. } else if (ap->ability_match != 0 &&
  2900. ap->rxconfig == 0) {
  2901. ap->state = ANEG_STATE_AN_ENABLE;
  2902. }
  2903. break;
  2904. case ANEG_STATE_COMPLETE_ACK_INIT:
  2905. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2906. ret = ANEG_FAILED;
  2907. break;
  2908. }
  2909. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2910. MR_LP_ADV_HALF_DUPLEX |
  2911. MR_LP_ADV_SYM_PAUSE |
  2912. MR_LP_ADV_ASYM_PAUSE |
  2913. MR_LP_ADV_REMOTE_FAULT1 |
  2914. MR_LP_ADV_REMOTE_FAULT2 |
  2915. MR_LP_ADV_NEXT_PAGE |
  2916. MR_TOGGLE_RX |
  2917. MR_NP_RX);
  2918. if (ap->rxconfig & ANEG_CFG_FD)
  2919. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2920. if (ap->rxconfig & ANEG_CFG_HD)
  2921. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2922. if (ap->rxconfig & ANEG_CFG_PS1)
  2923. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2924. if (ap->rxconfig & ANEG_CFG_PS2)
  2925. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2926. if (ap->rxconfig & ANEG_CFG_RF1)
  2927. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2928. if (ap->rxconfig & ANEG_CFG_RF2)
  2929. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2930. if (ap->rxconfig & ANEG_CFG_NP)
  2931. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2932. ap->link_time = ap->cur_time;
  2933. ap->flags ^= (MR_TOGGLE_TX);
  2934. if (ap->rxconfig & 0x0008)
  2935. ap->flags |= MR_TOGGLE_RX;
  2936. if (ap->rxconfig & ANEG_CFG_NP)
  2937. ap->flags |= MR_NP_RX;
  2938. ap->flags |= MR_PAGE_RX;
  2939. ap->state = ANEG_STATE_COMPLETE_ACK;
  2940. ret = ANEG_TIMER_ENAB;
  2941. break;
  2942. case ANEG_STATE_COMPLETE_ACK:
  2943. if (ap->ability_match != 0 &&
  2944. ap->rxconfig == 0) {
  2945. ap->state = ANEG_STATE_AN_ENABLE;
  2946. break;
  2947. }
  2948. delta = ap->cur_time - ap->link_time;
  2949. if (delta > ANEG_STATE_SETTLE_TIME) {
  2950. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2951. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2952. } else {
  2953. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2954. !(ap->flags & MR_NP_RX)) {
  2955. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2956. } else {
  2957. ret = ANEG_FAILED;
  2958. }
  2959. }
  2960. }
  2961. break;
  2962. case ANEG_STATE_IDLE_DETECT_INIT:
  2963. ap->link_time = ap->cur_time;
  2964. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2965. tw32_f(MAC_MODE, tp->mac_mode);
  2966. udelay(40);
  2967. ap->state = ANEG_STATE_IDLE_DETECT;
  2968. ret = ANEG_TIMER_ENAB;
  2969. break;
  2970. case ANEG_STATE_IDLE_DETECT:
  2971. if (ap->ability_match != 0 &&
  2972. ap->rxconfig == 0) {
  2973. ap->state = ANEG_STATE_AN_ENABLE;
  2974. break;
  2975. }
  2976. delta = ap->cur_time - ap->link_time;
  2977. if (delta > ANEG_STATE_SETTLE_TIME) {
  2978. /* XXX another gem from the Broadcom driver :( */
  2979. ap->state = ANEG_STATE_LINK_OK;
  2980. }
  2981. break;
  2982. case ANEG_STATE_LINK_OK:
  2983. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2984. ret = ANEG_DONE;
  2985. break;
  2986. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2987. /* ??? unimplemented */
  2988. break;
  2989. case ANEG_STATE_NEXT_PAGE_WAIT:
  2990. /* ??? unimplemented */
  2991. break;
  2992. default:
  2993. ret = ANEG_FAILED;
  2994. break;
  2995. }
  2996. return ret;
  2997. }
  2998. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2999. {
  3000. int res = 0;
  3001. struct tg3_fiber_aneginfo aninfo;
  3002. int status = ANEG_FAILED;
  3003. unsigned int tick;
  3004. u32 tmp;
  3005. tw32_f(MAC_TX_AUTO_NEG, 0);
  3006. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3007. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3008. udelay(40);
  3009. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3010. udelay(40);
  3011. memset(&aninfo, 0, sizeof(aninfo));
  3012. aninfo.flags |= MR_AN_ENABLE;
  3013. aninfo.state = ANEG_STATE_UNKNOWN;
  3014. aninfo.cur_time = 0;
  3015. tick = 0;
  3016. while (++tick < 195000) {
  3017. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3018. if (status == ANEG_DONE || status == ANEG_FAILED)
  3019. break;
  3020. udelay(1);
  3021. }
  3022. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3023. tw32_f(MAC_MODE, tp->mac_mode);
  3024. udelay(40);
  3025. *txflags = aninfo.txconfig;
  3026. *rxflags = aninfo.flags;
  3027. if (status == ANEG_DONE &&
  3028. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3029. MR_LP_ADV_FULL_DUPLEX)))
  3030. res = 1;
  3031. return res;
  3032. }
  3033. static void tg3_init_bcm8002(struct tg3 *tp)
  3034. {
  3035. u32 mac_status = tr32(MAC_STATUS);
  3036. int i;
  3037. /* Reset when initting first time or we have a link. */
  3038. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3039. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3040. return;
  3041. /* Set PLL lock range. */
  3042. tg3_writephy(tp, 0x16, 0x8007);
  3043. /* SW reset */
  3044. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3045. /* Wait for reset to complete. */
  3046. /* XXX schedule_timeout() ... */
  3047. for (i = 0; i < 500; i++)
  3048. udelay(10);
  3049. /* Config mode; select PMA/Ch 1 regs. */
  3050. tg3_writephy(tp, 0x10, 0x8411);
  3051. /* Enable auto-lock and comdet, select txclk for tx. */
  3052. tg3_writephy(tp, 0x11, 0x0a10);
  3053. tg3_writephy(tp, 0x18, 0x00a0);
  3054. tg3_writephy(tp, 0x16, 0x41ff);
  3055. /* Assert and deassert POR. */
  3056. tg3_writephy(tp, 0x13, 0x0400);
  3057. udelay(40);
  3058. tg3_writephy(tp, 0x13, 0x0000);
  3059. tg3_writephy(tp, 0x11, 0x0a50);
  3060. udelay(40);
  3061. tg3_writephy(tp, 0x11, 0x0a10);
  3062. /* Wait for signal to stabilize */
  3063. /* XXX schedule_timeout() ... */
  3064. for (i = 0; i < 15000; i++)
  3065. udelay(10);
  3066. /* Deselect the channel register so we can read the PHYID
  3067. * later.
  3068. */
  3069. tg3_writephy(tp, 0x10, 0x8011);
  3070. }
  3071. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3072. {
  3073. u16 flowctrl;
  3074. u32 sg_dig_ctrl, sg_dig_status;
  3075. u32 serdes_cfg, expected_sg_dig_ctrl;
  3076. int workaround, port_a;
  3077. int current_link_up;
  3078. serdes_cfg = 0;
  3079. expected_sg_dig_ctrl = 0;
  3080. workaround = 0;
  3081. port_a = 1;
  3082. current_link_up = 0;
  3083. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3084. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3085. workaround = 1;
  3086. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3087. port_a = 0;
  3088. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3089. /* preserve bits 20-23 for voltage regulator */
  3090. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3091. }
  3092. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3093. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3094. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3095. if (workaround) {
  3096. u32 val = serdes_cfg;
  3097. if (port_a)
  3098. val |= 0xc010000;
  3099. else
  3100. val |= 0x4010000;
  3101. tw32_f(MAC_SERDES_CFG, val);
  3102. }
  3103. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3104. }
  3105. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3106. tg3_setup_flow_control(tp, 0, 0);
  3107. current_link_up = 1;
  3108. }
  3109. goto out;
  3110. }
  3111. /* Want auto-negotiation. */
  3112. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3113. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3114. if (flowctrl & ADVERTISE_1000XPAUSE)
  3115. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3116. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3117. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3118. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3119. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3120. tp->serdes_counter &&
  3121. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3122. MAC_STATUS_RCVD_CFG)) ==
  3123. MAC_STATUS_PCS_SYNCED)) {
  3124. tp->serdes_counter--;
  3125. current_link_up = 1;
  3126. goto out;
  3127. }
  3128. restart_autoneg:
  3129. if (workaround)
  3130. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3131. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3132. udelay(5);
  3133. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3134. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3135. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3136. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3137. MAC_STATUS_SIGNAL_DET)) {
  3138. sg_dig_status = tr32(SG_DIG_STATUS);
  3139. mac_status = tr32(MAC_STATUS);
  3140. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3141. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3142. u32 local_adv = 0, remote_adv = 0;
  3143. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3144. local_adv |= ADVERTISE_1000XPAUSE;
  3145. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3146. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3147. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3148. remote_adv |= LPA_1000XPAUSE;
  3149. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3150. remote_adv |= LPA_1000XPAUSE_ASYM;
  3151. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3152. current_link_up = 1;
  3153. tp->serdes_counter = 0;
  3154. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3155. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3156. if (tp->serdes_counter)
  3157. tp->serdes_counter--;
  3158. else {
  3159. if (workaround) {
  3160. u32 val = serdes_cfg;
  3161. if (port_a)
  3162. val |= 0xc010000;
  3163. else
  3164. val |= 0x4010000;
  3165. tw32_f(MAC_SERDES_CFG, val);
  3166. }
  3167. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3168. udelay(40);
  3169. /* Link parallel detection - link is up */
  3170. /* only if we have PCS_SYNC and not */
  3171. /* receiving config code words */
  3172. mac_status = tr32(MAC_STATUS);
  3173. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3174. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3175. tg3_setup_flow_control(tp, 0, 0);
  3176. current_link_up = 1;
  3177. tp->tg3_flags2 |=
  3178. TG3_FLG2_PARALLEL_DETECT;
  3179. tp->serdes_counter =
  3180. SERDES_PARALLEL_DET_TIMEOUT;
  3181. } else
  3182. goto restart_autoneg;
  3183. }
  3184. }
  3185. } else {
  3186. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3187. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3188. }
  3189. out:
  3190. return current_link_up;
  3191. }
  3192. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3193. {
  3194. int current_link_up = 0;
  3195. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3196. goto out;
  3197. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3198. u32 txflags, rxflags;
  3199. int i;
  3200. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3201. u32 local_adv = 0, remote_adv = 0;
  3202. if (txflags & ANEG_CFG_PS1)
  3203. local_adv |= ADVERTISE_1000XPAUSE;
  3204. if (txflags & ANEG_CFG_PS2)
  3205. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3206. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3207. remote_adv |= LPA_1000XPAUSE;
  3208. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3209. remote_adv |= LPA_1000XPAUSE_ASYM;
  3210. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3211. current_link_up = 1;
  3212. }
  3213. for (i = 0; i < 30; i++) {
  3214. udelay(20);
  3215. tw32_f(MAC_STATUS,
  3216. (MAC_STATUS_SYNC_CHANGED |
  3217. MAC_STATUS_CFG_CHANGED));
  3218. udelay(40);
  3219. if ((tr32(MAC_STATUS) &
  3220. (MAC_STATUS_SYNC_CHANGED |
  3221. MAC_STATUS_CFG_CHANGED)) == 0)
  3222. break;
  3223. }
  3224. mac_status = tr32(MAC_STATUS);
  3225. if (current_link_up == 0 &&
  3226. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3227. !(mac_status & MAC_STATUS_RCVD_CFG))
  3228. current_link_up = 1;
  3229. } else {
  3230. tg3_setup_flow_control(tp, 0, 0);
  3231. /* Forcing 1000FD link up. */
  3232. current_link_up = 1;
  3233. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3234. udelay(40);
  3235. tw32_f(MAC_MODE, tp->mac_mode);
  3236. udelay(40);
  3237. }
  3238. out:
  3239. return current_link_up;
  3240. }
  3241. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3242. {
  3243. u32 orig_pause_cfg;
  3244. u16 orig_active_speed;
  3245. u8 orig_active_duplex;
  3246. u32 mac_status;
  3247. int current_link_up;
  3248. int i;
  3249. orig_pause_cfg = tp->link_config.active_flowctrl;
  3250. orig_active_speed = tp->link_config.active_speed;
  3251. orig_active_duplex = tp->link_config.active_duplex;
  3252. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3253. netif_carrier_ok(tp->dev) &&
  3254. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3255. mac_status = tr32(MAC_STATUS);
  3256. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3257. MAC_STATUS_SIGNAL_DET |
  3258. MAC_STATUS_CFG_CHANGED |
  3259. MAC_STATUS_RCVD_CFG);
  3260. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3261. MAC_STATUS_SIGNAL_DET)) {
  3262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3263. MAC_STATUS_CFG_CHANGED));
  3264. return 0;
  3265. }
  3266. }
  3267. tw32_f(MAC_TX_AUTO_NEG, 0);
  3268. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3269. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3270. tw32_f(MAC_MODE, tp->mac_mode);
  3271. udelay(40);
  3272. if (tp->phy_id == PHY_ID_BCM8002)
  3273. tg3_init_bcm8002(tp);
  3274. /* Enable link change event even when serdes polling. */
  3275. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3276. udelay(40);
  3277. current_link_up = 0;
  3278. mac_status = tr32(MAC_STATUS);
  3279. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3280. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3281. else
  3282. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3283. tp->napi[0].hw_status->status =
  3284. (SD_STATUS_UPDATED |
  3285. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3286. for (i = 0; i < 100; i++) {
  3287. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3288. MAC_STATUS_CFG_CHANGED));
  3289. udelay(5);
  3290. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3291. MAC_STATUS_CFG_CHANGED |
  3292. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3293. break;
  3294. }
  3295. mac_status = tr32(MAC_STATUS);
  3296. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3297. current_link_up = 0;
  3298. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3299. tp->serdes_counter == 0) {
  3300. tw32_f(MAC_MODE, (tp->mac_mode |
  3301. MAC_MODE_SEND_CONFIGS));
  3302. udelay(1);
  3303. tw32_f(MAC_MODE, tp->mac_mode);
  3304. }
  3305. }
  3306. if (current_link_up == 1) {
  3307. tp->link_config.active_speed = SPEED_1000;
  3308. tp->link_config.active_duplex = DUPLEX_FULL;
  3309. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3310. LED_CTRL_LNKLED_OVERRIDE |
  3311. LED_CTRL_1000MBPS_ON));
  3312. } else {
  3313. tp->link_config.active_speed = SPEED_INVALID;
  3314. tp->link_config.active_duplex = DUPLEX_INVALID;
  3315. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3316. LED_CTRL_LNKLED_OVERRIDE |
  3317. LED_CTRL_TRAFFIC_OVERRIDE));
  3318. }
  3319. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3320. if (current_link_up)
  3321. netif_carrier_on(tp->dev);
  3322. else
  3323. netif_carrier_off(tp->dev);
  3324. tg3_link_report(tp);
  3325. } else {
  3326. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3327. if (orig_pause_cfg != now_pause_cfg ||
  3328. orig_active_speed != tp->link_config.active_speed ||
  3329. orig_active_duplex != tp->link_config.active_duplex)
  3330. tg3_link_report(tp);
  3331. }
  3332. return 0;
  3333. }
  3334. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3335. {
  3336. int current_link_up, err = 0;
  3337. u32 bmsr, bmcr;
  3338. u16 current_speed;
  3339. u8 current_duplex;
  3340. u32 local_adv, remote_adv;
  3341. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3342. tw32_f(MAC_MODE, tp->mac_mode);
  3343. udelay(40);
  3344. tw32(MAC_EVENT, 0);
  3345. tw32_f(MAC_STATUS,
  3346. (MAC_STATUS_SYNC_CHANGED |
  3347. MAC_STATUS_CFG_CHANGED |
  3348. MAC_STATUS_MI_COMPLETION |
  3349. MAC_STATUS_LNKSTATE_CHANGED));
  3350. udelay(40);
  3351. if (force_reset)
  3352. tg3_phy_reset(tp);
  3353. current_link_up = 0;
  3354. current_speed = SPEED_INVALID;
  3355. current_duplex = DUPLEX_INVALID;
  3356. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3357. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3359. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3360. bmsr |= BMSR_LSTATUS;
  3361. else
  3362. bmsr &= ~BMSR_LSTATUS;
  3363. }
  3364. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3365. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3366. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3367. /* do nothing, just check for link up at the end */
  3368. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3369. u32 adv, new_adv;
  3370. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3371. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3372. ADVERTISE_1000XPAUSE |
  3373. ADVERTISE_1000XPSE_ASYM |
  3374. ADVERTISE_SLCT);
  3375. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3376. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3377. new_adv |= ADVERTISE_1000XHALF;
  3378. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3379. new_adv |= ADVERTISE_1000XFULL;
  3380. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3381. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3382. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3383. tg3_writephy(tp, MII_BMCR, bmcr);
  3384. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3385. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3386. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3387. return err;
  3388. }
  3389. } else {
  3390. u32 new_bmcr;
  3391. bmcr &= ~BMCR_SPEED1000;
  3392. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3393. if (tp->link_config.duplex == DUPLEX_FULL)
  3394. new_bmcr |= BMCR_FULLDPLX;
  3395. if (new_bmcr != bmcr) {
  3396. /* BMCR_SPEED1000 is a reserved bit that needs
  3397. * to be set on write.
  3398. */
  3399. new_bmcr |= BMCR_SPEED1000;
  3400. /* Force a linkdown */
  3401. if (netif_carrier_ok(tp->dev)) {
  3402. u32 adv;
  3403. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3404. adv &= ~(ADVERTISE_1000XFULL |
  3405. ADVERTISE_1000XHALF |
  3406. ADVERTISE_SLCT);
  3407. tg3_writephy(tp, MII_ADVERTISE, adv);
  3408. tg3_writephy(tp, MII_BMCR, bmcr |
  3409. BMCR_ANRESTART |
  3410. BMCR_ANENABLE);
  3411. udelay(10);
  3412. netif_carrier_off(tp->dev);
  3413. }
  3414. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3415. bmcr = new_bmcr;
  3416. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3417. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3418. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3419. ASIC_REV_5714) {
  3420. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3421. bmsr |= BMSR_LSTATUS;
  3422. else
  3423. bmsr &= ~BMSR_LSTATUS;
  3424. }
  3425. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3426. }
  3427. }
  3428. if (bmsr & BMSR_LSTATUS) {
  3429. current_speed = SPEED_1000;
  3430. current_link_up = 1;
  3431. if (bmcr & BMCR_FULLDPLX)
  3432. current_duplex = DUPLEX_FULL;
  3433. else
  3434. current_duplex = DUPLEX_HALF;
  3435. local_adv = 0;
  3436. remote_adv = 0;
  3437. if (bmcr & BMCR_ANENABLE) {
  3438. u32 common;
  3439. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3440. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3441. common = local_adv & remote_adv;
  3442. if (common & (ADVERTISE_1000XHALF |
  3443. ADVERTISE_1000XFULL)) {
  3444. if (common & ADVERTISE_1000XFULL)
  3445. current_duplex = DUPLEX_FULL;
  3446. else
  3447. current_duplex = DUPLEX_HALF;
  3448. }
  3449. else
  3450. current_link_up = 0;
  3451. }
  3452. }
  3453. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3454. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3455. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3456. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3457. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3458. tw32_f(MAC_MODE, tp->mac_mode);
  3459. udelay(40);
  3460. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3461. tp->link_config.active_speed = current_speed;
  3462. tp->link_config.active_duplex = current_duplex;
  3463. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3464. if (current_link_up)
  3465. netif_carrier_on(tp->dev);
  3466. else {
  3467. netif_carrier_off(tp->dev);
  3468. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3469. }
  3470. tg3_link_report(tp);
  3471. }
  3472. return err;
  3473. }
  3474. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3475. {
  3476. if (tp->serdes_counter) {
  3477. /* Give autoneg time to complete. */
  3478. tp->serdes_counter--;
  3479. return;
  3480. }
  3481. if (!netif_carrier_ok(tp->dev) &&
  3482. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3483. u32 bmcr;
  3484. tg3_readphy(tp, MII_BMCR, &bmcr);
  3485. if (bmcr & BMCR_ANENABLE) {
  3486. u32 phy1, phy2;
  3487. /* Select shadow register 0x1f */
  3488. tg3_writephy(tp, 0x1c, 0x7c00);
  3489. tg3_readphy(tp, 0x1c, &phy1);
  3490. /* Select expansion interrupt status register */
  3491. tg3_writephy(tp, 0x17, 0x0f01);
  3492. tg3_readphy(tp, 0x15, &phy2);
  3493. tg3_readphy(tp, 0x15, &phy2);
  3494. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3495. /* We have signal detect and not receiving
  3496. * config code words, link is up by parallel
  3497. * detection.
  3498. */
  3499. bmcr &= ~BMCR_ANENABLE;
  3500. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3501. tg3_writephy(tp, MII_BMCR, bmcr);
  3502. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3503. }
  3504. }
  3505. }
  3506. else if (netif_carrier_ok(tp->dev) &&
  3507. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3508. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3509. u32 phy2;
  3510. /* Select expansion interrupt status register */
  3511. tg3_writephy(tp, 0x17, 0x0f01);
  3512. tg3_readphy(tp, 0x15, &phy2);
  3513. if (phy2 & 0x20) {
  3514. u32 bmcr;
  3515. /* Config code words received, turn on autoneg. */
  3516. tg3_readphy(tp, MII_BMCR, &bmcr);
  3517. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3518. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3519. }
  3520. }
  3521. }
  3522. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3523. {
  3524. int err;
  3525. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3526. err = tg3_setup_fiber_phy(tp, force_reset);
  3527. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3528. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3529. } else {
  3530. err = tg3_setup_copper_phy(tp, force_reset);
  3531. }
  3532. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3533. u32 val, scale;
  3534. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3535. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3536. scale = 65;
  3537. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3538. scale = 6;
  3539. else
  3540. scale = 12;
  3541. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3542. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3543. tw32(GRC_MISC_CFG, val);
  3544. }
  3545. if (tp->link_config.active_speed == SPEED_1000 &&
  3546. tp->link_config.active_duplex == DUPLEX_HALF)
  3547. tw32(MAC_TX_LENGTHS,
  3548. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3549. (6 << TX_LENGTHS_IPG_SHIFT) |
  3550. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3551. else
  3552. tw32(MAC_TX_LENGTHS,
  3553. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3554. (6 << TX_LENGTHS_IPG_SHIFT) |
  3555. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3556. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3557. if (netif_carrier_ok(tp->dev)) {
  3558. tw32(HOSTCC_STAT_COAL_TICKS,
  3559. tp->coal.stats_block_coalesce_usecs);
  3560. } else {
  3561. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3562. }
  3563. }
  3564. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3565. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3566. if (!netif_carrier_ok(tp->dev))
  3567. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3568. tp->pwrmgmt_thresh;
  3569. else
  3570. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3571. tw32(PCIE_PWR_MGMT_THRESH, val);
  3572. }
  3573. return err;
  3574. }
  3575. /* This is called whenever we suspect that the system chipset is re-
  3576. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3577. * is bogus tx completions. We try to recover by setting the
  3578. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3579. * in the workqueue.
  3580. */
  3581. static void tg3_tx_recover(struct tg3 *tp)
  3582. {
  3583. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3584. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3585. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3586. "mapped I/O cycles to the network device, attempting to "
  3587. "recover. Please report the problem to the driver maintainer "
  3588. "and include system chipset information.\n", tp->dev->name);
  3589. spin_lock(&tp->lock);
  3590. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3591. spin_unlock(&tp->lock);
  3592. }
  3593. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3594. {
  3595. smp_mb();
  3596. return tnapi->tx_pending -
  3597. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3598. }
  3599. /* Tigon3 never reports partial packet sends. So we do not
  3600. * need special logic to handle SKBs that have not had all
  3601. * of their frags sent yet, like SunGEM does.
  3602. */
  3603. static void tg3_tx(struct tg3_napi *tnapi)
  3604. {
  3605. struct tg3 *tp = tnapi->tp;
  3606. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3607. u32 sw_idx = tnapi->tx_cons;
  3608. struct netdev_queue *txq;
  3609. int index = tnapi - tp->napi;
  3610. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3611. index--;
  3612. txq = netdev_get_tx_queue(tp->dev, index);
  3613. while (sw_idx != hw_idx) {
  3614. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3615. struct sk_buff *skb = ri->skb;
  3616. int i, tx_bug = 0;
  3617. if (unlikely(skb == NULL)) {
  3618. tg3_tx_recover(tp);
  3619. return;
  3620. }
  3621. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3622. ri->skb = NULL;
  3623. sw_idx = NEXT_TX(sw_idx);
  3624. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3625. ri = &tnapi->tx_buffers[sw_idx];
  3626. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3627. tx_bug = 1;
  3628. sw_idx = NEXT_TX(sw_idx);
  3629. }
  3630. dev_kfree_skb(skb);
  3631. if (unlikely(tx_bug)) {
  3632. tg3_tx_recover(tp);
  3633. return;
  3634. }
  3635. }
  3636. tnapi->tx_cons = sw_idx;
  3637. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3638. * before checking for netif_queue_stopped(). Without the
  3639. * memory barrier, there is a small possibility that tg3_start_xmit()
  3640. * will miss it and cause the queue to be stopped forever.
  3641. */
  3642. smp_mb();
  3643. if (unlikely(netif_tx_queue_stopped(txq) &&
  3644. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3645. __netif_tx_lock(txq, smp_processor_id());
  3646. if (netif_tx_queue_stopped(txq) &&
  3647. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3648. netif_tx_wake_queue(txq);
  3649. __netif_tx_unlock(txq);
  3650. }
  3651. }
  3652. /* Returns size of skb allocated or < 0 on error.
  3653. *
  3654. * We only need to fill in the address because the other members
  3655. * of the RX descriptor are invariant, see tg3_init_rings.
  3656. *
  3657. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3658. * posting buffers we only dirty the first cache line of the RX
  3659. * descriptor (containing the address). Whereas for the RX status
  3660. * buffers the cpu only reads the last cacheline of the RX descriptor
  3661. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3662. */
  3663. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3664. int src_idx, u32 dest_idx_unmasked)
  3665. {
  3666. struct tg3 *tp = tnapi->tp;
  3667. struct tg3_rx_buffer_desc *desc;
  3668. struct ring_info *map, *src_map;
  3669. struct sk_buff *skb;
  3670. dma_addr_t mapping;
  3671. int skb_size, dest_idx;
  3672. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3673. src_map = NULL;
  3674. switch (opaque_key) {
  3675. case RXD_OPAQUE_RING_STD:
  3676. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3677. desc = &tpr->rx_std[dest_idx];
  3678. map = &tpr->rx_std_buffers[dest_idx];
  3679. if (src_idx >= 0)
  3680. src_map = &tpr->rx_std_buffers[src_idx];
  3681. skb_size = tp->rx_pkt_map_sz;
  3682. break;
  3683. case RXD_OPAQUE_RING_JUMBO:
  3684. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3685. desc = &tpr->rx_jmb[dest_idx].std;
  3686. map = &tpr->rx_jmb_buffers[dest_idx];
  3687. if (src_idx >= 0)
  3688. src_map = &tpr->rx_jmb_buffers[src_idx];
  3689. skb_size = TG3_RX_JMB_MAP_SZ;
  3690. break;
  3691. default:
  3692. return -EINVAL;
  3693. }
  3694. /* Do not overwrite any of the map or rp information
  3695. * until we are sure we can commit to a new buffer.
  3696. *
  3697. * Callers depend upon this behavior and assume that
  3698. * we leave everything unchanged if we fail.
  3699. */
  3700. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3701. if (skb == NULL)
  3702. return -ENOMEM;
  3703. skb_reserve(skb, tp->rx_offset);
  3704. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3705. PCI_DMA_FROMDEVICE);
  3706. map->skb = skb;
  3707. pci_unmap_addr_set(map, mapping, mapping);
  3708. if (src_map != NULL)
  3709. src_map->skb = NULL;
  3710. desc->addr_hi = ((u64)mapping >> 32);
  3711. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3712. return skb_size;
  3713. }
  3714. /* We only need to move over in the address because the other
  3715. * members of the RX descriptor are invariant. See notes above
  3716. * tg3_alloc_rx_skb for full details.
  3717. */
  3718. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3719. int src_idx, u32 dest_idx_unmasked)
  3720. {
  3721. struct tg3 *tp = tnapi->tp;
  3722. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3723. struct ring_info *src_map, *dest_map;
  3724. int dest_idx;
  3725. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3726. switch (opaque_key) {
  3727. case RXD_OPAQUE_RING_STD:
  3728. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3729. dest_desc = &tpr->rx_std[dest_idx];
  3730. dest_map = &tpr->rx_std_buffers[dest_idx];
  3731. src_desc = &tpr->rx_std[src_idx];
  3732. src_map = &tpr->rx_std_buffers[src_idx];
  3733. break;
  3734. case RXD_OPAQUE_RING_JUMBO:
  3735. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3736. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3737. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3738. src_desc = &tpr->rx_jmb[src_idx].std;
  3739. src_map = &tpr->rx_jmb_buffers[src_idx];
  3740. break;
  3741. default:
  3742. return;
  3743. }
  3744. dest_map->skb = src_map->skb;
  3745. pci_unmap_addr_set(dest_map, mapping,
  3746. pci_unmap_addr(src_map, mapping));
  3747. dest_desc->addr_hi = src_desc->addr_hi;
  3748. dest_desc->addr_lo = src_desc->addr_lo;
  3749. src_map->skb = NULL;
  3750. }
  3751. /* The RX ring scheme is composed of multiple rings which post fresh
  3752. * buffers to the chip, and one special ring the chip uses to report
  3753. * status back to the host.
  3754. *
  3755. * The special ring reports the status of received packets to the
  3756. * host. The chip does not write into the original descriptor the
  3757. * RX buffer was obtained from. The chip simply takes the original
  3758. * descriptor as provided by the host, updates the status and length
  3759. * field, then writes this into the next status ring entry.
  3760. *
  3761. * Each ring the host uses to post buffers to the chip is described
  3762. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3763. * it is first placed into the on-chip ram. When the packet's length
  3764. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3765. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3766. * which is within the range of the new packet's length is chosen.
  3767. *
  3768. * The "separate ring for rx status" scheme may sound queer, but it makes
  3769. * sense from a cache coherency perspective. If only the host writes
  3770. * to the buffer post rings, and only the chip writes to the rx status
  3771. * rings, then cache lines never move beyond shared-modified state.
  3772. * If both the host and chip were to write into the same ring, cache line
  3773. * eviction could occur since both entities want it in an exclusive state.
  3774. */
  3775. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3776. {
  3777. struct tg3 *tp = tnapi->tp;
  3778. u32 work_mask, rx_std_posted = 0;
  3779. u32 sw_idx = tnapi->rx_rcb_ptr;
  3780. u16 hw_idx;
  3781. int received;
  3782. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3783. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3784. /*
  3785. * We need to order the read of hw_idx and the read of
  3786. * the opaque cookie.
  3787. */
  3788. rmb();
  3789. work_mask = 0;
  3790. received = 0;
  3791. while (sw_idx != hw_idx && budget > 0) {
  3792. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3793. unsigned int len;
  3794. struct sk_buff *skb;
  3795. dma_addr_t dma_addr;
  3796. u32 opaque_key, desc_idx, *post_ptr;
  3797. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3798. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3799. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3800. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3801. dma_addr = pci_unmap_addr(ri, mapping);
  3802. skb = ri->skb;
  3803. post_ptr = &tpr->rx_std_ptr;
  3804. rx_std_posted++;
  3805. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3806. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3807. dma_addr = pci_unmap_addr(ri, mapping);
  3808. skb = ri->skb;
  3809. post_ptr = &tpr->rx_jmb_ptr;
  3810. } else
  3811. goto next_pkt_nopost;
  3812. work_mask |= opaque_key;
  3813. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3814. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3815. drop_it:
  3816. tg3_recycle_rx(tnapi, opaque_key,
  3817. desc_idx, *post_ptr);
  3818. drop_it_no_recycle:
  3819. /* Other statistics kept track of by card. */
  3820. tp->net_stats.rx_dropped++;
  3821. goto next_pkt;
  3822. }
  3823. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3824. ETH_FCS_LEN;
  3825. if (len > RX_COPY_THRESHOLD
  3826. && tp->rx_offset == NET_IP_ALIGN
  3827. /* rx_offset will likely not equal NET_IP_ALIGN
  3828. * if this is a 5701 card running in PCI-X mode
  3829. * [see tg3_get_invariants()]
  3830. */
  3831. ) {
  3832. int skb_size;
  3833. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3834. desc_idx, *post_ptr);
  3835. if (skb_size < 0)
  3836. goto drop_it;
  3837. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3838. PCI_DMA_FROMDEVICE);
  3839. skb_put(skb, len);
  3840. } else {
  3841. struct sk_buff *copy_skb;
  3842. tg3_recycle_rx(tnapi, opaque_key,
  3843. desc_idx, *post_ptr);
  3844. copy_skb = netdev_alloc_skb(tp->dev,
  3845. len + TG3_RAW_IP_ALIGN);
  3846. if (copy_skb == NULL)
  3847. goto drop_it_no_recycle;
  3848. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3849. skb_put(copy_skb, len);
  3850. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3851. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3852. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3853. /* We'll reuse the original ring buffer. */
  3854. skb = copy_skb;
  3855. }
  3856. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3857. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3858. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3859. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3860. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3861. else
  3862. skb->ip_summed = CHECKSUM_NONE;
  3863. skb->protocol = eth_type_trans(skb, tp->dev);
  3864. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3865. skb->protocol != htons(ETH_P_8021Q)) {
  3866. dev_kfree_skb(skb);
  3867. goto next_pkt;
  3868. }
  3869. #if TG3_VLAN_TAG_USED
  3870. if (tp->vlgrp != NULL &&
  3871. desc->type_flags & RXD_FLAG_VLAN) {
  3872. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3873. desc->err_vlan & RXD_VLAN_MASK, skb);
  3874. } else
  3875. #endif
  3876. napi_gro_receive(&tnapi->napi, skb);
  3877. received++;
  3878. budget--;
  3879. next_pkt:
  3880. (*post_ptr)++;
  3881. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3882. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3883. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3884. TG3_64BIT_REG_LOW, idx);
  3885. work_mask &= ~RXD_OPAQUE_RING_STD;
  3886. rx_std_posted = 0;
  3887. }
  3888. next_pkt_nopost:
  3889. sw_idx++;
  3890. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3891. /* Refresh hw_idx to see if there is new work */
  3892. if (sw_idx == hw_idx) {
  3893. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3894. rmb();
  3895. }
  3896. }
  3897. /* ACK the status ring. */
  3898. tnapi->rx_rcb_ptr = sw_idx;
  3899. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3900. /* Refill RX ring(s). */
  3901. if (work_mask & RXD_OPAQUE_RING_STD) {
  3902. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3903. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3904. sw_idx);
  3905. }
  3906. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3907. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3908. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3909. sw_idx);
  3910. }
  3911. mmiowb();
  3912. return received;
  3913. }
  3914. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3915. {
  3916. struct tg3 *tp = tnapi->tp;
  3917. struct tg3_hw_status *sblk = tnapi->hw_status;
  3918. /* handle link change and other phy events */
  3919. if (!(tp->tg3_flags &
  3920. (TG3_FLAG_USE_LINKCHG_REG |
  3921. TG3_FLAG_POLL_SERDES))) {
  3922. if (sblk->status & SD_STATUS_LINK_CHG) {
  3923. sblk->status = SD_STATUS_UPDATED |
  3924. (sblk->status & ~SD_STATUS_LINK_CHG);
  3925. spin_lock(&tp->lock);
  3926. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3927. tw32_f(MAC_STATUS,
  3928. (MAC_STATUS_SYNC_CHANGED |
  3929. MAC_STATUS_CFG_CHANGED |
  3930. MAC_STATUS_MI_COMPLETION |
  3931. MAC_STATUS_LNKSTATE_CHANGED));
  3932. udelay(40);
  3933. } else
  3934. tg3_setup_phy(tp, 0);
  3935. spin_unlock(&tp->lock);
  3936. }
  3937. }
  3938. /* run TX completion thread */
  3939. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3940. tg3_tx(tnapi);
  3941. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3942. return work_done;
  3943. }
  3944. /* run RX thread, within the bounds set by NAPI.
  3945. * All RX "locking" is done by ensuring outside
  3946. * code synchronizes with tg3->napi.poll()
  3947. */
  3948. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3949. work_done += tg3_rx(tnapi, budget - work_done);
  3950. return work_done;
  3951. }
  3952. static int tg3_poll(struct napi_struct *napi, int budget)
  3953. {
  3954. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3955. struct tg3 *tp = tnapi->tp;
  3956. int work_done = 0;
  3957. struct tg3_hw_status *sblk = tnapi->hw_status;
  3958. while (1) {
  3959. work_done = tg3_poll_work(tnapi, work_done, budget);
  3960. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3961. goto tx_recovery;
  3962. if (unlikely(work_done >= budget))
  3963. break;
  3964. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3965. /* tp->last_tag is used in tg3_int_reenable() below
  3966. * to tell the hw how much work has been processed,
  3967. * so we must read it before checking for more work.
  3968. */
  3969. tnapi->last_tag = sblk->status_tag;
  3970. tnapi->last_irq_tag = tnapi->last_tag;
  3971. rmb();
  3972. } else
  3973. sblk->status &= ~SD_STATUS_UPDATED;
  3974. if (likely(!tg3_has_work(tnapi))) {
  3975. napi_complete(napi);
  3976. tg3_int_reenable(tnapi);
  3977. break;
  3978. }
  3979. }
  3980. return work_done;
  3981. tx_recovery:
  3982. /* work_done is guaranteed to be less than budget. */
  3983. napi_complete(napi);
  3984. schedule_work(&tp->reset_task);
  3985. return work_done;
  3986. }
  3987. static void tg3_irq_quiesce(struct tg3 *tp)
  3988. {
  3989. int i;
  3990. BUG_ON(tp->irq_sync);
  3991. tp->irq_sync = 1;
  3992. smp_mb();
  3993. for (i = 0; i < tp->irq_cnt; i++)
  3994. synchronize_irq(tp->napi[i].irq_vec);
  3995. }
  3996. static inline int tg3_irq_sync(struct tg3 *tp)
  3997. {
  3998. return tp->irq_sync;
  3999. }
  4000. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4001. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4002. * with as well. Most of the time, this is not necessary except when
  4003. * shutting down the device.
  4004. */
  4005. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4006. {
  4007. spin_lock_bh(&tp->lock);
  4008. if (irq_sync)
  4009. tg3_irq_quiesce(tp);
  4010. }
  4011. static inline void tg3_full_unlock(struct tg3 *tp)
  4012. {
  4013. spin_unlock_bh(&tp->lock);
  4014. }
  4015. /* One-shot MSI handler - Chip automatically disables interrupt
  4016. * after sending MSI so driver doesn't have to do it.
  4017. */
  4018. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4019. {
  4020. struct tg3_napi *tnapi = dev_id;
  4021. struct tg3 *tp = tnapi->tp;
  4022. prefetch(tnapi->hw_status);
  4023. if (tnapi->rx_rcb)
  4024. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4025. if (likely(!tg3_irq_sync(tp)))
  4026. napi_schedule(&tnapi->napi);
  4027. return IRQ_HANDLED;
  4028. }
  4029. /* MSI ISR - No need to check for interrupt sharing and no need to
  4030. * flush status block and interrupt mailbox. PCI ordering rules
  4031. * guarantee that MSI will arrive after the status block.
  4032. */
  4033. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4034. {
  4035. struct tg3_napi *tnapi = dev_id;
  4036. struct tg3 *tp = tnapi->tp;
  4037. prefetch(tnapi->hw_status);
  4038. if (tnapi->rx_rcb)
  4039. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4040. /*
  4041. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4042. * chip-internal interrupt pending events.
  4043. * Writing non-zero to intr-mbox-0 additional tells the
  4044. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4045. * event coalescing.
  4046. */
  4047. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4048. if (likely(!tg3_irq_sync(tp)))
  4049. napi_schedule(&tnapi->napi);
  4050. return IRQ_RETVAL(1);
  4051. }
  4052. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4053. {
  4054. struct tg3_napi *tnapi = dev_id;
  4055. struct tg3 *tp = tnapi->tp;
  4056. struct tg3_hw_status *sblk = tnapi->hw_status;
  4057. unsigned int handled = 1;
  4058. /* In INTx mode, it is possible for the interrupt to arrive at
  4059. * the CPU before the status block posted prior to the interrupt.
  4060. * Reading the PCI State register will confirm whether the
  4061. * interrupt is ours and will flush the status block.
  4062. */
  4063. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4064. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4065. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4066. handled = 0;
  4067. goto out;
  4068. }
  4069. }
  4070. /*
  4071. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4072. * chip-internal interrupt pending events.
  4073. * Writing non-zero to intr-mbox-0 additional tells the
  4074. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4075. * event coalescing.
  4076. *
  4077. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4078. * spurious interrupts. The flush impacts performance but
  4079. * excessive spurious interrupts can be worse in some cases.
  4080. */
  4081. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4082. if (tg3_irq_sync(tp))
  4083. goto out;
  4084. sblk->status &= ~SD_STATUS_UPDATED;
  4085. if (likely(tg3_has_work(tnapi))) {
  4086. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4087. napi_schedule(&tnapi->napi);
  4088. } else {
  4089. /* No work, shared interrupt perhaps? re-enable
  4090. * interrupts, and flush that PCI write
  4091. */
  4092. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4093. 0x00000000);
  4094. }
  4095. out:
  4096. return IRQ_RETVAL(handled);
  4097. }
  4098. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4099. {
  4100. struct tg3_napi *tnapi = dev_id;
  4101. struct tg3 *tp = tnapi->tp;
  4102. struct tg3_hw_status *sblk = tnapi->hw_status;
  4103. unsigned int handled = 1;
  4104. /* In INTx mode, it is possible for the interrupt to arrive at
  4105. * the CPU before the status block posted prior to the interrupt.
  4106. * Reading the PCI State register will confirm whether the
  4107. * interrupt is ours and will flush the status block.
  4108. */
  4109. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4110. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4111. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4112. handled = 0;
  4113. goto out;
  4114. }
  4115. }
  4116. /*
  4117. * writing any value to intr-mbox-0 clears PCI INTA# and
  4118. * chip-internal interrupt pending events.
  4119. * writing non-zero to intr-mbox-0 additional tells the
  4120. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4121. * event coalescing.
  4122. *
  4123. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4124. * spurious interrupts. The flush impacts performance but
  4125. * excessive spurious interrupts can be worse in some cases.
  4126. */
  4127. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4128. /*
  4129. * In a shared interrupt configuration, sometimes other devices'
  4130. * interrupts will scream. We record the current status tag here
  4131. * so that the above check can report that the screaming interrupts
  4132. * are unhandled. Eventually they will be silenced.
  4133. */
  4134. tnapi->last_irq_tag = sblk->status_tag;
  4135. if (tg3_irq_sync(tp))
  4136. goto out;
  4137. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4138. napi_schedule(&tnapi->napi);
  4139. out:
  4140. return IRQ_RETVAL(handled);
  4141. }
  4142. /* ISR for interrupt test */
  4143. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4144. {
  4145. struct tg3_napi *tnapi = dev_id;
  4146. struct tg3 *tp = tnapi->tp;
  4147. struct tg3_hw_status *sblk = tnapi->hw_status;
  4148. if ((sblk->status & SD_STATUS_UPDATED) ||
  4149. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4150. tg3_disable_ints(tp);
  4151. return IRQ_RETVAL(1);
  4152. }
  4153. return IRQ_RETVAL(0);
  4154. }
  4155. static int tg3_init_hw(struct tg3 *, int);
  4156. static int tg3_halt(struct tg3 *, int, int);
  4157. /* Restart hardware after configuration changes, self-test, etc.
  4158. * Invoked with tp->lock held.
  4159. */
  4160. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4161. __releases(tp->lock)
  4162. __acquires(tp->lock)
  4163. {
  4164. int err;
  4165. err = tg3_init_hw(tp, reset_phy);
  4166. if (err) {
  4167. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4168. "aborting.\n", tp->dev->name);
  4169. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4170. tg3_full_unlock(tp);
  4171. del_timer_sync(&tp->timer);
  4172. tp->irq_sync = 0;
  4173. tg3_napi_enable(tp);
  4174. dev_close(tp->dev);
  4175. tg3_full_lock(tp, 0);
  4176. }
  4177. return err;
  4178. }
  4179. #ifdef CONFIG_NET_POLL_CONTROLLER
  4180. static void tg3_poll_controller(struct net_device *dev)
  4181. {
  4182. int i;
  4183. struct tg3 *tp = netdev_priv(dev);
  4184. for (i = 0; i < tp->irq_cnt; i++)
  4185. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4186. }
  4187. #endif
  4188. static void tg3_reset_task(struct work_struct *work)
  4189. {
  4190. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4191. int err;
  4192. unsigned int restart_timer;
  4193. tg3_full_lock(tp, 0);
  4194. if (!netif_running(tp->dev)) {
  4195. tg3_full_unlock(tp);
  4196. return;
  4197. }
  4198. tg3_full_unlock(tp);
  4199. tg3_phy_stop(tp);
  4200. tg3_netif_stop(tp);
  4201. tg3_full_lock(tp, 1);
  4202. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4203. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4204. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4205. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4206. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4207. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4208. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4209. }
  4210. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4211. err = tg3_init_hw(tp, 1);
  4212. if (err)
  4213. goto out;
  4214. tg3_netif_start(tp);
  4215. if (restart_timer)
  4216. mod_timer(&tp->timer, jiffies + 1);
  4217. out:
  4218. tg3_full_unlock(tp);
  4219. if (!err)
  4220. tg3_phy_start(tp);
  4221. }
  4222. static void tg3_dump_short_state(struct tg3 *tp)
  4223. {
  4224. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4225. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4226. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4227. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4228. }
  4229. static void tg3_tx_timeout(struct net_device *dev)
  4230. {
  4231. struct tg3 *tp = netdev_priv(dev);
  4232. if (netif_msg_tx_err(tp)) {
  4233. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4234. dev->name);
  4235. tg3_dump_short_state(tp);
  4236. }
  4237. schedule_work(&tp->reset_task);
  4238. }
  4239. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4240. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4241. {
  4242. u32 base = (u32) mapping & 0xffffffff;
  4243. return ((base > 0xffffdcc0) &&
  4244. (base + len + 8 < base));
  4245. }
  4246. /* Test for DMA addresses > 40-bit */
  4247. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4248. int len)
  4249. {
  4250. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4251. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4252. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4253. return 0;
  4254. #else
  4255. return 0;
  4256. #endif
  4257. }
  4258. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4259. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4260. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4261. u32 last_plus_one, u32 *start,
  4262. u32 base_flags, u32 mss)
  4263. {
  4264. struct tg3_napi *tnapi = &tp->napi[0];
  4265. struct sk_buff *new_skb;
  4266. dma_addr_t new_addr = 0;
  4267. u32 entry = *start;
  4268. int i, ret = 0;
  4269. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4270. new_skb = skb_copy(skb, GFP_ATOMIC);
  4271. else {
  4272. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4273. new_skb = skb_copy_expand(skb,
  4274. skb_headroom(skb) + more_headroom,
  4275. skb_tailroom(skb), GFP_ATOMIC);
  4276. }
  4277. if (!new_skb) {
  4278. ret = -1;
  4279. } else {
  4280. /* New SKB is guaranteed to be linear. */
  4281. entry = *start;
  4282. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4283. new_addr = skb_shinfo(new_skb)->dma_head;
  4284. /* Make sure new skb does not cross any 4G boundaries.
  4285. * Drop the packet if it does.
  4286. */
  4287. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4288. if (!ret)
  4289. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4290. DMA_TO_DEVICE);
  4291. ret = -1;
  4292. dev_kfree_skb(new_skb);
  4293. new_skb = NULL;
  4294. } else {
  4295. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4296. base_flags, 1 | (mss << 1));
  4297. *start = NEXT_TX(entry);
  4298. }
  4299. }
  4300. /* Now clean up the sw ring entries. */
  4301. i = 0;
  4302. while (entry != last_plus_one) {
  4303. if (i == 0)
  4304. tnapi->tx_buffers[entry].skb = new_skb;
  4305. else
  4306. tnapi->tx_buffers[entry].skb = NULL;
  4307. entry = NEXT_TX(entry);
  4308. i++;
  4309. }
  4310. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4311. dev_kfree_skb(skb);
  4312. return ret;
  4313. }
  4314. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4315. dma_addr_t mapping, int len, u32 flags,
  4316. u32 mss_and_is_end)
  4317. {
  4318. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4319. int is_end = (mss_and_is_end & 0x1);
  4320. u32 mss = (mss_and_is_end >> 1);
  4321. u32 vlan_tag = 0;
  4322. if (is_end)
  4323. flags |= TXD_FLAG_END;
  4324. if (flags & TXD_FLAG_VLAN) {
  4325. vlan_tag = flags >> 16;
  4326. flags &= 0xffff;
  4327. }
  4328. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4329. txd->addr_hi = ((u64) mapping >> 32);
  4330. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4331. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4332. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4333. }
  4334. /* hard_start_xmit for devices that don't have any bugs and
  4335. * support TG3_FLG2_HW_TSO_2 only.
  4336. */
  4337. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4338. struct net_device *dev)
  4339. {
  4340. struct tg3 *tp = netdev_priv(dev);
  4341. u32 len, entry, base_flags, mss;
  4342. struct skb_shared_info *sp;
  4343. dma_addr_t mapping;
  4344. struct tg3_napi *tnapi;
  4345. struct netdev_queue *txq;
  4346. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4347. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4348. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4349. tnapi++;
  4350. /* We are running in BH disabled context with netif_tx_lock
  4351. * and TX reclaim runs via tp->napi.poll inside of a software
  4352. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4353. * no IRQ context deadlocks to worry about either. Rejoice!
  4354. */
  4355. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4356. if (!netif_tx_queue_stopped(txq)) {
  4357. netif_tx_stop_queue(txq);
  4358. /* This is a hard error, log it. */
  4359. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4360. "queue awake!\n", dev->name);
  4361. }
  4362. return NETDEV_TX_BUSY;
  4363. }
  4364. entry = tnapi->tx_prod;
  4365. base_flags = 0;
  4366. mss = 0;
  4367. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4368. int tcp_opt_len, ip_tcp_len;
  4369. u32 hdrlen;
  4370. if (skb_header_cloned(skb) &&
  4371. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4372. dev_kfree_skb(skb);
  4373. goto out_unlock;
  4374. }
  4375. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4376. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4377. else {
  4378. struct iphdr *iph = ip_hdr(skb);
  4379. tcp_opt_len = tcp_optlen(skb);
  4380. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4381. iph->check = 0;
  4382. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4383. hdrlen = ip_tcp_len + tcp_opt_len;
  4384. }
  4385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4386. mss |= (hdrlen & 0xc) << 12;
  4387. if (hdrlen & 0x10)
  4388. base_flags |= 0x00000010;
  4389. base_flags |= (hdrlen & 0x3e0) << 5;
  4390. } else
  4391. mss |= hdrlen << 9;
  4392. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4393. TXD_FLAG_CPU_POST_DMA);
  4394. tcp_hdr(skb)->check = 0;
  4395. }
  4396. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4397. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4398. #if TG3_VLAN_TAG_USED
  4399. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4400. base_flags |= (TXD_FLAG_VLAN |
  4401. (vlan_tx_tag_get(skb) << 16));
  4402. #endif
  4403. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4404. dev_kfree_skb(skb);
  4405. goto out_unlock;
  4406. }
  4407. sp = skb_shinfo(skb);
  4408. mapping = sp->dma_head;
  4409. tnapi->tx_buffers[entry].skb = skb;
  4410. len = skb_headlen(skb);
  4411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4412. !mss && skb->len > ETH_DATA_LEN)
  4413. base_flags |= TXD_FLAG_JMB_PKT;
  4414. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4415. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4416. entry = NEXT_TX(entry);
  4417. /* Now loop through additional data fragments, and queue them. */
  4418. if (skb_shinfo(skb)->nr_frags > 0) {
  4419. unsigned int i, last;
  4420. last = skb_shinfo(skb)->nr_frags - 1;
  4421. for (i = 0; i <= last; i++) {
  4422. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4423. len = frag->size;
  4424. mapping = sp->dma_maps[i];
  4425. tnapi->tx_buffers[entry].skb = NULL;
  4426. tg3_set_txd(tnapi, entry, mapping, len,
  4427. base_flags, (i == last) | (mss << 1));
  4428. entry = NEXT_TX(entry);
  4429. }
  4430. }
  4431. /* Packets are ready, update Tx producer idx local and on card. */
  4432. tw32_tx_mbox(tnapi->prodmbox, entry);
  4433. tnapi->tx_prod = entry;
  4434. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4435. netif_tx_stop_queue(txq);
  4436. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4437. netif_tx_wake_queue(txq);
  4438. }
  4439. out_unlock:
  4440. mmiowb();
  4441. return NETDEV_TX_OK;
  4442. }
  4443. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4444. struct net_device *);
  4445. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4446. * TSO header is greater than 80 bytes.
  4447. */
  4448. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4449. {
  4450. struct sk_buff *segs, *nskb;
  4451. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4452. /* Estimate the number of fragments in the worst case */
  4453. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4454. netif_stop_queue(tp->dev);
  4455. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4456. return NETDEV_TX_BUSY;
  4457. netif_wake_queue(tp->dev);
  4458. }
  4459. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4460. if (IS_ERR(segs))
  4461. goto tg3_tso_bug_end;
  4462. do {
  4463. nskb = segs;
  4464. segs = segs->next;
  4465. nskb->next = NULL;
  4466. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4467. } while (segs);
  4468. tg3_tso_bug_end:
  4469. dev_kfree_skb(skb);
  4470. return NETDEV_TX_OK;
  4471. }
  4472. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4473. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4474. */
  4475. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4476. struct net_device *dev)
  4477. {
  4478. struct tg3 *tp = netdev_priv(dev);
  4479. u32 len, entry, base_flags, mss;
  4480. struct skb_shared_info *sp;
  4481. int would_hit_hwbug;
  4482. dma_addr_t mapping;
  4483. struct tg3_napi *tnapi = &tp->napi[0];
  4484. len = skb_headlen(skb);
  4485. /* We are running in BH disabled context with netif_tx_lock
  4486. * and TX reclaim runs via tp->napi.poll inside of a software
  4487. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4488. * no IRQ context deadlocks to worry about either. Rejoice!
  4489. */
  4490. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4491. if (!netif_queue_stopped(dev)) {
  4492. netif_stop_queue(dev);
  4493. /* This is a hard error, log it. */
  4494. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4495. "queue awake!\n", dev->name);
  4496. }
  4497. return NETDEV_TX_BUSY;
  4498. }
  4499. entry = tnapi->tx_prod;
  4500. base_flags = 0;
  4501. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4502. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4503. mss = 0;
  4504. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4505. struct iphdr *iph;
  4506. int tcp_opt_len, ip_tcp_len, hdr_len;
  4507. if (skb_header_cloned(skb) &&
  4508. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4509. dev_kfree_skb(skb);
  4510. goto out_unlock;
  4511. }
  4512. tcp_opt_len = tcp_optlen(skb);
  4513. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4514. hdr_len = ip_tcp_len + tcp_opt_len;
  4515. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4516. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4517. return (tg3_tso_bug(tp, skb));
  4518. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4519. TXD_FLAG_CPU_POST_DMA);
  4520. iph = ip_hdr(skb);
  4521. iph->check = 0;
  4522. iph->tot_len = htons(mss + hdr_len);
  4523. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4524. tcp_hdr(skb)->check = 0;
  4525. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4526. } else
  4527. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4528. iph->daddr, 0,
  4529. IPPROTO_TCP,
  4530. 0);
  4531. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4532. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4533. if (tcp_opt_len || iph->ihl > 5) {
  4534. int tsflags;
  4535. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4536. mss |= (tsflags << 11);
  4537. }
  4538. } else {
  4539. if (tcp_opt_len || iph->ihl > 5) {
  4540. int tsflags;
  4541. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4542. base_flags |= tsflags << 12;
  4543. }
  4544. }
  4545. }
  4546. #if TG3_VLAN_TAG_USED
  4547. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4548. base_flags |= (TXD_FLAG_VLAN |
  4549. (vlan_tx_tag_get(skb) << 16));
  4550. #endif
  4551. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4552. dev_kfree_skb(skb);
  4553. goto out_unlock;
  4554. }
  4555. sp = skb_shinfo(skb);
  4556. mapping = sp->dma_head;
  4557. tnapi->tx_buffers[entry].skb = skb;
  4558. would_hit_hwbug = 0;
  4559. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4560. would_hit_hwbug = 1;
  4561. else if (tg3_4g_overflow_test(mapping, len))
  4562. would_hit_hwbug = 1;
  4563. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4564. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4565. entry = NEXT_TX(entry);
  4566. /* Now loop through additional data fragments, and queue them. */
  4567. if (skb_shinfo(skb)->nr_frags > 0) {
  4568. unsigned int i, last;
  4569. last = skb_shinfo(skb)->nr_frags - 1;
  4570. for (i = 0; i <= last; i++) {
  4571. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4572. len = frag->size;
  4573. mapping = sp->dma_maps[i];
  4574. tnapi->tx_buffers[entry].skb = NULL;
  4575. if (tg3_4g_overflow_test(mapping, len))
  4576. would_hit_hwbug = 1;
  4577. if (tg3_40bit_overflow_test(tp, mapping, len))
  4578. would_hit_hwbug = 1;
  4579. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4580. tg3_set_txd(tnapi, entry, mapping, len,
  4581. base_flags, (i == last)|(mss << 1));
  4582. else
  4583. tg3_set_txd(tnapi, entry, mapping, len,
  4584. base_flags, (i == last));
  4585. entry = NEXT_TX(entry);
  4586. }
  4587. }
  4588. if (would_hit_hwbug) {
  4589. u32 last_plus_one = entry;
  4590. u32 start;
  4591. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4592. start &= (TG3_TX_RING_SIZE - 1);
  4593. /* If the workaround fails due to memory/mapping
  4594. * failure, silently drop this packet.
  4595. */
  4596. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4597. &start, base_flags, mss))
  4598. goto out_unlock;
  4599. entry = start;
  4600. }
  4601. /* Packets are ready, update Tx producer idx local and on card. */
  4602. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4603. tnapi->tx_prod = entry;
  4604. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4605. netif_stop_queue(dev);
  4606. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4607. netif_wake_queue(tp->dev);
  4608. }
  4609. out_unlock:
  4610. mmiowb();
  4611. return NETDEV_TX_OK;
  4612. }
  4613. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4614. int new_mtu)
  4615. {
  4616. dev->mtu = new_mtu;
  4617. if (new_mtu > ETH_DATA_LEN) {
  4618. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4619. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4620. ethtool_op_set_tso(dev, 0);
  4621. }
  4622. else
  4623. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4624. } else {
  4625. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4626. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4627. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4628. }
  4629. }
  4630. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4631. {
  4632. struct tg3 *tp = netdev_priv(dev);
  4633. int err;
  4634. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4635. return -EINVAL;
  4636. if (!netif_running(dev)) {
  4637. /* We'll just catch it later when the
  4638. * device is up'd.
  4639. */
  4640. tg3_set_mtu(dev, tp, new_mtu);
  4641. return 0;
  4642. }
  4643. tg3_phy_stop(tp);
  4644. tg3_netif_stop(tp);
  4645. tg3_full_lock(tp, 1);
  4646. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4647. tg3_set_mtu(dev, tp, new_mtu);
  4648. err = tg3_restart_hw(tp, 0);
  4649. if (!err)
  4650. tg3_netif_start(tp);
  4651. tg3_full_unlock(tp);
  4652. if (!err)
  4653. tg3_phy_start(tp);
  4654. return err;
  4655. }
  4656. static void tg3_rx_prodring_free(struct tg3 *tp,
  4657. struct tg3_rx_prodring_set *tpr)
  4658. {
  4659. int i;
  4660. struct ring_info *rxp;
  4661. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4662. rxp = &tpr->rx_std_buffers[i];
  4663. if (rxp->skb == NULL)
  4664. continue;
  4665. pci_unmap_single(tp->pdev,
  4666. pci_unmap_addr(rxp, mapping),
  4667. tp->rx_pkt_map_sz,
  4668. PCI_DMA_FROMDEVICE);
  4669. dev_kfree_skb_any(rxp->skb);
  4670. rxp->skb = NULL;
  4671. }
  4672. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4673. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4674. rxp = &tpr->rx_jmb_buffers[i];
  4675. if (rxp->skb == NULL)
  4676. continue;
  4677. pci_unmap_single(tp->pdev,
  4678. pci_unmap_addr(rxp, mapping),
  4679. TG3_RX_JMB_MAP_SZ,
  4680. PCI_DMA_FROMDEVICE);
  4681. dev_kfree_skb_any(rxp->skb);
  4682. rxp->skb = NULL;
  4683. }
  4684. }
  4685. }
  4686. /* Initialize tx/rx rings for packet processing.
  4687. *
  4688. * The chip has been shut down and the driver detached from
  4689. * the networking, so no interrupts or new tx packets will
  4690. * end up in the driver. tp->{tx,}lock are held and thus
  4691. * we may not sleep.
  4692. */
  4693. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4694. struct tg3_rx_prodring_set *tpr)
  4695. {
  4696. u32 i, rx_pkt_dma_sz;
  4697. struct tg3_napi *tnapi = &tp->napi[0];
  4698. /* Zero out all descriptors. */
  4699. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4700. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4701. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4702. tp->dev->mtu > ETH_DATA_LEN)
  4703. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4704. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4705. /* Initialize invariants of the rings, we only set this
  4706. * stuff once. This works because the card does not
  4707. * write into the rx buffer posting rings.
  4708. */
  4709. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4710. struct tg3_rx_buffer_desc *rxd;
  4711. rxd = &tpr->rx_std[i];
  4712. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4713. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4714. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4715. (i << RXD_OPAQUE_INDEX_SHIFT));
  4716. }
  4717. /* Now allocate fresh SKBs for each rx ring. */
  4718. for (i = 0; i < tp->rx_pending; i++) {
  4719. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4720. printk(KERN_WARNING PFX
  4721. "%s: Using a smaller RX standard ring, "
  4722. "only %d out of %d buffers were allocated "
  4723. "successfully.\n",
  4724. tp->dev->name, i, tp->rx_pending);
  4725. if (i == 0)
  4726. goto initfail;
  4727. tp->rx_pending = i;
  4728. break;
  4729. }
  4730. }
  4731. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4732. goto done;
  4733. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4734. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4735. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4736. struct tg3_rx_buffer_desc *rxd;
  4737. rxd = &tpr->rx_jmb[i].std;
  4738. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4739. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4740. RXD_FLAG_JUMBO;
  4741. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4742. (i << RXD_OPAQUE_INDEX_SHIFT));
  4743. }
  4744. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4745. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4746. -1, i) < 0) {
  4747. printk(KERN_WARNING PFX
  4748. "%s: Using a smaller RX jumbo ring, "
  4749. "only %d out of %d buffers were "
  4750. "allocated successfully.\n",
  4751. tp->dev->name, i, tp->rx_jumbo_pending);
  4752. if (i == 0)
  4753. goto initfail;
  4754. tp->rx_jumbo_pending = i;
  4755. break;
  4756. }
  4757. }
  4758. }
  4759. done:
  4760. return 0;
  4761. initfail:
  4762. tg3_rx_prodring_free(tp, tpr);
  4763. return -ENOMEM;
  4764. }
  4765. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4766. struct tg3_rx_prodring_set *tpr)
  4767. {
  4768. kfree(tpr->rx_std_buffers);
  4769. tpr->rx_std_buffers = NULL;
  4770. kfree(tpr->rx_jmb_buffers);
  4771. tpr->rx_jmb_buffers = NULL;
  4772. if (tpr->rx_std) {
  4773. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4774. tpr->rx_std, tpr->rx_std_mapping);
  4775. tpr->rx_std = NULL;
  4776. }
  4777. if (tpr->rx_jmb) {
  4778. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4779. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4780. tpr->rx_jmb = NULL;
  4781. }
  4782. }
  4783. static int tg3_rx_prodring_init(struct tg3 *tp,
  4784. struct tg3_rx_prodring_set *tpr)
  4785. {
  4786. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4787. TG3_RX_RING_SIZE, GFP_KERNEL);
  4788. if (!tpr->rx_std_buffers)
  4789. return -ENOMEM;
  4790. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4791. &tpr->rx_std_mapping);
  4792. if (!tpr->rx_std)
  4793. goto err_out;
  4794. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4795. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4796. TG3_RX_JUMBO_RING_SIZE,
  4797. GFP_KERNEL);
  4798. if (!tpr->rx_jmb_buffers)
  4799. goto err_out;
  4800. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4801. TG3_RX_JUMBO_RING_BYTES,
  4802. &tpr->rx_jmb_mapping);
  4803. if (!tpr->rx_jmb)
  4804. goto err_out;
  4805. }
  4806. return 0;
  4807. err_out:
  4808. tg3_rx_prodring_fini(tp, tpr);
  4809. return -ENOMEM;
  4810. }
  4811. /* Free up pending packets in all rx/tx rings.
  4812. *
  4813. * The chip has been shut down and the driver detached from
  4814. * the networking, so no interrupts or new tx packets will
  4815. * end up in the driver. tp->{tx,}lock is not held and we are not
  4816. * in an interrupt context and thus may sleep.
  4817. */
  4818. static void tg3_free_rings(struct tg3 *tp)
  4819. {
  4820. int i, j;
  4821. for (j = 0; j < tp->irq_cnt; j++) {
  4822. struct tg3_napi *tnapi = &tp->napi[j];
  4823. if (!tnapi->tx_buffers)
  4824. continue;
  4825. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4826. struct tx_ring_info *txp;
  4827. struct sk_buff *skb;
  4828. txp = &tnapi->tx_buffers[i];
  4829. skb = txp->skb;
  4830. if (skb == NULL) {
  4831. i++;
  4832. continue;
  4833. }
  4834. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4835. txp->skb = NULL;
  4836. i += skb_shinfo(skb)->nr_frags + 1;
  4837. dev_kfree_skb_any(skb);
  4838. }
  4839. }
  4840. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4841. }
  4842. /* Initialize tx/rx rings for packet processing.
  4843. *
  4844. * The chip has been shut down and the driver detached from
  4845. * the networking, so no interrupts or new tx packets will
  4846. * end up in the driver. tp->{tx,}lock are held and thus
  4847. * we may not sleep.
  4848. */
  4849. static int tg3_init_rings(struct tg3 *tp)
  4850. {
  4851. int i;
  4852. /* Free up all the SKBs. */
  4853. tg3_free_rings(tp);
  4854. for (i = 0; i < tp->irq_cnt; i++) {
  4855. struct tg3_napi *tnapi = &tp->napi[i];
  4856. tnapi->last_tag = 0;
  4857. tnapi->last_irq_tag = 0;
  4858. tnapi->hw_status->status = 0;
  4859. tnapi->hw_status->status_tag = 0;
  4860. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4861. tnapi->tx_prod = 0;
  4862. tnapi->tx_cons = 0;
  4863. if (tnapi->tx_ring)
  4864. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4865. tnapi->rx_rcb_ptr = 0;
  4866. if (tnapi->rx_rcb)
  4867. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4868. }
  4869. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4870. }
  4871. /*
  4872. * Must not be invoked with interrupt sources disabled and
  4873. * the hardware shutdown down.
  4874. */
  4875. static void tg3_free_consistent(struct tg3 *tp)
  4876. {
  4877. int i;
  4878. for (i = 0; i < tp->irq_cnt; i++) {
  4879. struct tg3_napi *tnapi = &tp->napi[i];
  4880. if (tnapi->tx_ring) {
  4881. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4882. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4883. tnapi->tx_ring = NULL;
  4884. }
  4885. kfree(tnapi->tx_buffers);
  4886. tnapi->tx_buffers = NULL;
  4887. if (tnapi->rx_rcb) {
  4888. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4889. tnapi->rx_rcb,
  4890. tnapi->rx_rcb_mapping);
  4891. tnapi->rx_rcb = NULL;
  4892. }
  4893. if (tnapi->hw_status) {
  4894. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4895. tnapi->hw_status,
  4896. tnapi->status_mapping);
  4897. tnapi->hw_status = NULL;
  4898. }
  4899. }
  4900. if (tp->hw_stats) {
  4901. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4902. tp->hw_stats, tp->stats_mapping);
  4903. tp->hw_stats = NULL;
  4904. }
  4905. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4906. }
  4907. /*
  4908. * Must not be invoked with interrupt sources disabled and
  4909. * the hardware shutdown down. Can sleep.
  4910. */
  4911. static int tg3_alloc_consistent(struct tg3 *tp)
  4912. {
  4913. int i;
  4914. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4915. return -ENOMEM;
  4916. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4917. sizeof(struct tg3_hw_stats),
  4918. &tp->stats_mapping);
  4919. if (!tp->hw_stats)
  4920. goto err_out;
  4921. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4922. for (i = 0; i < tp->irq_cnt; i++) {
  4923. struct tg3_napi *tnapi = &tp->napi[i];
  4924. struct tg3_hw_status *sblk;
  4925. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4926. TG3_HW_STATUS_SIZE,
  4927. &tnapi->status_mapping);
  4928. if (!tnapi->hw_status)
  4929. goto err_out;
  4930. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4931. sblk = tnapi->hw_status;
  4932. /*
  4933. * When RSS is enabled, the status block format changes
  4934. * slightly. The "rx_jumbo_consumer", "reserved",
  4935. * and "rx_mini_consumer" members get mapped to the
  4936. * other three rx return ring producer indexes.
  4937. */
  4938. switch (i) {
  4939. default:
  4940. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4941. break;
  4942. case 2:
  4943. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4944. break;
  4945. case 3:
  4946. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4947. break;
  4948. case 4:
  4949. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4950. break;
  4951. }
  4952. /*
  4953. * If multivector RSS is enabled, vector 0 does not handle
  4954. * rx or tx interrupts. Don't allocate any resources for it.
  4955. */
  4956. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4957. continue;
  4958. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4959. TG3_RX_RCB_RING_BYTES(tp),
  4960. &tnapi->rx_rcb_mapping);
  4961. if (!tnapi->rx_rcb)
  4962. goto err_out;
  4963. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4964. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4965. TG3_TX_RING_SIZE, GFP_KERNEL);
  4966. if (!tnapi->tx_buffers)
  4967. goto err_out;
  4968. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  4969. TG3_TX_RING_BYTES,
  4970. &tnapi->tx_desc_mapping);
  4971. if (!tnapi->tx_ring)
  4972. goto err_out;
  4973. }
  4974. return 0;
  4975. err_out:
  4976. tg3_free_consistent(tp);
  4977. return -ENOMEM;
  4978. }
  4979. #define MAX_WAIT_CNT 1000
  4980. /* To stop a block, clear the enable bit and poll till it
  4981. * clears. tp->lock is held.
  4982. */
  4983. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4984. {
  4985. unsigned int i;
  4986. u32 val;
  4987. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4988. switch (ofs) {
  4989. case RCVLSC_MODE:
  4990. case DMAC_MODE:
  4991. case MBFREE_MODE:
  4992. case BUFMGR_MODE:
  4993. case MEMARB_MODE:
  4994. /* We can't enable/disable these bits of the
  4995. * 5705/5750, just say success.
  4996. */
  4997. return 0;
  4998. default:
  4999. break;
  5000. }
  5001. }
  5002. val = tr32(ofs);
  5003. val &= ~enable_bit;
  5004. tw32_f(ofs, val);
  5005. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5006. udelay(100);
  5007. val = tr32(ofs);
  5008. if ((val & enable_bit) == 0)
  5009. break;
  5010. }
  5011. if (i == MAX_WAIT_CNT && !silent) {
  5012. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5013. "ofs=%lx enable_bit=%x\n",
  5014. ofs, enable_bit);
  5015. return -ENODEV;
  5016. }
  5017. return 0;
  5018. }
  5019. /* tp->lock is held. */
  5020. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5021. {
  5022. int i, err;
  5023. tg3_disable_ints(tp);
  5024. tp->rx_mode &= ~RX_MODE_ENABLE;
  5025. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5026. udelay(10);
  5027. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5028. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5029. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5030. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5031. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5032. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5033. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5034. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5035. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5036. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5037. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5038. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5039. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5040. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5041. tw32_f(MAC_MODE, tp->mac_mode);
  5042. udelay(40);
  5043. tp->tx_mode &= ~TX_MODE_ENABLE;
  5044. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5045. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5046. udelay(100);
  5047. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5048. break;
  5049. }
  5050. if (i >= MAX_WAIT_CNT) {
  5051. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5052. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5053. tp->dev->name, tr32(MAC_TX_MODE));
  5054. err |= -ENODEV;
  5055. }
  5056. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5057. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5058. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5059. tw32(FTQ_RESET, 0xffffffff);
  5060. tw32(FTQ_RESET, 0x00000000);
  5061. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5062. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5063. for (i = 0; i < tp->irq_cnt; i++) {
  5064. struct tg3_napi *tnapi = &tp->napi[i];
  5065. if (tnapi->hw_status)
  5066. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5067. }
  5068. if (tp->hw_stats)
  5069. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5070. return err;
  5071. }
  5072. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5073. {
  5074. int i;
  5075. u32 apedata;
  5076. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5077. if (apedata != APE_SEG_SIG_MAGIC)
  5078. return;
  5079. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5080. if (!(apedata & APE_FW_STATUS_READY))
  5081. return;
  5082. /* Wait for up to 1 millisecond for APE to service previous event. */
  5083. for (i = 0; i < 10; i++) {
  5084. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5085. return;
  5086. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5087. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5088. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5089. event | APE_EVENT_STATUS_EVENT_PENDING);
  5090. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5091. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5092. break;
  5093. udelay(100);
  5094. }
  5095. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5096. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5097. }
  5098. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5099. {
  5100. u32 event;
  5101. u32 apedata;
  5102. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5103. return;
  5104. switch (kind) {
  5105. case RESET_KIND_INIT:
  5106. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5107. APE_HOST_SEG_SIG_MAGIC);
  5108. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5109. APE_HOST_SEG_LEN_MAGIC);
  5110. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5111. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5112. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5113. APE_HOST_DRIVER_ID_MAGIC);
  5114. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5115. APE_HOST_BEHAV_NO_PHYLOCK);
  5116. event = APE_EVENT_STATUS_STATE_START;
  5117. break;
  5118. case RESET_KIND_SHUTDOWN:
  5119. /* With the interface we are currently using,
  5120. * APE does not track driver state. Wiping
  5121. * out the HOST SEGMENT SIGNATURE forces
  5122. * the APE to assume OS absent status.
  5123. */
  5124. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5125. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5126. break;
  5127. case RESET_KIND_SUSPEND:
  5128. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5129. break;
  5130. default:
  5131. return;
  5132. }
  5133. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5134. tg3_ape_send_event(tp, event);
  5135. }
  5136. /* tp->lock is held. */
  5137. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5138. {
  5139. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5140. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5141. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5142. switch (kind) {
  5143. case RESET_KIND_INIT:
  5144. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5145. DRV_STATE_START);
  5146. break;
  5147. case RESET_KIND_SHUTDOWN:
  5148. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5149. DRV_STATE_UNLOAD);
  5150. break;
  5151. case RESET_KIND_SUSPEND:
  5152. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5153. DRV_STATE_SUSPEND);
  5154. break;
  5155. default:
  5156. break;
  5157. }
  5158. }
  5159. if (kind == RESET_KIND_INIT ||
  5160. kind == RESET_KIND_SUSPEND)
  5161. tg3_ape_driver_state_change(tp, kind);
  5162. }
  5163. /* tp->lock is held. */
  5164. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5165. {
  5166. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5167. switch (kind) {
  5168. case RESET_KIND_INIT:
  5169. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5170. DRV_STATE_START_DONE);
  5171. break;
  5172. case RESET_KIND_SHUTDOWN:
  5173. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5174. DRV_STATE_UNLOAD_DONE);
  5175. break;
  5176. default:
  5177. break;
  5178. }
  5179. }
  5180. if (kind == RESET_KIND_SHUTDOWN)
  5181. tg3_ape_driver_state_change(tp, kind);
  5182. }
  5183. /* tp->lock is held. */
  5184. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5185. {
  5186. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5187. switch (kind) {
  5188. case RESET_KIND_INIT:
  5189. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5190. DRV_STATE_START);
  5191. break;
  5192. case RESET_KIND_SHUTDOWN:
  5193. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5194. DRV_STATE_UNLOAD);
  5195. break;
  5196. case RESET_KIND_SUSPEND:
  5197. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5198. DRV_STATE_SUSPEND);
  5199. break;
  5200. default:
  5201. break;
  5202. }
  5203. }
  5204. }
  5205. static int tg3_poll_fw(struct tg3 *tp)
  5206. {
  5207. int i;
  5208. u32 val;
  5209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5210. /* Wait up to 20ms for init done. */
  5211. for (i = 0; i < 200; i++) {
  5212. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5213. return 0;
  5214. udelay(100);
  5215. }
  5216. return -ENODEV;
  5217. }
  5218. /* Wait for firmware initialization to complete. */
  5219. for (i = 0; i < 100000; i++) {
  5220. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5221. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5222. break;
  5223. udelay(10);
  5224. }
  5225. /* Chip might not be fitted with firmware. Some Sun onboard
  5226. * parts are configured like that. So don't signal the timeout
  5227. * of the above loop as an error, but do report the lack of
  5228. * running firmware once.
  5229. */
  5230. if (i >= 100000 &&
  5231. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5232. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5233. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5234. tp->dev->name);
  5235. }
  5236. return 0;
  5237. }
  5238. /* Save PCI command register before chip reset */
  5239. static void tg3_save_pci_state(struct tg3 *tp)
  5240. {
  5241. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5242. }
  5243. /* Restore PCI state after chip reset */
  5244. static void tg3_restore_pci_state(struct tg3 *tp)
  5245. {
  5246. u32 val;
  5247. /* Re-enable indirect register accesses. */
  5248. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5249. tp->misc_host_ctrl);
  5250. /* Set MAX PCI retry to zero. */
  5251. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5252. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5253. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5254. val |= PCISTATE_RETRY_SAME_DMA;
  5255. /* Allow reads and writes to the APE register and memory space. */
  5256. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5257. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5258. PCISTATE_ALLOW_APE_SHMEM_WR;
  5259. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5260. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5261. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5262. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5263. pcie_set_readrq(tp->pdev, 4096);
  5264. else {
  5265. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5266. tp->pci_cacheline_sz);
  5267. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5268. tp->pci_lat_timer);
  5269. }
  5270. }
  5271. /* Make sure PCI-X relaxed ordering bit is clear. */
  5272. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5273. u16 pcix_cmd;
  5274. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5275. &pcix_cmd);
  5276. pcix_cmd &= ~PCI_X_CMD_ERO;
  5277. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5278. pcix_cmd);
  5279. }
  5280. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5281. /* Chip reset on 5780 will reset MSI enable bit,
  5282. * so need to restore it.
  5283. */
  5284. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5285. u16 ctrl;
  5286. pci_read_config_word(tp->pdev,
  5287. tp->msi_cap + PCI_MSI_FLAGS,
  5288. &ctrl);
  5289. pci_write_config_word(tp->pdev,
  5290. tp->msi_cap + PCI_MSI_FLAGS,
  5291. ctrl | PCI_MSI_FLAGS_ENABLE);
  5292. val = tr32(MSGINT_MODE);
  5293. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5294. }
  5295. }
  5296. }
  5297. static void tg3_stop_fw(struct tg3 *);
  5298. /* tp->lock is held. */
  5299. static int tg3_chip_reset(struct tg3 *tp)
  5300. {
  5301. u32 val;
  5302. void (*write_op)(struct tg3 *, u32, u32);
  5303. int i, err;
  5304. tg3_nvram_lock(tp);
  5305. tg3_mdio_stop(tp);
  5306. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5307. /* No matching tg3_nvram_unlock() after this because
  5308. * chip reset below will undo the nvram lock.
  5309. */
  5310. tp->nvram_lock_cnt = 0;
  5311. /* GRC_MISC_CFG core clock reset will clear the memory
  5312. * enable bit in PCI register 4 and the MSI enable bit
  5313. * on some chips, so we save relevant registers here.
  5314. */
  5315. tg3_save_pci_state(tp);
  5316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5317. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5318. tw32(GRC_FASTBOOT_PC, 0);
  5319. /*
  5320. * We must avoid the readl() that normally takes place.
  5321. * It locks machines, causes machine checks, and other
  5322. * fun things. So, temporarily disable the 5701
  5323. * hardware workaround, while we do the reset.
  5324. */
  5325. write_op = tp->write32;
  5326. if (write_op == tg3_write_flush_reg32)
  5327. tp->write32 = tg3_write32;
  5328. /* Prevent the irq handler from reading or writing PCI registers
  5329. * during chip reset when the memory enable bit in the PCI command
  5330. * register may be cleared. The chip does not generate interrupt
  5331. * at this time, but the irq handler may still be called due to irq
  5332. * sharing or irqpoll.
  5333. */
  5334. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5335. for (i = 0; i < tp->irq_cnt; i++) {
  5336. struct tg3_napi *tnapi = &tp->napi[i];
  5337. if (tnapi->hw_status) {
  5338. tnapi->hw_status->status = 0;
  5339. tnapi->hw_status->status_tag = 0;
  5340. }
  5341. tnapi->last_tag = 0;
  5342. tnapi->last_irq_tag = 0;
  5343. }
  5344. smp_mb();
  5345. for (i = 0; i < tp->irq_cnt; i++)
  5346. synchronize_irq(tp->napi[i].irq_vec);
  5347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5348. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5349. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5350. }
  5351. /* do the reset */
  5352. val = GRC_MISC_CFG_CORECLK_RESET;
  5353. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5354. if (tr32(0x7e2c) == 0x60) {
  5355. tw32(0x7e2c, 0x20);
  5356. }
  5357. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5358. tw32(GRC_MISC_CFG, (1 << 29));
  5359. val |= (1 << 29);
  5360. }
  5361. }
  5362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5363. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5364. tw32(GRC_VCPU_EXT_CTRL,
  5365. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5366. }
  5367. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5368. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5369. tw32(GRC_MISC_CFG, val);
  5370. /* restore 5701 hardware bug workaround write method */
  5371. tp->write32 = write_op;
  5372. /* Unfortunately, we have to delay before the PCI read back.
  5373. * Some 575X chips even will not respond to a PCI cfg access
  5374. * when the reset command is given to the chip.
  5375. *
  5376. * How do these hardware designers expect things to work
  5377. * properly if the PCI write is posted for a long period
  5378. * of time? It is always necessary to have some method by
  5379. * which a register read back can occur to push the write
  5380. * out which does the reset.
  5381. *
  5382. * For most tg3 variants the trick below was working.
  5383. * Ho hum...
  5384. */
  5385. udelay(120);
  5386. /* Flush PCI posted writes. The normal MMIO registers
  5387. * are inaccessible at this time so this is the only
  5388. * way to make this reliably (actually, this is no longer
  5389. * the case, see above). I tried to use indirect
  5390. * register read/write but this upset some 5701 variants.
  5391. */
  5392. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5393. udelay(120);
  5394. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5395. u16 val16;
  5396. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5397. int i;
  5398. u32 cfg_val;
  5399. /* Wait for link training to complete. */
  5400. for (i = 0; i < 5000; i++)
  5401. udelay(100);
  5402. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5403. pci_write_config_dword(tp->pdev, 0xc4,
  5404. cfg_val | (1 << 15));
  5405. }
  5406. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5407. pci_read_config_word(tp->pdev,
  5408. tp->pcie_cap + PCI_EXP_DEVCTL,
  5409. &val16);
  5410. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5411. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5412. /*
  5413. * Older PCIe devices only support the 128 byte
  5414. * MPS setting. Enforce the restriction.
  5415. */
  5416. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5417. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5418. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5419. pci_write_config_word(tp->pdev,
  5420. tp->pcie_cap + PCI_EXP_DEVCTL,
  5421. val16);
  5422. pcie_set_readrq(tp->pdev, 4096);
  5423. /* Clear error status */
  5424. pci_write_config_word(tp->pdev,
  5425. tp->pcie_cap + PCI_EXP_DEVSTA,
  5426. PCI_EXP_DEVSTA_CED |
  5427. PCI_EXP_DEVSTA_NFED |
  5428. PCI_EXP_DEVSTA_FED |
  5429. PCI_EXP_DEVSTA_URD);
  5430. }
  5431. tg3_restore_pci_state(tp);
  5432. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5433. val = 0;
  5434. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5435. val = tr32(MEMARB_MODE);
  5436. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5437. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5438. tg3_stop_fw(tp);
  5439. tw32(0x5000, 0x400);
  5440. }
  5441. tw32(GRC_MODE, tp->grc_mode);
  5442. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5443. val = tr32(0xc4);
  5444. tw32(0xc4, val | (1 << 15));
  5445. }
  5446. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5448. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5449. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5450. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5451. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5452. }
  5453. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5454. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5455. tw32_f(MAC_MODE, tp->mac_mode);
  5456. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5457. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5458. tw32_f(MAC_MODE, tp->mac_mode);
  5459. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5460. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5461. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5462. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5463. tw32_f(MAC_MODE, tp->mac_mode);
  5464. } else
  5465. tw32_f(MAC_MODE, 0);
  5466. udelay(40);
  5467. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5468. err = tg3_poll_fw(tp);
  5469. if (err)
  5470. return err;
  5471. tg3_mdio_start(tp);
  5472. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5473. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5474. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5475. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5476. val = tr32(0x7c00);
  5477. tw32(0x7c00, val | (1 << 25));
  5478. }
  5479. /* Reprobe ASF enable state. */
  5480. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5481. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5482. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5483. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5484. u32 nic_cfg;
  5485. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5486. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5487. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5488. tp->last_event_jiffies = jiffies;
  5489. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5490. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5491. }
  5492. }
  5493. return 0;
  5494. }
  5495. /* tp->lock is held. */
  5496. static void tg3_stop_fw(struct tg3 *tp)
  5497. {
  5498. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5499. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5500. /* Wait for RX cpu to ACK the previous event. */
  5501. tg3_wait_for_event_ack(tp);
  5502. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5503. tg3_generate_fw_event(tp);
  5504. /* Wait for RX cpu to ACK this event. */
  5505. tg3_wait_for_event_ack(tp);
  5506. }
  5507. }
  5508. /* tp->lock is held. */
  5509. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5510. {
  5511. int err;
  5512. tg3_stop_fw(tp);
  5513. tg3_write_sig_pre_reset(tp, kind);
  5514. tg3_abort_hw(tp, silent);
  5515. err = tg3_chip_reset(tp);
  5516. __tg3_set_mac_addr(tp, 0);
  5517. tg3_write_sig_legacy(tp, kind);
  5518. tg3_write_sig_post_reset(tp, kind);
  5519. if (err)
  5520. return err;
  5521. return 0;
  5522. }
  5523. #define RX_CPU_SCRATCH_BASE 0x30000
  5524. #define RX_CPU_SCRATCH_SIZE 0x04000
  5525. #define TX_CPU_SCRATCH_BASE 0x34000
  5526. #define TX_CPU_SCRATCH_SIZE 0x04000
  5527. /* tp->lock is held. */
  5528. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5529. {
  5530. int i;
  5531. BUG_ON(offset == TX_CPU_BASE &&
  5532. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5534. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5535. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5536. return 0;
  5537. }
  5538. if (offset == RX_CPU_BASE) {
  5539. for (i = 0; i < 10000; i++) {
  5540. tw32(offset + CPU_STATE, 0xffffffff);
  5541. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5542. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5543. break;
  5544. }
  5545. tw32(offset + CPU_STATE, 0xffffffff);
  5546. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5547. udelay(10);
  5548. } else {
  5549. for (i = 0; i < 10000; i++) {
  5550. tw32(offset + CPU_STATE, 0xffffffff);
  5551. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5552. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5553. break;
  5554. }
  5555. }
  5556. if (i >= 10000) {
  5557. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5558. "and %s CPU\n",
  5559. tp->dev->name,
  5560. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5561. return -ENODEV;
  5562. }
  5563. /* Clear firmware's nvram arbitration. */
  5564. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5565. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5566. return 0;
  5567. }
  5568. struct fw_info {
  5569. unsigned int fw_base;
  5570. unsigned int fw_len;
  5571. const __be32 *fw_data;
  5572. };
  5573. /* tp->lock is held. */
  5574. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5575. int cpu_scratch_size, struct fw_info *info)
  5576. {
  5577. int err, lock_err, i;
  5578. void (*write_op)(struct tg3 *, u32, u32);
  5579. if (cpu_base == TX_CPU_BASE &&
  5580. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5581. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5582. "TX cpu firmware on %s which is 5705.\n",
  5583. tp->dev->name);
  5584. return -EINVAL;
  5585. }
  5586. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5587. write_op = tg3_write_mem;
  5588. else
  5589. write_op = tg3_write_indirect_reg32;
  5590. /* It is possible that bootcode is still loading at this point.
  5591. * Get the nvram lock first before halting the cpu.
  5592. */
  5593. lock_err = tg3_nvram_lock(tp);
  5594. err = tg3_halt_cpu(tp, cpu_base);
  5595. if (!lock_err)
  5596. tg3_nvram_unlock(tp);
  5597. if (err)
  5598. goto out;
  5599. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5600. write_op(tp, cpu_scratch_base + i, 0);
  5601. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5602. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5603. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5604. write_op(tp, (cpu_scratch_base +
  5605. (info->fw_base & 0xffff) +
  5606. (i * sizeof(u32))),
  5607. be32_to_cpu(info->fw_data[i]));
  5608. err = 0;
  5609. out:
  5610. return err;
  5611. }
  5612. /* tp->lock is held. */
  5613. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5614. {
  5615. struct fw_info info;
  5616. const __be32 *fw_data;
  5617. int err, i;
  5618. fw_data = (void *)tp->fw->data;
  5619. /* Firmware blob starts with version numbers, followed by
  5620. start address and length. We are setting complete length.
  5621. length = end_address_of_bss - start_address_of_text.
  5622. Remainder is the blob to be loaded contiguously
  5623. from start address. */
  5624. info.fw_base = be32_to_cpu(fw_data[1]);
  5625. info.fw_len = tp->fw->size - 12;
  5626. info.fw_data = &fw_data[3];
  5627. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5628. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5629. &info);
  5630. if (err)
  5631. return err;
  5632. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5633. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5634. &info);
  5635. if (err)
  5636. return err;
  5637. /* Now startup only the RX cpu. */
  5638. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5639. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5640. for (i = 0; i < 5; i++) {
  5641. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5642. break;
  5643. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5644. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5645. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5646. udelay(1000);
  5647. }
  5648. if (i >= 5) {
  5649. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5650. "to set RX CPU PC, is %08x should be %08x\n",
  5651. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5652. info.fw_base);
  5653. return -ENODEV;
  5654. }
  5655. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5656. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5657. return 0;
  5658. }
  5659. /* 5705 needs a special version of the TSO firmware. */
  5660. /* tp->lock is held. */
  5661. static int tg3_load_tso_firmware(struct tg3 *tp)
  5662. {
  5663. struct fw_info info;
  5664. const __be32 *fw_data;
  5665. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5666. int err, i;
  5667. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5668. return 0;
  5669. fw_data = (void *)tp->fw->data;
  5670. /* Firmware blob starts with version numbers, followed by
  5671. start address and length. We are setting complete length.
  5672. length = end_address_of_bss - start_address_of_text.
  5673. Remainder is the blob to be loaded contiguously
  5674. from start address. */
  5675. info.fw_base = be32_to_cpu(fw_data[1]);
  5676. cpu_scratch_size = tp->fw_len;
  5677. info.fw_len = tp->fw->size - 12;
  5678. info.fw_data = &fw_data[3];
  5679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5680. cpu_base = RX_CPU_BASE;
  5681. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5682. } else {
  5683. cpu_base = TX_CPU_BASE;
  5684. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5685. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5686. }
  5687. err = tg3_load_firmware_cpu(tp, cpu_base,
  5688. cpu_scratch_base, cpu_scratch_size,
  5689. &info);
  5690. if (err)
  5691. return err;
  5692. /* Now startup the cpu. */
  5693. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5694. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5695. for (i = 0; i < 5; i++) {
  5696. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5697. break;
  5698. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5699. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5700. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5701. udelay(1000);
  5702. }
  5703. if (i >= 5) {
  5704. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5705. "to set CPU PC, is %08x should be %08x\n",
  5706. tp->dev->name, tr32(cpu_base + CPU_PC),
  5707. info.fw_base);
  5708. return -ENODEV;
  5709. }
  5710. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5711. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5712. return 0;
  5713. }
  5714. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5715. {
  5716. struct tg3 *tp = netdev_priv(dev);
  5717. struct sockaddr *addr = p;
  5718. int err = 0, skip_mac_1 = 0;
  5719. if (!is_valid_ether_addr(addr->sa_data))
  5720. return -EINVAL;
  5721. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5722. if (!netif_running(dev))
  5723. return 0;
  5724. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5725. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5726. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5727. addr0_low = tr32(MAC_ADDR_0_LOW);
  5728. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5729. addr1_low = tr32(MAC_ADDR_1_LOW);
  5730. /* Skip MAC addr 1 if ASF is using it. */
  5731. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5732. !(addr1_high == 0 && addr1_low == 0))
  5733. skip_mac_1 = 1;
  5734. }
  5735. spin_lock_bh(&tp->lock);
  5736. __tg3_set_mac_addr(tp, skip_mac_1);
  5737. spin_unlock_bh(&tp->lock);
  5738. return err;
  5739. }
  5740. /* tp->lock is held. */
  5741. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5742. dma_addr_t mapping, u32 maxlen_flags,
  5743. u32 nic_addr)
  5744. {
  5745. tg3_write_mem(tp,
  5746. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5747. ((u64) mapping >> 32));
  5748. tg3_write_mem(tp,
  5749. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5750. ((u64) mapping & 0xffffffff));
  5751. tg3_write_mem(tp,
  5752. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5753. maxlen_flags);
  5754. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5755. tg3_write_mem(tp,
  5756. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5757. nic_addr);
  5758. }
  5759. static void __tg3_set_rx_mode(struct net_device *);
  5760. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5761. {
  5762. int i;
  5763. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5764. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5765. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5766. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5767. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5768. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5769. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5770. } else {
  5771. tw32(HOSTCC_TXCOL_TICKS, 0);
  5772. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5773. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5774. tw32(HOSTCC_RXCOL_TICKS, 0);
  5775. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5776. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5777. }
  5778. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5779. u32 val = ec->stats_block_coalesce_usecs;
  5780. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5781. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5782. if (!netif_carrier_ok(tp->dev))
  5783. val = 0;
  5784. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5785. }
  5786. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5787. u32 reg;
  5788. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5789. tw32(reg, ec->rx_coalesce_usecs);
  5790. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5791. tw32(reg, ec->tx_coalesce_usecs);
  5792. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5793. tw32(reg, ec->rx_max_coalesced_frames);
  5794. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5795. tw32(reg, ec->tx_max_coalesced_frames);
  5796. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5797. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5798. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5799. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5800. }
  5801. for (; i < tp->irq_max - 1; i++) {
  5802. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5803. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5804. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5805. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5806. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5807. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5808. }
  5809. }
  5810. /* tp->lock is held. */
  5811. static void tg3_rings_reset(struct tg3 *tp)
  5812. {
  5813. int i;
  5814. u32 stblk, txrcb, rxrcb, limit;
  5815. struct tg3_napi *tnapi = &tp->napi[0];
  5816. /* Disable all transmit rings but the first. */
  5817. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5818. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5819. else
  5820. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5821. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5822. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5823. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5824. BDINFO_FLAGS_DISABLED);
  5825. /* Disable all receive return rings but the first. */
  5826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5827. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5828. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5829. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5830. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5831. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5832. else
  5833. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5834. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5835. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5836. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5837. BDINFO_FLAGS_DISABLED);
  5838. /* Disable interrupts */
  5839. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5840. /* Zero mailbox registers. */
  5841. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5842. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5843. tp->napi[i].tx_prod = 0;
  5844. tp->napi[i].tx_cons = 0;
  5845. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5846. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5847. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5848. }
  5849. } else {
  5850. tp->napi[0].tx_prod = 0;
  5851. tp->napi[0].tx_cons = 0;
  5852. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5853. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5854. }
  5855. /* Make sure the NIC-based send BD rings are disabled. */
  5856. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5857. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5858. for (i = 0; i < 16; i++)
  5859. tw32_tx_mbox(mbox + i * 8, 0);
  5860. }
  5861. txrcb = NIC_SRAM_SEND_RCB;
  5862. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5863. /* Clear status block in ram. */
  5864. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5865. /* Set status block DMA address */
  5866. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5867. ((u64) tnapi->status_mapping >> 32));
  5868. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5869. ((u64) tnapi->status_mapping & 0xffffffff));
  5870. if (tnapi->tx_ring) {
  5871. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5872. (TG3_TX_RING_SIZE <<
  5873. BDINFO_FLAGS_MAXLEN_SHIFT),
  5874. NIC_SRAM_TX_BUFFER_DESC);
  5875. txrcb += TG3_BDINFO_SIZE;
  5876. }
  5877. if (tnapi->rx_rcb) {
  5878. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5879. (TG3_RX_RCB_RING_SIZE(tp) <<
  5880. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5881. rxrcb += TG3_BDINFO_SIZE;
  5882. }
  5883. stblk = HOSTCC_STATBLCK_RING1;
  5884. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5885. u64 mapping = (u64)tnapi->status_mapping;
  5886. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5887. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5888. /* Clear status block in ram. */
  5889. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5890. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5891. (TG3_TX_RING_SIZE <<
  5892. BDINFO_FLAGS_MAXLEN_SHIFT),
  5893. NIC_SRAM_TX_BUFFER_DESC);
  5894. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5895. (TG3_RX_RCB_RING_SIZE(tp) <<
  5896. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5897. stblk += 8;
  5898. txrcb += TG3_BDINFO_SIZE;
  5899. rxrcb += TG3_BDINFO_SIZE;
  5900. }
  5901. }
  5902. /* tp->lock is held. */
  5903. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5904. {
  5905. u32 val, rdmac_mode;
  5906. int i, err, limit;
  5907. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5908. tg3_disable_ints(tp);
  5909. tg3_stop_fw(tp);
  5910. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5911. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5912. tg3_abort_hw(tp, 1);
  5913. }
  5914. if (reset_phy &&
  5915. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5916. tg3_phy_reset(tp);
  5917. err = tg3_chip_reset(tp);
  5918. if (err)
  5919. return err;
  5920. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5921. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5922. val = tr32(TG3_CPMU_CTRL);
  5923. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5924. tw32(TG3_CPMU_CTRL, val);
  5925. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5926. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5927. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5928. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5929. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5930. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5931. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5932. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5933. val = tr32(TG3_CPMU_HST_ACC);
  5934. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5935. val |= CPMU_HST_ACC_MACCLK_6_25;
  5936. tw32(TG3_CPMU_HST_ACC, val);
  5937. }
  5938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5939. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5940. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5941. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5942. tw32(PCIE_PWR_MGMT_THRESH, val);
  5943. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5944. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5945. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5946. }
  5947. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5948. val = tr32(TG3_PCIE_LNKCTL);
  5949. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5950. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5951. else
  5952. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5953. tw32(TG3_PCIE_LNKCTL, val);
  5954. }
  5955. /* This works around an issue with Athlon chipsets on
  5956. * B3 tigon3 silicon. This bit has no effect on any
  5957. * other revision. But do not set this on PCI Express
  5958. * chips and don't even touch the clocks if the CPMU is present.
  5959. */
  5960. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5961. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5962. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5963. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5964. }
  5965. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5966. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5967. val = tr32(TG3PCI_PCISTATE);
  5968. val |= PCISTATE_RETRY_SAME_DMA;
  5969. tw32(TG3PCI_PCISTATE, val);
  5970. }
  5971. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5972. /* Allow reads and writes to the
  5973. * APE register and memory space.
  5974. */
  5975. val = tr32(TG3PCI_PCISTATE);
  5976. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5977. PCISTATE_ALLOW_APE_SHMEM_WR;
  5978. tw32(TG3PCI_PCISTATE, val);
  5979. }
  5980. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5981. /* Enable some hw fixes. */
  5982. val = tr32(TG3PCI_MSI_DATA);
  5983. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5984. tw32(TG3PCI_MSI_DATA, val);
  5985. }
  5986. /* Descriptor ring init may make accesses to the
  5987. * NIC SRAM area to setup the TX descriptors, so we
  5988. * can only do this after the hardware has been
  5989. * successfully reset.
  5990. */
  5991. err = tg3_init_rings(tp);
  5992. if (err)
  5993. return err;
  5994. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5995. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  5996. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5997. /* This value is determined during the probe time DMA
  5998. * engine test, tg3_test_dma.
  5999. */
  6000. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6001. }
  6002. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6003. GRC_MODE_4X_NIC_SEND_RINGS |
  6004. GRC_MODE_NO_TX_PHDR_CSUM |
  6005. GRC_MODE_NO_RX_PHDR_CSUM);
  6006. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6007. /* Pseudo-header checksum is done by hardware logic and not
  6008. * the offload processers, so make the chip do the pseudo-
  6009. * header checksums on receive. For transmit it is more
  6010. * convenient to do the pseudo-header checksum in software
  6011. * as Linux does that on transmit for us in all cases.
  6012. */
  6013. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6014. tw32(GRC_MODE,
  6015. tp->grc_mode |
  6016. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6017. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6018. val = tr32(GRC_MISC_CFG);
  6019. val &= ~0xff;
  6020. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6021. tw32(GRC_MISC_CFG, val);
  6022. /* Initialize MBUF/DESC pool. */
  6023. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6024. /* Do nothing. */
  6025. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6026. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6028. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6029. else
  6030. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6031. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6032. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6033. }
  6034. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6035. int fw_len;
  6036. fw_len = tp->fw_len;
  6037. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6038. tw32(BUFMGR_MB_POOL_ADDR,
  6039. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6040. tw32(BUFMGR_MB_POOL_SIZE,
  6041. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6042. }
  6043. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6044. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6045. tp->bufmgr_config.mbuf_read_dma_low_water);
  6046. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6047. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6048. tw32(BUFMGR_MB_HIGH_WATER,
  6049. tp->bufmgr_config.mbuf_high_water);
  6050. } else {
  6051. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6052. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6053. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6054. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6055. tw32(BUFMGR_MB_HIGH_WATER,
  6056. tp->bufmgr_config.mbuf_high_water_jumbo);
  6057. }
  6058. tw32(BUFMGR_DMA_LOW_WATER,
  6059. tp->bufmgr_config.dma_low_water);
  6060. tw32(BUFMGR_DMA_HIGH_WATER,
  6061. tp->bufmgr_config.dma_high_water);
  6062. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6063. for (i = 0; i < 2000; i++) {
  6064. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6065. break;
  6066. udelay(10);
  6067. }
  6068. if (i >= 2000) {
  6069. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6070. tp->dev->name);
  6071. return -ENODEV;
  6072. }
  6073. /* Setup replenish threshold. */
  6074. val = tp->rx_pending / 8;
  6075. if (val == 0)
  6076. val = 1;
  6077. else if (val > tp->rx_std_max_post)
  6078. val = tp->rx_std_max_post;
  6079. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6080. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6081. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6082. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6083. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6084. }
  6085. tw32(RCVBDI_STD_THRESH, val);
  6086. /* Initialize TG3_BDINFO's at:
  6087. * RCVDBDI_STD_BD: standard eth size rx ring
  6088. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6089. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6090. *
  6091. * like so:
  6092. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6093. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6094. * ring attribute flags
  6095. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6096. *
  6097. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6098. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6099. *
  6100. * The size of each ring is fixed in the firmware, but the location is
  6101. * configurable.
  6102. */
  6103. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6104. ((u64) tpr->rx_std_mapping >> 32));
  6105. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6106. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6107. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6108. NIC_SRAM_RX_BUFFER_DESC);
  6109. /* Disable the mini ring */
  6110. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6111. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6112. BDINFO_FLAGS_DISABLED);
  6113. /* Program the jumbo buffer descriptor ring control
  6114. * blocks on those devices that have them.
  6115. */
  6116. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6117. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6118. /* Setup replenish threshold. */
  6119. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6120. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6121. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6122. ((u64) tpr->rx_jmb_mapping >> 32));
  6123. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6124. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6125. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6126. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6127. BDINFO_FLAGS_USE_EXT_RECV);
  6128. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6129. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6130. } else {
  6131. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6132. BDINFO_FLAGS_DISABLED);
  6133. }
  6134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6135. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6136. (RX_STD_MAX_SIZE << 2);
  6137. else
  6138. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6139. } else
  6140. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6141. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6142. tpr->rx_std_ptr = tp->rx_pending;
  6143. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6144. tpr->rx_std_ptr);
  6145. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6146. tp->rx_jumbo_pending : 0;
  6147. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6148. tpr->rx_jmb_ptr);
  6149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6150. tw32(STD_REPLENISH_LWM, 32);
  6151. tw32(JMB_REPLENISH_LWM, 16);
  6152. }
  6153. tg3_rings_reset(tp);
  6154. /* Initialize MAC address and backoff seed. */
  6155. __tg3_set_mac_addr(tp, 0);
  6156. /* MTU + ethernet header + FCS + optional VLAN tag */
  6157. tw32(MAC_RX_MTU_SIZE,
  6158. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6159. /* The slot time is changed by tg3_setup_phy if we
  6160. * run at gigabit with half duplex.
  6161. */
  6162. tw32(MAC_TX_LENGTHS,
  6163. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6164. (6 << TX_LENGTHS_IPG_SHIFT) |
  6165. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6166. /* Receive rules. */
  6167. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6168. tw32(RCVLPC_CONFIG, 0x0181);
  6169. /* Calculate RDMAC_MODE setting early, we need it to determine
  6170. * the RCVLPC_STATE_ENABLE mask.
  6171. */
  6172. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6173. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6174. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6175. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6176. RDMAC_MODE_LNGREAD_ENAB);
  6177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6180. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6181. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6182. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6183. /* If statement applies to 5705 and 5750 PCI devices only */
  6184. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6185. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6186. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6187. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6189. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6190. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6191. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6192. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6193. }
  6194. }
  6195. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6196. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6197. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6198. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6201. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6202. /* Receive/send statistics. */
  6203. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6204. val = tr32(RCVLPC_STATS_ENABLE);
  6205. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6206. tw32(RCVLPC_STATS_ENABLE, val);
  6207. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6208. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6209. val = tr32(RCVLPC_STATS_ENABLE);
  6210. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6211. tw32(RCVLPC_STATS_ENABLE, val);
  6212. } else {
  6213. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6214. }
  6215. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6216. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6217. tw32(SNDDATAI_STATSCTRL,
  6218. (SNDDATAI_SCTRL_ENABLE |
  6219. SNDDATAI_SCTRL_FASTUPD));
  6220. /* Setup host coalescing engine. */
  6221. tw32(HOSTCC_MODE, 0);
  6222. for (i = 0; i < 2000; i++) {
  6223. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6224. break;
  6225. udelay(10);
  6226. }
  6227. __tg3_set_coalesce(tp, &tp->coal);
  6228. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6229. /* Status/statistics block address. See tg3_timer,
  6230. * the tg3_periodic_fetch_stats call there, and
  6231. * tg3_get_stats to see how this works for 5705/5750 chips.
  6232. */
  6233. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6234. ((u64) tp->stats_mapping >> 32));
  6235. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6236. ((u64) tp->stats_mapping & 0xffffffff));
  6237. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6238. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6239. /* Clear statistics and status block memory areas */
  6240. for (i = NIC_SRAM_STATS_BLK;
  6241. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6242. i += sizeof(u32)) {
  6243. tg3_write_mem(tp, i, 0);
  6244. udelay(40);
  6245. }
  6246. }
  6247. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6248. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6249. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6250. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6251. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6252. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6253. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6254. /* reset to prevent losing 1st rx packet intermittently */
  6255. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6256. udelay(10);
  6257. }
  6258. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6259. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6260. else
  6261. tp->mac_mode = 0;
  6262. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6263. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6264. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6265. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6266. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6267. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6268. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6269. udelay(40);
  6270. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6271. * If TG3_FLG2_IS_NIC is zero, we should read the
  6272. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6273. * whether used as inputs or outputs, are set by boot code after
  6274. * reset.
  6275. */
  6276. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6277. u32 gpio_mask;
  6278. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6279. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6280. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6281. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6282. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6283. GRC_LCLCTRL_GPIO_OUTPUT3;
  6284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6285. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6286. tp->grc_local_ctrl &= ~gpio_mask;
  6287. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6288. /* GPIO1 must be driven high for eeprom write protect */
  6289. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6290. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6291. GRC_LCLCTRL_GPIO_OUTPUT1);
  6292. }
  6293. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6294. udelay(100);
  6295. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6296. val = tr32(MSGINT_MODE);
  6297. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6298. tw32(MSGINT_MODE, val);
  6299. }
  6300. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6301. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6302. udelay(40);
  6303. }
  6304. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6305. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6306. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6307. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6308. WDMAC_MODE_LNGREAD_ENAB);
  6309. /* If statement applies to 5705 and 5750 PCI devices only */
  6310. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6311. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6313. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6314. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6315. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6316. /* nothing */
  6317. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6318. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6319. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6320. val |= WDMAC_MODE_RX_ACCEL;
  6321. }
  6322. }
  6323. /* Enable host coalescing bug fix */
  6324. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6325. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6326. tw32_f(WDMAC_MODE, val);
  6327. udelay(40);
  6328. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6329. u16 pcix_cmd;
  6330. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6331. &pcix_cmd);
  6332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6333. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6334. pcix_cmd |= PCI_X_CMD_READ_2K;
  6335. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6336. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6337. pcix_cmd |= PCI_X_CMD_READ_2K;
  6338. }
  6339. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6340. pcix_cmd);
  6341. }
  6342. tw32_f(RDMAC_MODE, rdmac_mode);
  6343. udelay(40);
  6344. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6345. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6346. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6348. tw32(SNDDATAC_MODE,
  6349. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6350. else
  6351. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6352. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6353. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6354. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6355. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6356. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6357. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6358. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6359. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6360. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6361. tw32(SNDBDI_MODE, val);
  6362. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6363. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6364. err = tg3_load_5701_a0_firmware_fix(tp);
  6365. if (err)
  6366. return err;
  6367. }
  6368. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6369. err = tg3_load_tso_firmware(tp);
  6370. if (err)
  6371. return err;
  6372. }
  6373. tp->tx_mode = TX_MODE_ENABLE;
  6374. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6375. udelay(100);
  6376. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6377. u32 reg = MAC_RSS_INDIR_TBL_0;
  6378. u8 *ent = (u8 *)&val;
  6379. /* Setup the indirection table */
  6380. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6381. int idx = i % sizeof(val);
  6382. ent[idx] = i % (tp->irq_cnt - 1);
  6383. if (idx == sizeof(val) - 1) {
  6384. tw32(reg, val);
  6385. reg += 4;
  6386. }
  6387. }
  6388. /* Setup the "secret" hash key. */
  6389. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6390. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6391. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6392. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6393. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6394. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6395. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6396. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6397. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6398. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6399. }
  6400. tp->rx_mode = RX_MODE_ENABLE;
  6401. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6402. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6403. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6404. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6405. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6406. RX_MODE_RSS_IPV6_HASH_EN |
  6407. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6408. RX_MODE_RSS_IPV4_HASH_EN |
  6409. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6410. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6411. udelay(10);
  6412. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6413. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6414. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6415. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6416. udelay(10);
  6417. }
  6418. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6419. udelay(10);
  6420. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6421. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6422. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6423. /* Set drive transmission level to 1.2V */
  6424. /* only if the signal pre-emphasis bit is not set */
  6425. val = tr32(MAC_SERDES_CFG);
  6426. val &= 0xfffff000;
  6427. val |= 0x880;
  6428. tw32(MAC_SERDES_CFG, val);
  6429. }
  6430. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6431. tw32(MAC_SERDES_CFG, 0x616000);
  6432. }
  6433. /* Prevent chip from dropping frames when flow control
  6434. * is enabled.
  6435. */
  6436. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6438. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6439. /* Use hardware link auto-negotiation */
  6440. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6441. }
  6442. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6443. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6444. u32 tmp;
  6445. tmp = tr32(SERDES_RX_CTRL);
  6446. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6447. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6448. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6449. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6450. }
  6451. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6452. if (tp->link_config.phy_is_low_power) {
  6453. tp->link_config.phy_is_low_power = 0;
  6454. tp->link_config.speed = tp->link_config.orig_speed;
  6455. tp->link_config.duplex = tp->link_config.orig_duplex;
  6456. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6457. }
  6458. err = tg3_setup_phy(tp, 0);
  6459. if (err)
  6460. return err;
  6461. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6462. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6463. u32 tmp;
  6464. /* Clear CRC stats. */
  6465. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6466. tg3_writephy(tp, MII_TG3_TEST1,
  6467. tmp | MII_TG3_TEST1_CRC_EN);
  6468. tg3_readphy(tp, 0x14, &tmp);
  6469. }
  6470. }
  6471. }
  6472. __tg3_set_rx_mode(tp->dev);
  6473. /* Initialize receive rules. */
  6474. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6475. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6476. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6477. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6478. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6479. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6480. limit = 8;
  6481. else
  6482. limit = 16;
  6483. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6484. limit -= 4;
  6485. switch (limit) {
  6486. case 16:
  6487. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6488. case 15:
  6489. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6490. case 14:
  6491. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6492. case 13:
  6493. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6494. case 12:
  6495. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6496. case 11:
  6497. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6498. case 10:
  6499. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6500. case 9:
  6501. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6502. case 8:
  6503. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6504. case 7:
  6505. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6506. case 6:
  6507. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6508. case 5:
  6509. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6510. case 4:
  6511. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6512. case 3:
  6513. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6514. case 2:
  6515. case 1:
  6516. default:
  6517. break;
  6518. }
  6519. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6520. /* Write our heartbeat update interval to APE. */
  6521. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6522. APE_HOST_HEARTBEAT_INT_DISABLE);
  6523. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6524. return 0;
  6525. }
  6526. /* Called at device open time to get the chip ready for
  6527. * packet processing. Invoked with tp->lock held.
  6528. */
  6529. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6530. {
  6531. tg3_switch_clocks(tp);
  6532. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6533. return tg3_reset_hw(tp, reset_phy);
  6534. }
  6535. #define TG3_STAT_ADD32(PSTAT, REG) \
  6536. do { u32 __val = tr32(REG); \
  6537. (PSTAT)->low += __val; \
  6538. if ((PSTAT)->low < __val) \
  6539. (PSTAT)->high += 1; \
  6540. } while (0)
  6541. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6542. {
  6543. struct tg3_hw_stats *sp = tp->hw_stats;
  6544. if (!netif_carrier_ok(tp->dev))
  6545. return;
  6546. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6547. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6548. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6549. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6550. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6551. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6552. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6553. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6554. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6555. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6556. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6557. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6558. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6559. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6560. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6561. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6562. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6563. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6564. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6565. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6566. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6567. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6568. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6569. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6570. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6571. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6572. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6573. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6574. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6575. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6576. }
  6577. static void tg3_timer(unsigned long __opaque)
  6578. {
  6579. struct tg3 *tp = (struct tg3 *) __opaque;
  6580. if (tp->irq_sync)
  6581. goto restart_timer;
  6582. spin_lock(&tp->lock);
  6583. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6584. /* All of this garbage is because when using non-tagged
  6585. * IRQ status the mailbox/status_block protocol the chip
  6586. * uses with the cpu is race prone.
  6587. */
  6588. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6589. tw32(GRC_LOCAL_CTRL,
  6590. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6591. } else {
  6592. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6593. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6594. }
  6595. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6596. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6597. spin_unlock(&tp->lock);
  6598. schedule_work(&tp->reset_task);
  6599. return;
  6600. }
  6601. }
  6602. /* This part only runs once per second. */
  6603. if (!--tp->timer_counter) {
  6604. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6605. tg3_periodic_fetch_stats(tp);
  6606. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6607. u32 mac_stat;
  6608. int phy_event;
  6609. mac_stat = tr32(MAC_STATUS);
  6610. phy_event = 0;
  6611. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6612. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6613. phy_event = 1;
  6614. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6615. phy_event = 1;
  6616. if (phy_event)
  6617. tg3_setup_phy(tp, 0);
  6618. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6619. u32 mac_stat = tr32(MAC_STATUS);
  6620. int need_setup = 0;
  6621. if (netif_carrier_ok(tp->dev) &&
  6622. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6623. need_setup = 1;
  6624. }
  6625. if (! netif_carrier_ok(tp->dev) &&
  6626. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6627. MAC_STATUS_SIGNAL_DET))) {
  6628. need_setup = 1;
  6629. }
  6630. if (need_setup) {
  6631. if (!tp->serdes_counter) {
  6632. tw32_f(MAC_MODE,
  6633. (tp->mac_mode &
  6634. ~MAC_MODE_PORT_MODE_MASK));
  6635. udelay(40);
  6636. tw32_f(MAC_MODE, tp->mac_mode);
  6637. udelay(40);
  6638. }
  6639. tg3_setup_phy(tp, 0);
  6640. }
  6641. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6642. tg3_serdes_parallel_detect(tp);
  6643. tp->timer_counter = tp->timer_multiplier;
  6644. }
  6645. /* Heartbeat is only sent once every 2 seconds.
  6646. *
  6647. * The heartbeat is to tell the ASF firmware that the host
  6648. * driver is still alive. In the event that the OS crashes,
  6649. * ASF needs to reset the hardware to free up the FIFO space
  6650. * that may be filled with rx packets destined for the host.
  6651. * If the FIFO is full, ASF will no longer function properly.
  6652. *
  6653. * Unintended resets have been reported on real time kernels
  6654. * where the timer doesn't run on time. Netpoll will also have
  6655. * same problem.
  6656. *
  6657. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6658. * to check the ring condition when the heartbeat is expiring
  6659. * before doing the reset. This will prevent most unintended
  6660. * resets.
  6661. */
  6662. if (!--tp->asf_counter) {
  6663. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6664. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6665. tg3_wait_for_event_ack(tp);
  6666. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6667. FWCMD_NICDRV_ALIVE3);
  6668. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6669. /* 5 seconds timeout */
  6670. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6671. tg3_generate_fw_event(tp);
  6672. }
  6673. tp->asf_counter = tp->asf_multiplier;
  6674. }
  6675. spin_unlock(&tp->lock);
  6676. restart_timer:
  6677. tp->timer.expires = jiffies + tp->timer_offset;
  6678. add_timer(&tp->timer);
  6679. }
  6680. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6681. {
  6682. irq_handler_t fn;
  6683. unsigned long flags;
  6684. char *name;
  6685. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6686. if (tp->irq_cnt == 1)
  6687. name = tp->dev->name;
  6688. else {
  6689. name = &tnapi->irq_lbl[0];
  6690. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6691. name[IFNAMSIZ-1] = 0;
  6692. }
  6693. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6694. fn = tg3_msi;
  6695. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6696. fn = tg3_msi_1shot;
  6697. flags = IRQF_SAMPLE_RANDOM;
  6698. } else {
  6699. fn = tg3_interrupt;
  6700. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6701. fn = tg3_interrupt_tagged;
  6702. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6703. }
  6704. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6705. }
  6706. static int tg3_test_interrupt(struct tg3 *tp)
  6707. {
  6708. struct tg3_napi *tnapi = &tp->napi[0];
  6709. struct net_device *dev = tp->dev;
  6710. int err, i, intr_ok = 0;
  6711. u32 val;
  6712. if (!netif_running(dev))
  6713. return -ENODEV;
  6714. tg3_disable_ints(tp);
  6715. free_irq(tnapi->irq_vec, tnapi);
  6716. /*
  6717. * Turn off MSI one shot mode. Otherwise this test has no
  6718. * observable way to know whether the interrupt was delivered.
  6719. */
  6720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6721. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6722. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6723. tw32(MSGINT_MODE, val);
  6724. }
  6725. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6726. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6727. if (err)
  6728. return err;
  6729. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6730. tg3_enable_ints(tp);
  6731. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6732. tnapi->coal_now);
  6733. for (i = 0; i < 5; i++) {
  6734. u32 int_mbox, misc_host_ctrl;
  6735. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6736. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6737. if ((int_mbox != 0) ||
  6738. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6739. intr_ok = 1;
  6740. break;
  6741. }
  6742. msleep(10);
  6743. }
  6744. tg3_disable_ints(tp);
  6745. free_irq(tnapi->irq_vec, tnapi);
  6746. err = tg3_request_irq(tp, 0);
  6747. if (err)
  6748. return err;
  6749. if (intr_ok) {
  6750. /* Reenable MSI one shot mode. */
  6751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6752. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6753. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6754. tw32(MSGINT_MODE, val);
  6755. }
  6756. return 0;
  6757. }
  6758. return -EIO;
  6759. }
  6760. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6761. * successfully restored
  6762. */
  6763. static int tg3_test_msi(struct tg3 *tp)
  6764. {
  6765. int err;
  6766. u16 pci_cmd;
  6767. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6768. return 0;
  6769. /* Turn off SERR reporting in case MSI terminates with Master
  6770. * Abort.
  6771. */
  6772. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6773. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6774. pci_cmd & ~PCI_COMMAND_SERR);
  6775. err = tg3_test_interrupt(tp);
  6776. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6777. if (!err)
  6778. return 0;
  6779. /* other failures */
  6780. if (err != -EIO)
  6781. return err;
  6782. /* MSI test failed, go back to INTx mode */
  6783. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6784. "switching to INTx mode. Please report this failure to "
  6785. "the PCI maintainer and include system chipset information.\n",
  6786. tp->dev->name);
  6787. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6788. pci_disable_msi(tp->pdev);
  6789. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6790. err = tg3_request_irq(tp, 0);
  6791. if (err)
  6792. return err;
  6793. /* Need to reset the chip because the MSI cycle may have terminated
  6794. * with Master Abort.
  6795. */
  6796. tg3_full_lock(tp, 1);
  6797. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6798. err = tg3_init_hw(tp, 1);
  6799. tg3_full_unlock(tp);
  6800. if (err)
  6801. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6802. return err;
  6803. }
  6804. static int tg3_request_firmware(struct tg3 *tp)
  6805. {
  6806. const __be32 *fw_data;
  6807. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6808. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6809. tp->dev->name, tp->fw_needed);
  6810. return -ENOENT;
  6811. }
  6812. fw_data = (void *)tp->fw->data;
  6813. /* Firmware blob starts with version numbers, followed by
  6814. * start address and _full_ length including BSS sections
  6815. * (which must be longer than the actual data, of course
  6816. */
  6817. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6818. if (tp->fw_len < (tp->fw->size - 12)) {
  6819. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6820. tp->dev->name, tp->fw_len, tp->fw_needed);
  6821. release_firmware(tp->fw);
  6822. tp->fw = NULL;
  6823. return -EINVAL;
  6824. }
  6825. /* We no longer need firmware; we have it. */
  6826. tp->fw_needed = NULL;
  6827. return 0;
  6828. }
  6829. static bool tg3_enable_msix(struct tg3 *tp)
  6830. {
  6831. int i, rc, cpus = num_online_cpus();
  6832. struct msix_entry msix_ent[tp->irq_max];
  6833. if (cpus == 1)
  6834. /* Just fallback to the simpler MSI mode. */
  6835. return false;
  6836. /*
  6837. * We want as many rx rings enabled as there are cpus.
  6838. * The first MSIX vector only deals with link interrupts, etc,
  6839. * so we add one to the number of vectors we are requesting.
  6840. */
  6841. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6842. for (i = 0; i < tp->irq_max; i++) {
  6843. msix_ent[i].entry = i;
  6844. msix_ent[i].vector = 0;
  6845. }
  6846. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6847. if (rc != 0) {
  6848. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6849. return false;
  6850. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6851. return false;
  6852. printk(KERN_NOTICE
  6853. "%s: Requested %d MSI-X vectors, received %d\n",
  6854. tp->dev->name, tp->irq_cnt, rc);
  6855. tp->irq_cnt = rc;
  6856. }
  6857. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6858. for (i = 0; i < tp->irq_max; i++)
  6859. tp->napi[i].irq_vec = msix_ent[i].vector;
  6860. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6861. return true;
  6862. }
  6863. static void tg3_ints_init(struct tg3 *tp)
  6864. {
  6865. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6866. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6867. /* All MSI supporting chips should support tagged
  6868. * status. Assert that this is the case.
  6869. */
  6870. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6871. "Not using MSI.\n", tp->dev->name);
  6872. goto defcfg;
  6873. }
  6874. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6875. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6876. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6877. pci_enable_msi(tp->pdev) == 0)
  6878. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6879. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6880. u32 msi_mode = tr32(MSGINT_MODE);
  6881. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6882. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6883. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6884. }
  6885. defcfg:
  6886. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6887. tp->irq_cnt = 1;
  6888. tp->napi[0].irq_vec = tp->pdev->irq;
  6889. tp->dev->real_num_tx_queues = 1;
  6890. }
  6891. }
  6892. static void tg3_ints_fini(struct tg3 *tp)
  6893. {
  6894. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6895. pci_disable_msix(tp->pdev);
  6896. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6897. pci_disable_msi(tp->pdev);
  6898. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6899. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6900. }
  6901. static int tg3_open(struct net_device *dev)
  6902. {
  6903. struct tg3 *tp = netdev_priv(dev);
  6904. int i, err;
  6905. if (tp->fw_needed) {
  6906. err = tg3_request_firmware(tp);
  6907. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6908. if (err)
  6909. return err;
  6910. } else if (err) {
  6911. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6912. tp->dev->name);
  6913. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6914. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6915. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6916. tp->dev->name);
  6917. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6918. }
  6919. }
  6920. netif_carrier_off(tp->dev);
  6921. err = tg3_set_power_state(tp, PCI_D0);
  6922. if (err)
  6923. return err;
  6924. tg3_full_lock(tp, 0);
  6925. tg3_disable_ints(tp);
  6926. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6927. tg3_full_unlock(tp);
  6928. /*
  6929. * Setup interrupts first so we know how
  6930. * many NAPI resources to allocate
  6931. */
  6932. tg3_ints_init(tp);
  6933. /* The placement of this call is tied
  6934. * to the setup and use of Host TX descriptors.
  6935. */
  6936. err = tg3_alloc_consistent(tp);
  6937. if (err)
  6938. goto err_out1;
  6939. tg3_napi_enable(tp);
  6940. for (i = 0; i < tp->irq_cnt; i++) {
  6941. struct tg3_napi *tnapi = &tp->napi[i];
  6942. err = tg3_request_irq(tp, i);
  6943. if (err) {
  6944. for (i--; i >= 0; i--)
  6945. free_irq(tnapi->irq_vec, tnapi);
  6946. break;
  6947. }
  6948. }
  6949. if (err)
  6950. goto err_out2;
  6951. tg3_full_lock(tp, 0);
  6952. err = tg3_init_hw(tp, 1);
  6953. if (err) {
  6954. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6955. tg3_free_rings(tp);
  6956. } else {
  6957. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6958. tp->timer_offset = HZ;
  6959. else
  6960. tp->timer_offset = HZ / 10;
  6961. BUG_ON(tp->timer_offset > HZ);
  6962. tp->timer_counter = tp->timer_multiplier =
  6963. (HZ / tp->timer_offset);
  6964. tp->asf_counter = tp->asf_multiplier =
  6965. ((HZ / tp->timer_offset) * 2);
  6966. init_timer(&tp->timer);
  6967. tp->timer.expires = jiffies + tp->timer_offset;
  6968. tp->timer.data = (unsigned long) tp;
  6969. tp->timer.function = tg3_timer;
  6970. }
  6971. tg3_full_unlock(tp);
  6972. if (err)
  6973. goto err_out3;
  6974. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6975. err = tg3_test_msi(tp);
  6976. if (err) {
  6977. tg3_full_lock(tp, 0);
  6978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6979. tg3_free_rings(tp);
  6980. tg3_full_unlock(tp);
  6981. goto err_out2;
  6982. }
  6983. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6984. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  6985. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  6986. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6987. tw32(PCIE_TRANSACTION_CFG,
  6988. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6989. }
  6990. }
  6991. tg3_phy_start(tp);
  6992. tg3_full_lock(tp, 0);
  6993. add_timer(&tp->timer);
  6994. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6995. tg3_enable_ints(tp);
  6996. tg3_full_unlock(tp);
  6997. netif_tx_start_all_queues(dev);
  6998. return 0;
  6999. err_out3:
  7000. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7001. struct tg3_napi *tnapi = &tp->napi[i];
  7002. free_irq(tnapi->irq_vec, tnapi);
  7003. }
  7004. err_out2:
  7005. tg3_napi_disable(tp);
  7006. tg3_free_consistent(tp);
  7007. err_out1:
  7008. tg3_ints_fini(tp);
  7009. return err;
  7010. }
  7011. #if 0
  7012. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7013. {
  7014. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7015. u16 val16;
  7016. int i;
  7017. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7018. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7019. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7020. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7021. val16, val32);
  7022. /* MAC block */
  7023. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7024. tr32(MAC_MODE), tr32(MAC_STATUS));
  7025. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7026. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7027. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7028. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7029. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7030. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7031. /* Send data initiator control block */
  7032. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7033. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7034. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7035. tr32(SNDDATAI_STATSCTRL));
  7036. /* Send data completion control block */
  7037. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7038. /* Send BD ring selector block */
  7039. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7040. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7041. /* Send BD initiator control block */
  7042. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7043. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7044. /* Send BD completion control block */
  7045. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7046. /* Receive list placement control block */
  7047. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7048. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7049. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7050. tr32(RCVLPC_STATSCTRL));
  7051. /* Receive data and receive BD initiator control block */
  7052. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7053. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7054. /* Receive data completion control block */
  7055. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7056. tr32(RCVDCC_MODE));
  7057. /* Receive BD initiator control block */
  7058. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7059. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7060. /* Receive BD completion control block */
  7061. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7062. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7063. /* Receive list selector control block */
  7064. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7065. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7066. /* Mbuf cluster free block */
  7067. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7068. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7069. /* Host coalescing control block */
  7070. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7071. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7072. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7073. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7074. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7075. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7076. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7077. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7078. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7079. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7080. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7081. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7082. /* Memory arbiter control block */
  7083. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7084. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7085. /* Buffer manager control block */
  7086. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7087. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7088. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7089. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7090. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7091. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7092. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7093. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7094. /* Read DMA control block */
  7095. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7096. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7097. /* Write DMA control block */
  7098. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7099. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7100. /* DMA completion block */
  7101. printk("DEBUG: DMAC_MODE[%08x]\n",
  7102. tr32(DMAC_MODE));
  7103. /* GRC block */
  7104. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7105. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7106. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7107. tr32(GRC_LOCAL_CTRL));
  7108. /* TG3_BDINFOs */
  7109. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7110. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7111. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7112. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7113. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7114. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7115. tr32(RCVDBDI_STD_BD + 0x0),
  7116. tr32(RCVDBDI_STD_BD + 0x4),
  7117. tr32(RCVDBDI_STD_BD + 0x8),
  7118. tr32(RCVDBDI_STD_BD + 0xc));
  7119. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7120. tr32(RCVDBDI_MINI_BD + 0x0),
  7121. tr32(RCVDBDI_MINI_BD + 0x4),
  7122. tr32(RCVDBDI_MINI_BD + 0x8),
  7123. tr32(RCVDBDI_MINI_BD + 0xc));
  7124. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7125. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7126. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7127. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7128. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7129. val32, val32_2, val32_3, val32_4);
  7130. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7131. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7132. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7133. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7134. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7135. val32, val32_2, val32_3, val32_4);
  7136. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7137. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7138. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7139. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7140. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7141. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7142. val32, val32_2, val32_3, val32_4, val32_5);
  7143. /* SW status block */
  7144. printk(KERN_DEBUG
  7145. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7146. sblk->status,
  7147. sblk->status_tag,
  7148. sblk->rx_jumbo_consumer,
  7149. sblk->rx_consumer,
  7150. sblk->rx_mini_consumer,
  7151. sblk->idx[0].rx_producer,
  7152. sblk->idx[0].tx_consumer);
  7153. /* SW statistics block */
  7154. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7155. ((u32 *)tp->hw_stats)[0],
  7156. ((u32 *)tp->hw_stats)[1],
  7157. ((u32 *)tp->hw_stats)[2],
  7158. ((u32 *)tp->hw_stats)[3]);
  7159. /* Mailboxes */
  7160. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7161. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7162. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7163. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7164. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7165. /* NIC side send descriptors. */
  7166. for (i = 0; i < 6; i++) {
  7167. unsigned long txd;
  7168. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7169. + (i * sizeof(struct tg3_tx_buffer_desc));
  7170. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7171. i,
  7172. readl(txd + 0x0), readl(txd + 0x4),
  7173. readl(txd + 0x8), readl(txd + 0xc));
  7174. }
  7175. /* NIC side RX descriptors. */
  7176. for (i = 0; i < 6; i++) {
  7177. unsigned long rxd;
  7178. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7179. + (i * sizeof(struct tg3_rx_buffer_desc));
  7180. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7181. i,
  7182. readl(rxd + 0x0), readl(rxd + 0x4),
  7183. readl(rxd + 0x8), readl(rxd + 0xc));
  7184. rxd += (4 * sizeof(u32));
  7185. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7186. i,
  7187. readl(rxd + 0x0), readl(rxd + 0x4),
  7188. readl(rxd + 0x8), readl(rxd + 0xc));
  7189. }
  7190. for (i = 0; i < 6; i++) {
  7191. unsigned long rxd;
  7192. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7193. + (i * sizeof(struct tg3_rx_buffer_desc));
  7194. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7195. i,
  7196. readl(rxd + 0x0), readl(rxd + 0x4),
  7197. readl(rxd + 0x8), readl(rxd + 0xc));
  7198. rxd += (4 * sizeof(u32));
  7199. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7200. i,
  7201. readl(rxd + 0x0), readl(rxd + 0x4),
  7202. readl(rxd + 0x8), readl(rxd + 0xc));
  7203. }
  7204. }
  7205. #endif
  7206. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7207. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7208. static int tg3_close(struct net_device *dev)
  7209. {
  7210. int i;
  7211. struct tg3 *tp = netdev_priv(dev);
  7212. tg3_napi_disable(tp);
  7213. cancel_work_sync(&tp->reset_task);
  7214. netif_tx_stop_all_queues(dev);
  7215. del_timer_sync(&tp->timer);
  7216. tg3_full_lock(tp, 1);
  7217. #if 0
  7218. tg3_dump_state(tp);
  7219. #endif
  7220. tg3_disable_ints(tp);
  7221. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7222. tg3_free_rings(tp);
  7223. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7224. tg3_full_unlock(tp);
  7225. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7226. struct tg3_napi *tnapi = &tp->napi[i];
  7227. free_irq(tnapi->irq_vec, tnapi);
  7228. }
  7229. tg3_ints_fini(tp);
  7230. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7231. sizeof(tp->net_stats_prev));
  7232. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7233. sizeof(tp->estats_prev));
  7234. tg3_free_consistent(tp);
  7235. tg3_set_power_state(tp, PCI_D3hot);
  7236. netif_carrier_off(tp->dev);
  7237. return 0;
  7238. }
  7239. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7240. {
  7241. unsigned long ret;
  7242. #if (BITS_PER_LONG == 32)
  7243. ret = val->low;
  7244. #else
  7245. ret = ((u64)val->high << 32) | ((u64)val->low);
  7246. #endif
  7247. return ret;
  7248. }
  7249. static inline u64 get_estat64(tg3_stat64_t *val)
  7250. {
  7251. return ((u64)val->high << 32) | ((u64)val->low);
  7252. }
  7253. static unsigned long calc_crc_errors(struct tg3 *tp)
  7254. {
  7255. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7256. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7257. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7259. u32 val;
  7260. spin_lock_bh(&tp->lock);
  7261. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7262. tg3_writephy(tp, MII_TG3_TEST1,
  7263. val | MII_TG3_TEST1_CRC_EN);
  7264. tg3_readphy(tp, 0x14, &val);
  7265. } else
  7266. val = 0;
  7267. spin_unlock_bh(&tp->lock);
  7268. tp->phy_crc_errors += val;
  7269. return tp->phy_crc_errors;
  7270. }
  7271. return get_stat64(&hw_stats->rx_fcs_errors);
  7272. }
  7273. #define ESTAT_ADD(member) \
  7274. estats->member = old_estats->member + \
  7275. get_estat64(&hw_stats->member)
  7276. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7277. {
  7278. struct tg3_ethtool_stats *estats = &tp->estats;
  7279. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7280. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7281. if (!hw_stats)
  7282. return old_estats;
  7283. ESTAT_ADD(rx_octets);
  7284. ESTAT_ADD(rx_fragments);
  7285. ESTAT_ADD(rx_ucast_packets);
  7286. ESTAT_ADD(rx_mcast_packets);
  7287. ESTAT_ADD(rx_bcast_packets);
  7288. ESTAT_ADD(rx_fcs_errors);
  7289. ESTAT_ADD(rx_align_errors);
  7290. ESTAT_ADD(rx_xon_pause_rcvd);
  7291. ESTAT_ADD(rx_xoff_pause_rcvd);
  7292. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7293. ESTAT_ADD(rx_xoff_entered);
  7294. ESTAT_ADD(rx_frame_too_long_errors);
  7295. ESTAT_ADD(rx_jabbers);
  7296. ESTAT_ADD(rx_undersize_packets);
  7297. ESTAT_ADD(rx_in_length_errors);
  7298. ESTAT_ADD(rx_out_length_errors);
  7299. ESTAT_ADD(rx_64_or_less_octet_packets);
  7300. ESTAT_ADD(rx_65_to_127_octet_packets);
  7301. ESTAT_ADD(rx_128_to_255_octet_packets);
  7302. ESTAT_ADD(rx_256_to_511_octet_packets);
  7303. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7304. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7305. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7306. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7307. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7308. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7309. ESTAT_ADD(tx_octets);
  7310. ESTAT_ADD(tx_collisions);
  7311. ESTAT_ADD(tx_xon_sent);
  7312. ESTAT_ADD(tx_xoff_sent);
  7313. ESTAT_ADD(tx_flow_control);
  7314. ESTAT_ADD(tx_mac_errors);
  7315. ESTAT_ADD(tx_single_collisions);
  7316. ESTAT_ADD(tx_mult_collisions);
  7317. ESTAT_ADD(tx_deferred);
  7318. ESTAT_ADD(tx_excessive_collisions);
  7319. ESTAT_ADD(tx_late_collisions);
  7320. ESTAT_ADD(tx_collide_2times);
  7321. ESTAT_ADD(tx_collide_3times);
  7322. ESTAT_ADD(tx_collide_4times);
  7323. ESTAT_ADD(tx_collide_5times);
  7324. ESTAT_ADD(tx_collide_6times);
  7325. ESTAT_ADD(tx_collide_7times);
  7326. ESTAT_ADD(tx_collide_8times);
  7327. ESTAT_ADD(tx_collide_9times);
  7328. ESTAT_ADD(tx_collide_10times);
  7329. ESTAT_ADD(tx_collide_11times);
  7330. ESTAT_ADD(tx_collide_12times);
  7331. ESTAT_ADD(tx_collide_13times);
  7332. ESTAT_ADD(tx_collide_14times);
  7333. ESTAT_ADD(tx_collide_15times);
  7334. ESTAT_ADD(tx_ucast_packets);
  7335. ESTAT_ADD(tx_mcast_packets);
  7336. ESTAT_ADD(tx_bcast_packets);
  7337. ESTAT_ADD(tx_carrier_sense_errors);
  7338. ESTAT_ADD(tx_discards);
  7339. ESTAT_ADD(tx_errors);
  7340. ESTAT_ADD(dma_writeq_full);
  7341. ESTAT_ADD(dma_write_prioq_full);
  7342. ESTAT_ADD(rxbds_empty);
  7343. ESTAT_ADD(rx_discards);
  7344. ESTAT_ADD(rx_errors);
  7345. ESTAT_ADD(rx_threshold_hit);
  7346. ESTAT_ADD(dma_readq_full);
  7347. ESTAT_ADD(dma_read_prioq_full);
  7348. ESTAT_ADD(tx_comp_queue_full);
  7349. ESTAT_ADD(ring_set_send_prod_index);
  7350. ESTAT_ADD(ring_status_update);
  7351. ESTAT_ADD(nic_irqs);
  7352. ESTAT_ADD(nic_avoided_irqs);
  7353. ESTAT_ADD(nic_tx_threshold_hit);
  7354. return estats;
  7355. }
  7356. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7357. {
  7358. struct tg3 *tp = netdev_priv(dev);
  7359. struct net_device_stats *stats = &tp->net_stats;
  7360. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7361. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7362. if (!hw_stats)
  7363. return old_stats;
  7364. stats->rx_packets = old_stats->rx_packets +
  7365. get_stat64(&hw_stats->rx_ucast_packets) +
  7366. get_stat64(&hw_stats->rx_mcast_packets) +
  7367. get_stat64(&hw_stats->rx_bcast_packets);
  7368. stats->tx_packets = old_stats->tx_packets +
  7369. get_stat64(&hw_stats->tx_ucast_packets) +
  7370. get_stat64(&hw_stats->tx_mcast_packets) +
  7371. get_stat64(&hw_stats->tx_bcast_packets);
  7372. stats->rx_bytes = old_stats->rx_bytes +
  7373. get_stat64(&hw_stats->rx_octets);
  7374. stats->tx_bytes = old_stats->tx_bytes +
  7375. get_stat64(&hw_stats->tx_octets);
  7376. stats->rx_errors = old_stats->rx_errors +
  7377. get_stat64(&hw_stats->rx_errors);
  7378. stats->tx_errors = old_stats->tx_errors +
  7379. get_stat64(&hw_stats->tx_errors) +
  7380. get_stat64(&hw_stats->tx_mac_errors) +
  7381. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7382. get_stat64(&hw_stats->tx_discards);
  7383. stats->multicast = old_stats->multicast +
  7384. get_stat64(&hw_stats->rx_mcast_packets);
  7385. stats->collisions = old_stats->collisions +
  7386. get_stat64(&hw_stats->tx_collisions);
  7387. stats->rx_length_errors = old_stats->rx_length_errors +
  7388. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7389. get_stat64(&hw_stats->rx_undersize_packets);
  7390. stats->rx_over_errors = old_stats->rx_over_errors +
  7391. get_stat64(&hw_stats->rxbds_empty);
  7392. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7393. get_stat64(&hw_stats->rx_align_errors);
  7394. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7395. get_stat64(&hw_stats->tx_discards);
  7396. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7397. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7398. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7399. calc_crc_errors(tp);
  7400. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7401. get_stat64(&hw_stats->rx_discards);
  7402. return stats;
  7403. }
  7404. static inline u32 calc_crc(unsigned char *buf, int len)
  7405. {
  7406. u32 reg;
  7407. u32 tmp;
  7408. int j, k;
  7409. reg = 0xffffffff;
  7410. for (j = 0; j < len; j++) {
  7411. reg ^= buf[j];
  7412. for (k = 0; k < 8; k++) {
  7413. tmp = reg & 0x01;
  7414. reg >>= 1;
  7415. if (tmp) {
  7416. reg ^= 0xedb88320;
  7417. }
  7418. }
  7419. }
  7420. return ~reg;
  7421. }
  7422. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7423. {
  7424. /* accept or reject all multicast frames */
  7425. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7426. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7427. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7428. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7429. }
  7430. static void __tg3_set_rx_mode(struct net_device *dev)
  7431. {
  7432. struct tg3 *tp = netdev_priv(dev);
  7433. u32 rx_mode;
  7434. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7435. RX_MODE_KEEP_VLAN_TAG);
  7436. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7437. * flag clear.
  7438. */
  7439. #if TG3_VLAN_TAG_USED
  7440. if (!tp->vlgrp &&
  7441. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7442. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7443. #else
  7444. /* By definition, VLAN is disabled always in this
  7445. * case.
  7446. */
  7447. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7448. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7449. #endif
  7450. if (dev->flags & IFF_PROMISC) {
  7451. /* Promiscuous mode. */
  7452. rx_mode |= RX_MODE_PROMISC;
  7453. } else if (dev->flags & IFF_ALLMULTI) {
  7454. /* Accept all multicast. */
  7455. tg3_set_multi (tp, 1);
  7456. } else if (dev->mc_count < 1) {
  7457. /* Reject all multicast. */
  7458. tg3_set_multi (tp, 0);
  7459. } else {
  7460. /* Accept one or more multicast(s). */
  7461. struct dev_mc_list *mclist;
  7462. unsigned int i;
  7463. u32 mc_filter[4] = { 0, };
  7464. u32 regidx;
  7465. u32 bit;
  7466. u32 crc;
  7467. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7468. i++, mclist = mclist->next) {
  7469. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7470. bit = ~crc & 0x7f;
  7471. regidx = (bit & 0x60) >> 5;
  7472. bit &= 0x1f;
  7473. mc_filter[regidx] |= (1 << bit);
  7474. }
  7475. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7476. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7477. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7478. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7479. }
  7480. if (rx_mode != tp->rx_mode) {
  7481. tp->rx_mode = rx_mode;
  7482. tw32_f(MAC_RX_MODE, rx_mode);
  7483. udelay(10);
  7484. }
  7485. }
  7486. static void tg3_set_rx_mode(struct net_device *dev)
  7487. {
  7488. struct tg3 *tp = netdev_priv(dev);
  7489. if (!netif_running(dev))
  7490. return;
  7491. tg3_full_lock(tp, 0);
  7492. __tg3_set_rx_mode(dev);
  7493. tg3_full_unlock(tp);
  7494. }
  7495. #define TG3_REGDUMP_LEN (32 * 1024)
  7496. static int tg3_get_regs_len(struct net_device *dev)
  7497. {
  7498. return TG3_REGDUMP_LEN;
  7499. }
  7500. static void tg3_get_regs(struct net_device *dev,
  7501. struct ethtool_regs *regs, void *_p)
  7502. {
  7503. u32 *p = _p;
  7504. struct tg3 *tp = netdev_priv(dev);
  7505. u8 *orig_p = _p;
  7506. int i;
  7507. regs->version = 0;
  7508. memset(p, 0, TG3_REGDUMP_LEN);
  7509. if (tp->link_config.phy_is_low_power)
  7510. return;
  7511. tg3_full_lock(tp, 0);
  7512. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7513. #define GET_REG32_LOOP(base,len) \
  7514. do { p = (u32 *)(orig_p + (base)); \
  7515. for (i = 0; i < len; i += 4) \
  7516. __GET_REG32((base) + i); \
  7517. } while (0)
  7518. #define GET_REG32_1(reg) \
  7519. do { p = (u32 *)(orig_p + (reg)); \
  7520. __GET_REG32((reg)); \
  7521. } while (0)
  7522. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7523. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7524. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7525. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7526. GET_REG32_1(SNDDATAC_MODE);
  7527. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7528. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7529. GET_REG32_1(SNDBDC_MODE);
  7530. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7531. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7532. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7533. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7534. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7535. GET_REG32_1(RCVDCC_MODE);
  7536. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7537. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7538. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7539. GET_REG32_1(MBFREE_MODE);
  7540. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7541. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7542. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7543. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7544. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7545. GET_REG32_1(RX_CPU_MODE);
  7546. GET_REG32_1(RX_CPU_STATE);
  7547. GET_REG32_1(RX_CPU_PGMCTR);
  7548. GET_REG32_1(RX_CPU_HWBKPT);
  7549. GET_REG32_1(TX_CPU_MODE);
  7550. GET_REG32_1(TX_CPU_STATE);
  7551. GET_REG32_1(TX_CPU_PGMCTR);
  7552. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7553. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7554. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7555. GET_REG32_1(DMAC_MODE);
  7556. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7557. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7558. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7559. #undef __GET_REG32
  7560. #undef GET_REG32_LOOP
  7561. #undef GET_REG32_1
  7562. tg3_full_unlock(tp);
  7563. }
  7564. static int tg3_get_eeprom_len(struct net_device *dev)
  7565. {
  7566. struct tg3 *tp = netdev_priv(dev);
  7567. return tp->nvram_size;
  7568. }
  7569. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7570. {
  7571. struct tg3 *tp = netdev_priv(dev);
  7572. int ret;
  7573. u8 *pd;
  7574. u32 i, offset, len, b_offset, b_count;
  7575. __be32 val;
  7576. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7577. return -EINVAL;
  7578. if (tp->link_config.phy_is_low_power)
  7579. return -EAGAIN;
  7580. offset = eeprom->offset;
  7581. len = eeprom->len;
  7582. eeprom->len = 0;
  7583. eeprom->magic = TG3_EEPROM_MAGIC;
  7584. if (offset & 3) {
  7585. /* adjustments to start on required 4 byte boundary */
  7586. b_offset = offset & 3;
  7587. b_count = 4 - b_offset;
  7588. if (b_count > len) {
  7589. /* i.e. offset=1 len=2 */
  7590. b_count = len;
  7591. }
  7592. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7593. if (ret)
  7594. return ret;
  7595. memcpy(data, ((char*)&val) + b_offset, b_count);
  7596. len -= b_count;
  7597. offset += b_count;
  7598. eeprom->len += b_count;
  7599. }
  7600. /* read bytes upto the last 4 byte boundary */
  7601. pd = &data[eeprom->len];
  7602. for (i = 0; i < (len - (len & 3)); i += 4) {
  7603. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7604. if (ret) {
  7605. eeprom->len += i;
  7606. return ret;
  7607. }
  7608. memcpy(pd + i, &val, 4);
  7609. }
  7610. eeprom->len += i;
  7611. if (len & 3) {
  7612. /* read last bytes not ending on 4 byte boundary */
  7613. pd = &data[eeprom->len];
  7614. b_count = len & 3;
  7615. b_offset = offset + len - b_count;
  7616. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7617. if (ret)
  7618. return ret;
  7619. memcpy(pd, &val, b_count);
  7620. eeprom->len += b_count;
  7621. }
  7622. return 0;
  7623. }
  7624. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7625. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7626. {
  7627. struct tg3 *tp = netdev_priv(dev);
  7628. int ret;
  7629. u32 offset, len, b_offset, odd_len;
  7630. u8 *buf;
  7631. __be32 start, end;
  7632. if (tp->link_config.phy_is_low_power)
  7633. return -EAGAIN;
  7634. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7635. eeprom->magic != TG3_EEPROM_MAGIC)
  7636. return -EINVAL;
  7637. offset = eeprom->offset;
  7638. len = eeprom->len;
  7639. if ((b_offset = (offset & 3))) {
  7640. /* adjustments to start on required 4 byte boundary */
  7641. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7642. if (ret)
  7643. return ret;
  7644. len += b_offset;
  7645. offset &= ~3;
  7646. if (len < 4)
  7647. len = 4;
  7648. }
  7649. odd_len = 0;
  7650. if (len & 3) {
  7651. /* adjustments to end on required 4 byte boundary */
  7652. odd_len = 1;
  7653. len = (len + 3) & ~3;
  7654. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7655. if (ret)
  7656. return ret;
  7657. }
  7658. buf = data;
  7659. if (b_offset || odd_len) {
  7660. buf = kmalloc(len, GFP_KERNEL);
  7661. if (!buf)
  7662. return -ENOMEM;
  7663. if (b_offset)
  7664. memcpy(buf, &start, 4);
  7665. if (odd_len)
  7666. memcpy(buf+len-4, &end, 4);
  7667. memcpy(buf + b_offset, data, eeprom->len);
  7668. }
  7669. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7670. if (buf != data)
  7671. kfree(buf);
  7672. return ret;
  7673. }
  7674. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7675. {
  7676. struct tg3 *tp = netdev_priv(dev);
  7677. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7678. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7679. return -EAGAIN;
  7680. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7681. }
  7682. cmd->supported = (SUPPORTED_Autoneg);
  7683. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7684. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7685. SUPPORTED_1000baseT_Full);
  7686. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7687. cmd->supported |= (SUPPORTED_100baseT_Half |
  7688. SUPPORTED_100baseT_Full |
  7689. SUPPORTED_10baseT_Half |
  7690. SUPPORTED_10baseT_Full |
  7691. SUPPORTED_TP);
  7692. cmd->port = PORT_TP;
  7693. } else {
  7694. cmd->supported |= SUPPORTED_FIBRE;
  7695. cmd->port = PORT_FIBRE;
  7696. }
  7697. cmd->advertising = tp->link_config.advertising;
  7698. if (netif_running(dev)) {
  7699. cmd->speed = tp->link_config.active_speed;
  7700. cmd->duplex = tp->link_config.active_duplex;
  7701. }
  7702. cmd->phy_address = PHY_ADDR;
  7703. cmd->transceiver = XCVR_INTERNAL;
  7704. cmd->autoneg = tp->link_config.autoneg;
  7705. cmd->maxtxpkt = 0;
  7706. cmd->maxrxpkt = 0;
  7707. return 0;
  7708. }
  7709. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7710. {
  7711. struct tg3 *tp = netdev_priv(dev);
  7712. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7713. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7714. return -EAGAIN;
  7715. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7716. }
  7717. if (cmd->autoneg != AUTONEG_ENABLE &&
  7718. cmd->autoneg != AUTONEG_DISABLE)
  7719. return -EINVAL;
  7720. if (cmd->autoneg == AUTONEG_DISABLE &&
  7721. cmd->duplex != DUPLEX_FULL &&
  7722. cmd->duplex != DUPLEX_HALF)
  7723. return -EINVAL;
  7724. if (cmd->autoneg == AUTONEG_ENABLE) {
  7725. u32 mask = ADVERTISED_Autoneg |
  7726. ADVERTISED_Pause |
  7727. ADVERTISED_Asym_Pause;
  7728. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7729. mask |= ADVERTISED_1000baseT_Half |
  7730. ADVERTISED_1000baseT_Full;
  7731. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7732. mask |= ADVERTISED_100baseT_Half |
  7733. ADVERTISED_100baseT_Full |
  7734. ADVERTISED_10baseT_Half |
  7735. ADVERTISED_10baseT_Full |
  7736. ADVERTISED_TP;
  7737. else
  7738. mask |= ADVERTISED_FIBRE;
  7739. if (cmd->advertising & ~mask)
  7740. return -EINVAL;
  7741. mask &= (ADVERTISED_1000baseT_Half |
  7742. ADVERTISED_1000baseT_Full |
  7743. ADVERTISED_100baseT_Half |
  7744. ADVERTISED_100baseT_Full |
  7745. ADVERTISED_10baseT_Half |
  7746. ADVERTISED_10baseT_Full);
  7747. cmd->advertising &= mask;
  7748. } else {
  7749. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7750. if (cmd->speed != SPEED_1000)
  7751. return -EINVAL;
  7752. if (cmd->duplex != DUPLEX_FULL)
  7753. return -EINVAL;
  7754. } else {
  7755. if (cmd->speed != SPEED_100 &&
  7756. cmd->speed != SPEED_10)
  7757. return -EINVAL;
  7758. }
  7759. }
  7760. tg3_full_lock(tp, 0);
  7761. tp->link_config.autoneg = cmd->autoneg;
  7762. if (cmd->autoneg == AUTONEG_ENABLE) {
  7763. tp->link_config.advertising = (cmd->advertising |
  7764. ADVERTISED_Autoneg);
  7765. tp->link_config.speed = SPEED_INVALID;
  7766. tp->link_config.duplex = DUPLEX_INVALID;
  7767. } else {
  7768. tp->link_config.advertising = 0;
  7769. tp->link_config.speed = cmd->speed;
  7770. tp->link_config.duplex = cmd->duplex;
  7771. }
  7772. tp->link_config.orig_speed = tp->link_config.speed;
  7773. tp->link_config.orig_duplex = tp->link_config.duplex;
  7774. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7775. if (netif_running(dev))
  7776. tg3_setup_phy(tp, 1);
  7777. tg3_full_unlock(tp);
  7778. return 0;
  7779. }
  7780. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7781. {
  7782. struct tg3 *tp = netdev_priv(dev);
  7783. strcpy(info->driver, DRV_MODULE_NAME);
  7784. strcpy(info->version, DRV_MODULE_VERSION);
  7785. strcpy(info->fw_version, tp->fw_ver);
  7786. strcpy(info->bus_info, pci_name(tp->pdev));
  7787. }
  7788. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7789. {
  7790. struct tg3 *tp = netdev_priv(dev);
  7791. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7792. device_can_wakeup(&tp->pdev->dev))
  7793. wol->supported = WAKE_MAGIC;
  7794. else
  7795. wol->supported = 0;
  7796. wol->wolopts = 0;
  7797. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7798. device_can_wakeup(&tp->pdev->dev))
  7799. wol->wolopts = WAKE_MAGIC;
  7800. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7801. }
  7802. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7803. {
  7804. struct tg3 *tp = netdev_priv(dev);
  7805. struct device *dp = &tp->pdev->dev;
  7806. if (wol->wolopts & ~WAKE_MAGIC)
  7807. return -EINVAL;
  7808. if ((wol->wolopts & WAKE_MAGIC) &&
  7809. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7810. return -EINVAL;
  7811. spin_lock_bh(&tp->lock);
  7812. if (wol->wolopts & WAKE_MAGIC) {
  7813. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7814. device_set_wakeup_enable(dp, true);
  7815. } else {
  7816. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7817. device_set_wakeup_enable(dp, false);
  7818. }
  7819. spin_unlock_bh(&tp->lock);
  7820. return 0;
  7821. }
  7822. static u32 tg3_get_msglevel(struct net_device *dev)
  7823. {
  7824. struct tg3 *tp = netdev_priv(dev);
  7825. return tp->msg_enable;
  7826. }
  7827. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7828. {
  7829. struct tg3 *tp = netdev_priv(dev);
  7830. tp->msg_enable = value;
  7831. }
  7832. static int tg3_set_tso(struct net_device *dev, u32 value)
  7833. {
  7834. struct tg3 *tp = netdev_priv(dev);
  7835. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7836. if (value)
  7837. return -EINVAL;
  7838. return 0;
  7839. }
  7840. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7841. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7842. if (value) {
  7843. dev->features |= NETIF_F_TSO6;
  7844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7845. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7846. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7850. dev->features |= NETIF_F_TSO_ECN;
  7851. } else
  7852. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7853. }
  7854. return ethtool_op_set_tso(dev, value);
  7855. }
  7856. static int tg3_nway_reset(struct net_device *dev)
  7857. {
  7858. struct tg3 *tp = netdev_priv(dev);
  7859. int r;
  7860. if (!netif_running(dev))
  7861. return -EAGAIN;
  7862. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7863. return -EINVAL;
  7864. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7865. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7866. return -EAGAIN;
  7867. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7868. } else {
  7869. u32 bmcr;
  7870. spin_lock_bh(&tp->lock);
  7871. r = -EINVAL;
  7872. tg3_readphy(tp, MII_BMCR, &bmcr);
  7873. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7874. ((bmcr & BMCR_ANENABLE) ||
  7875. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7876. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7877. BMCR_ANENABLE);
  7878. r = 0;
  7879. }
  7880. spin_unlock_bh(&tp->lock);
  7881. }
  7882. return r;
  7883. }
  7884. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7885. {
  7886. struct tg3 *tp = netdev_priv(dev);
  7887. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7888. ering->rx_mini_max_pending = 0;
  7889. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7890. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7891. else
  7892. ering->rx_jumbo_max_pending = 0;
  7893. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7894. ering->rx_pending = tp->rx_pending;
  7895. ering->rx_mini_pending = 0;
  7896. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7897. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7898. else
  7899. ering->rx_jumbo_pending = 0;
  7900. ering->tx_pending = tp->napi[0].tx_pending;
  7901. }
  7902. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7903. {
  7904. struct tg3 *tp = netdev_priv(dev);
  7905. int i, irq_sync = 0, err = 0;
  7906. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7907. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7908. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7909. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7910. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7911. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7912. return -EINVAL;
  7913. if (netif_running(dev)) {
  7914. tg3_phy_stop(tp);
  7915. tg3_netif_stop(tp);
  7916. irq_sync = 1;
  7917. }
  7918. tg3_full_lock(tp, irq_sync);
  7919. tp->rx_pending = ering->rx_pending;
  7920. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7921. tp->rx_pending > 63)
  7922. tp->rx_pending = 63;
  7923. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7924. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7925. tp->napi[i].tx_pending = ering->tx_pending;
  7926. if (netif_running(dev)) {
  7927. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7928. err = tg3_restart_hw(tp, 1);
  7929. if (!err)
  7930. tg3_netif_start(tp);
  7931. }
  7932. tg3_full_unlock(tp);
  7933. if (irq_sync && !err)
  7934. tg3_phy_start(tp);
  7935. return err;
  7936. }
  7937. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7938. {
  7939. struct tg3 *tp = netdev_priv(dev);
  7940. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7941. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7942. epause->rx_pause = 1;
  7943. else
  7944. epause->rx_pause = 0;
  7945. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7946. epause->tx_pause = 1;
  7947. else
  7948. epause->tx_pause = 0;
  7949. }
  7950. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7951. {
  7952. struct tg3 *tp = netdev_priv(dev);
  7953. int err = 0;
  7954. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7955. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7956. return -EAGAIN;
  7957. if (epause->autoneg) {
  7958. u32 newadv;
  7959. struct phy_device *phydev;
  7960. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7961. if (epause->rx_pause) {
  7962. if (epause->tx_pause)
  7963. newadv = ADVERTISED_Pause;
  7964. else
  7965. newadv = ADVERTISED_Pause |
  7966. ADVERTISED_Asym_Pause;
  7967. } else if (epause->tx_pause) {
  7968. newadv = ADVERTISED_Asym_Pause;
  7969. } else
  7970. newadv = 0;
  7971. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7972. u32 oldadv = phydev->advertising &
  7973. (ADVERTISED_Pause |
  7974. ADVERTISED_Asym_Pause);
  7975. if (oldadv != newadv) {
  7976. phydev->advertising &=
  7977. ~(ADVERTISED_Pause |
  7978. ADVERTISED_Asym_Pause);
  7979. phydev->advertising |= newadv;
  7980. err = phy_start_aneg(phydev);
  7981. }
  7982. } else {
  7983. tp->link_config.advertising &=
  7984. ~(ADVERTISED_Pause |
  7985. ADVERTISED_Asym_Pause);
  7986. tp->link_config.advertising |= newadv;
  7987. }
  7988. } else {
  7989. if (epause->rx_pause)
  7990. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7991. else
  7992. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7993. if (epause->tx_pause)
  7994. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7995. else
  7996. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7997. if (netif_running(dev))
  7998. tg3_setup_flow_control(tp, 0, 0);
  7999. }
  8000. } else {
  8001. int irq_sync = 0;
  8002. if (netif_running(dev)) {
  8003. tg3_netif_stop(tp);
  8004. irq_sync = 1;
  8005. }
  8006. tg3_full_lock(tp, irq_sync);
  8007. if (epause->autoneg)
  8008. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8009. else
  8010. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8011. if (epause->rx_pause)
  8012. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8013. else
  8014. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8015. if (epause->tx_pause)
  8016. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8017. else
  8018. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8019. if (netif_running(dev)) {
  8020. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8021. err = tg3_restart_hw(tp, 1);
  8022. if (!err)
  8023. tg3_netif_start(tp);
  8024. }
  8025. tg3_full_unlock(tp);
  8026. }
  8027. return err;
  8028. }
  8029. static u32 tg3_get_rx_csum(struct net_device *dev)
  8030. {
  8031. struct tg3 *tp = netdev_priv(dev);
  8032. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8033. }
  8034. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8035. {
  8036. struct tg3 *tp = netdev_priv(dev);
  8037. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8038. if (data != 0)
  8039. return -EINVAL;
  8040. return 0;
  8041. }
  8042. spin_lock_bh(&tp->lock);
  8043. if (data)
  8044. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8045. else
  8046. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8047. spin_unlock_bh(&tp->lock);
  8048. return 0;
  8049. }
  8050. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8051. {
  8052. struct tg3 *tp = netdev_priv(dev);
  8053. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8054. if (data != 0)
  8055. return -EINVAL;
  8056. return 0;
  8057. }
  8058. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8059. ethtool_op_set_tx_ipv6_csum(dev, data);
  8060. else
  8061. ethtool_op_set_tx_csum(dev, data);
  8062. return 0;
  8063. }
  8064. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8065. {
  8066. switch (sset) {
  8067. case ETH_SS_TEST:
  8068. return TG3_NUM_TEST;
  8069. case ETH_SS_STATS:
  8070. return TG3_NUM_STATS;
  8071. default:
  8072. return -EOPNOTSUPP;
  8073. }
  8074. }
  8075. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8076. {
  8077. switch (stringset) {
  8078. case ETH_SS_STATS:
  8079. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8080. break;
  8081. case ETH_SS_TEST:
  8082. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8083. break;
  8084. default:
  8085. WARN_ON(1); /* we need a WARN() */
  8086. break;
  8087. }
  8088. }
  8089. static int tg3_phys_id(struct net_device *dev, u32 data)
  8090. {
  8091. struct tg3 *tp = netdev_priv(dev);
  8092. int i;
  8093. if (!netif_running(tp->dev))
  8094. return -EAGAIN;
  8095. if (data == 0)
  8096. data = UINT_MAX / 2;
  8097. for (i = 0; i < (data * 2); i++) {
  8098. if ((i % 2) == 0)
  8099. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8100. LED_CTRL_1000MBPS_ON |
  8101. LED_CTRL_100MBPS_ON |
  8102. LED_CTRL_10MBPS_ON |
  8103. LED_CTRL_TRAFFIC_OVERRIDE |
  8104. LED_CTRL_TRAFFIC_BLINK |
  8105. LED_CTRL_TRAFFIC_LED);
  8106. else
  8107. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8108. LED_CTRL_TRAFFIC_OVERRIDE);
  8109. if (msleep_interruptible(500))
  8110. break;
  8111. }
  8112. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8113. return 0;
  8114. }
  8115. static void tg3_get_ethtool_stats (struct net_device *dev,
  8116. struct ethtool_stats *estats, u64 *tmp_stats)
  8117. {
  8118. struct tg3 *tp = netdev_priv(dev);
  8119. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8120. }
  8121. #define NVRAM_TEST_SIZE 0x100
  8122. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8123. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8124. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8125. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8126. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8127. static int tg3_test_nvram(struct tg3 *tp)
  8128. {
  8129. u32 csum, magic;
  8130. __be32 *buf;
  8131. int i, j, k, err = 0, size;
  8132. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8133. return 0;
  8134. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8135. return -EIO;
  8136. if (magic == TG3_EEPROM_MAGIC)
  8137. size = NVRAM_TEST_SIZE;
  8138. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8139. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8140. TG3_EEPROM_SB_FORMAT_1) {
  8141. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8142. case TG3_EEPROM_SB_REVISION_0:
  8143. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8144. break;
  8145. case TG3_EEPROM_SB_REVISION_2:
  8146. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8147. break;
  8148. case TG3_EEPROM_SB_REVISION_3:
  8149. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8150. break;
  8151. default:
  8152. return 0;
  8153. }
  8154. } else
  8155. return 0;
  8156. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8157. size = NVRAM_SELFBOOT_HW_SIZE;
  8158. else
  8159. return -EIO;
  8160. buf = kmalloc(size, GFP_KERNEL);
  8161. if (buf == NULL)
  8162. return -ENOMEM;
  8163. err = -EIO;
  8164. for (i = 0, j = 0; i < size; i += 4, j++) {
  8165. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8166. if (err)
  8167. break;
  8168. }
  8169. if (i < size)
  8170. goto out;
  8171. /* Selfboot format */
  8172. magic = be32_to_cpu(buf[0]);
  8173. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8174. TG3_EEPROM_MAGIC_FW) {
  8175. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8176. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8177. TG3_EEPROM_SB_REVISION_2) {
  8178. /* For rev 2, the csum doesn't include the MBA. */
  8179. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8180. csum8 += buf8[i];
  8181. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8182. csum8 += buf8[i];
  8183. } else {
  8184. for (i = 0; i < size; i++)
  8185. csum8 += buf8[i];
  8186. }
  8187. if (csum8 == 0) {
  8188. err = 0;
  8189. goto out;
  8190. }
  8191. err = -EIO;
  8192. goto out;
  8193. }
  8194. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8195. TG3_EEPROM_MAGIC_HW) {
  8196. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8197. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8198. u8 *buf8 = (u8 *) buf;
  8199. /* Separate the parity bits and the data bytes. */
  8200. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8201. if ((i == 0) || (i == 8)) {
  8202. int l;
  8203. u8 msk;
  8204. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8205. parity[k++] = buf8[i] & msk;
  8206. i++;
  8207. }
  8208. else if (i == 16) {
  8209. int l;
  8210. u8 msk;
  8211. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8212. parity[k++] = buf8[i] & msk;
  8213. i++;
  8214. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8215. parity[k++] = buf8[i] & msk;
  8216. i++;
  8217. }
  8218. data[j++] = buf8[i];
  8219. }
  8220. err = -EIO;
  8221. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8222. u8 hw8 = hweight8(data[i]);
  8223. if ((hw8 & 0x1) && parity[i])
  8224. goto out;
  8225. else if (!(hw8 & 0x1) && !parity[i])
  8226. goto out;
  8227. }
  8228. err = 0;
  8229. goto out;
  8230. }
  8231. /* Bootstrap checksum at offset 0x10 */
  8232. csum = calc_crc((unsigned char *) buf, 0x10);
  8233. if (csum != be32_to_cpu(buf[0x10/4]))
  8234. goto out;
  8235. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8236. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8237. if (csum != be32_to_cpu(buf[0xfc/4]))
  8238. goto out;
  8239. err = 0;
  8240. out:
  8241. kfree(buf);
  8242. return err;
  8243. }
  8244. #define TG3_SERDES_TIMEOUT_SEC 2
  8245. #define TG3_COPPER_TIMEOUT_SEC 6
  8246. static int tg3_test_link(struct tg3 *tp)
  8247. {
  8248. int i, max;
  8249. if (!netif_running(tp->dev))
  8250. return -ENODEV;
  8251. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8252. max = TG3_SERDES_TIMEOUT_SEC;
  8253. else
  8254. max = TG3_COPPER_TIMEOUT_SEC;
  8255. for (i = 0; i < max; i++) {
  8256. if (netif_carrier_ok(tp->dev))
  8257. return 0;
  8258. if (msleep_interruptible(1000))
  8259. break;
  8260. }
  8261. return -EIO;
  8262. }
  8263. /* Only test the commonly used registers */
  8264. static int tg3_test_registers(struct tg3 *tp)
  8265. {
  8266. int i, is_5705, is_5750;
  8267. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8268. static struct {
  8269. u16 offset;
  8270. u16 flags;
  8271. #define TG3_FL_5705 0x1
  8272. #define TG3_FL_NOT_5705 0x2
  8273. #define TG3_FL_NOT_5788 0x4
  8274. #define TG3_FL_NOT_5750 0x8
  8275. u32 read_mask;
  8276. u32 write_mask;
  8277. } reg_tbl[] = {
  8278. /* MAC Control Registers */
  8279. { MAC_MODE, TG3_FL_NOT_5705,
  8280. 0x00000000, 0x00ef6f8c },
  8281. { MAC_MODE, TG3_FL_5705,
  8282. 0x00000000, 0x01ef6b8c },
  8283. { MAC_STATUS, TG3_FL_NOT_5705,
  8284. 0x03800107, 0x00000000 },
  8285. { MAC_STATUS, TG3_FL_5705,
  8286. 0x03800100, 0x00000000 },
  8287. { MAC_ADDR_0_HIGH, 0x0000,
  8288. 0x00000000, 0x0000ffff },
  8289. { MAC_ADDR_0_LOW, 0x0000,
  8290. 0x00000000, 0xffffffff },
  8291. { MAC_RX_MTU_SIZE, 0x0000,
  8292. 0x00000000, 0x0000ffff },
  8293. { MAC_TX_MODE, 0x0000,
  8294. 0x00000000, 0x00000070 },
  8295. { MAC_TX_LENGTHS, 0x0000,
  8296. 0x00000000, 0x00003fff },
  8297. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8298. 0x00000000, 0x000007fc },
  8299. { MAC_RX_MODE, TG3_FL_5705,
  8300. 0x00000000, 0x000007dc },
  8301. { MAC_HASH_REG_0, 0x0000,
  8302. 0x00000000, 0xffffffff },
  8303. { MAC_HASH_REG_1, 0x0000,
  8304. 0x00000000, 0xffffffff },
  8305. { MAC_HASH_REG_2, 0x0000,
  8306. 0x00000000, 0xffffffff },
  8307. { MAC_HASH_REG_3, 0x0000,
  8308. 0x00000000, 0xffffffff },
  8309. /* Receive Data and Receive BD Initiator Control Registers. */
  8310. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8311. 0x00000000, 0xffffffff },
  8312. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8313. 0x00000000, 0xffffffff },
  8314. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8315. 0x00000000, 0x00000003 },
  8316. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8317. 0x00000000, 0xffffffff },
  8318. { RCVDBDI_STD_BD+0, 0x0000,
  8319. 0x00000000, 0xffffffff },
  8320. { RCVDBDI_STD_BD+4, 0x0000,
  8321. 0x00000000, 0xffffffff },
  8322. { RCVDBDI_STD_BD+8, 0x0000,
  8323. 0x00000000, 0xffff0002 },
  8324. { RCVDBDI_STD_BD+0xc, 0x0000,
  8325. 0x00000000, 0xffffffff },
  8326. /* Receive BD Initiator Control Registers. */
  8327. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8328. 0x00000000, 0xffffffff },
  8329. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8330. 0x00000000, 0x000003ff },
  8331. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8332. 0x00000000, 0xffffffff },
  8333. /* Host Coalescing Control Registers. */
  8334. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8335. 0x00000000, 0x00000004 },
  8336. { HOSTCC_MODE, TG3_FL_5705,
  8337. 0x00000000, 0x000000f6 },
  8338. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8339. 0x00000000, 0xffffffff },
  8340. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8341. 0x00000000, 0x000003ff },
  8342. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8343. 0x00000000, 0xffffffff },
  8344. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8345. 0x00000000, 0x000003ff },
  8346. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8347. 0x00000000, 0xffffffff },
  8348. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8349. 0x00000000, 0x000000ff },
  8350. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8351. 0x00000000, 0xffffffff },
  8352. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8353. 0x00000000, 0x000000ff },
  8354. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8355. 0x00000000, 0xffffffff },
  8356. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8357. 0x00000000, 0xffffffff },
  8358. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8359. 0x00000000, 0xffffffff },
  8360. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8361. 0x00000000, 0x000000ff },
  8362. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8363. 0x00000000, 0xffffffff },
  8364. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8365. 0x00000000, 0x000000ff },
  8366. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8367. 0x00000000, 0xffffffff },
  8368. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8369. 0x00000000, 0xffffffff },
  8370. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8371. 0x00000000, 0xffffffff },
  8372. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8373. 0x00000000, 0xffffffff },
  8374. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8375. 0x00000000, 0xffffffff },
  8376. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8377. 0xffffffff, 0x00000000 },
  8378. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8379. 0xffffffff, 0x00000000 },
  8380. /* Buffer Manager Control Registers. */
  8381. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8382. 0x00000000, 0x007fff80 },
  8383. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8384. 0x00000000, 0x007fffff },
  8385. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8386. 0x00000000, 0x0000003f },
  8387. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8388. 0x00000000, 0x000001ff },
  8389. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8390. 0x00000000, 0x000001ff },
  8391. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8392. 0xffffffff, 0x00000000 },
  8393. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8394. 0xffffffff, 0x00000000 },
  8395. /* Mailbox Registers */
  8396. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8397. 0x00000000, 0x000001ff },
  8398. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8399. 0x00000000, 0x000001ff },
  8400. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8401. 0x00000000, 0x000007ff },
  8402. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8403. 0x00000000, 0x000001ff },
  8404. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8405. };
  8406. is_5705 = is_5750 = 0;
  8407. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8408. is_5705 = 1;
  8409. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8410. is_5750 = 1;
  8411. }
  8412. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8413. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8414. continue;
  8415. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8416. continue;
  8417. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8418. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8419. continue;
  8420. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8421. continue;
  8422. offset = (u32) reg_tbl[i].offset;
  8423. read_mask = reg_tbl[i].read_mask;
  8424. write_mask = reg_tbl[i].write_mask;
  8425. /* Save the original register content */
  8426. save_val = tr32(offset);
  8427. /* Determine the read-only value. */
  8428. read_val = save_val & read_mask;
  8429. /* Write zero to the register, then make sure the read-only bits
  8430. * are not changed and the read/write bits are all zeros.
  8431. */
  8432. tw32(offset, 0);
  8433. val = tr32(offset);
  8434. /* Test the read-only and read/write bits. */
  8435. if (((val & read_mask) != read_val) || (val & write_mask))
  8436. goto out;
  8437. /* Write ones to all the bits defined by RdMask and WrMask, then
  8438. * make sure the read-only bits are not changed and the
  8439. * read/write bits are all ones.
  8440. */
  8441. tw32(offset, read_mask | write_mask);
  8442. val = tr32(offset);
  8443. /* Test the read-only bits. */
  8444. if ((val & read_mask) != read_val)
  8445. goto out;
  8446. /* Test the read/write bits. */
  8447. if ((val & write_mask) != write_mask)
  8448. goto out;
  8449. tw32(offset, save_val);
  8450. }
  8451. return 0;
  8452. out:
  8453. if (netif_msg_hw(tp))
  8454. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8455. offset);
  8456. tw32(offset, save_val);
  8457. return -EIO;
  8458. }
  8459. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8460. {
  8461. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8462. int i;
  8463. u32 j;
  8464. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8465. for (j = 0; j < len; j += 4) {
  8466. u32 val;
  8467. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8468. tg3_read_mem(tp, offset + j, &val);
  8469. if (val != test_pattern[i])
  8470. return -EIO;
  8471. }
  8472. }
  8473. return 0;
  8474. }
  8475. static int tg3_test_memory(struct tg3 *tp)
  8476. {
  8477. static struct mem_entry {
  8478. u32 offset;
  8479. u32 len;
  8480. } mem_tbl_570x[] = {
  8481. { 0x00000000, 0x00b50},
  8482. { 0x00002000, 0x1c000},
  8483. { 0xffffffff, 0x00000}
  8484. }, mem_tbl_5705[] = {
  8485. { 0x00000100, 0x0000c},
  8486. { 0x00000200, 0x00008},
  8487. { 0x00004000, 0x00800},
  8488. { 0x00006000, 0x01000},
  8489. { 0x00008000, 0x02000},
  8490. { 0x00010000, 0x0e000},
  8491. { 0xffffffff, 0x00000}
  8492. }, mem_tbl_5755[] = {
  8493. { 0x00000200, 0x00008},
  8494. { 0x00004000, 0x00800},
  8495. { 0x00006000, 0x00800},
  8496. { 0x00008000, 0x02000},
  8497. { 0x00010000, 0x0c000},
  8498. { 0xffffffff, 0x00000}
  8499. }, mem_tbl_5906[] = {
  8500. { 0x00000200, 0x00008},
  8501. { 0x00004000, 0x00400},
  8502. { 0x00006000, 0x00400},
  8503. { 0x00008000, 0x01000},
  8504. { 0x00010000, 0x01000},
  8505. { 0xffffffff, 0x00000}
  8506. };
  8507. struct mem_entry *mem_tbl;
  8508. int err = 0;
  8509. int i;
  8510. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8511. mem_tbl = mem_tbl_5755;
  8512. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8513. mem_tbl = mem_tbl_5906;
  8514. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8515. mem_tbl = mem_tbl_5705;
  8516. else
  8517. mem_tbl = mem_tbl_570x;
  8518. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8519. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8520. mem_tbl[i].len)) != 0)
  8521. break;
  8522. }
  8523. return err;
  8524. }
  8525. #define TG3_MAC_LOOPBACK 0
  8526. #define TG3_PHY_LOOPBACK 1
  8527. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8528. {
  8529. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8530. u32 desc_idx, coal_now;
  8531. struct sk_buff *skb, *rx_skb;
  8532. u8 *tx_data;
  8533. dma_addr_t map;
  8534. int num_pkts, tx_len, rx_len, i, err;
  8535. struct tg3_rx_buffer_desc *desc;
  8536. struct tg3_napi *tnapi, *rnapi;
  8537. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8538. if (tp->irq_cnt > 1) {
  8539. tnapi = &tp->napi[1];
  8540. rnapi = &tp->napi[1];
  8541. } else {
  8542. tnapi = &tp->napi[0];
  8543. rnapi = &tp->napi[0];
  8544. }
  8545. coal_now = tnapi->coal_now | rnapi->coal_now;
  8546. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8547. /* HW errata - mac loopback fails in some cases on 5780.
  8548. * Normal traffic and PHY loopback are not affected by
  8549. * errata.
  8550. */
  8551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8552. return 0;
  8553. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8554. MAC_MODE_PORT_INT_LPBACK;
  8555. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8556. mac_mode |= MAC_MODE_LINK_POLARITY;
  8557. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8558. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8559. else
  8560. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8561. tw32(MAC_MODE, mac_mode);
  8562. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8563. u32 val;
  8564. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8565. tg3_phy_fet_toggle_apd(tp, false);
  8566. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8567. } else
  8568. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8569. tg3_phy_toggle_automdix(tp, 0);
  8570. tg3_writephy(tp, MII_BMCR, val);
  8571. udelay(40);
  8572. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8573. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8575. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8576. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8577. } else
  8578. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8579. /* reset to prevent losing 1st rx packet intermittently */
  8580. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8581. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8582. udelay(10);
  8583. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8584. }
  8585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8586. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8587. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8588. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8589. mac_mode |= MAC_MODE_LINK_POLARITY;
  8590. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8591. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8592. }
  8593. tw32(MAC_MODE, mac_mode);
  8594. }
  8595. else
  8596. return -EINVAL;
  8597. err = -EIO;
  8598. tx_len = 1514;
  8599. skb = netdev_alloc_skb(tp->dev, tx_len);
  8600. if (!skb)
  8601. return -ENOMEM;
  8602. tx_data = skb_put(skb, tx_len);
  8603. memcpy(tx_data, tp->dev->dev_addr, 6);
  8604. memset(tx_data + 6, 0x0, 8);
  8605. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8606. for (i = 14; i < tx_len; i++)
  8607. tx_data[i] = (u8) (i & 0xff);
  8608. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8609. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8610. rnapi->coal_now);
  8611. udelay(10);
  8612. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8613. num_pkts = 0;
  8614. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8615. tnapi->tx_prod++;
  8616. num_pkts++;
  8617. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8618. tr32_mailbox(tnapi->prodmbox);
  8619. udelay(10);
  8620. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8621. for (i = 0; i < 25; i++) {
  8622. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8623. coal_now);
  8624. udelay(10);
  8625. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8626. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8627. if ((tx_idx == tnapi->tx_prod) &&
  8628. (rx_idx == (rx_start_idx + num_pkts)))
  8629. break;
  8630. }
  8631. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8632. dev_kfree_skb(skb);
  8633. if (tx_idx != tnapi->tx_prod)
  8634. goto out;
  8635. if (rx_idx != rx_start_idx + num_pkts)
  8636. goto out;
  8637. desc = &rnapi->rx_rcb[rx_start_idx];
  8638. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8639. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8640. if (opaque_key != RXD_OPAQUE_RING_STD)
  8641. goto out;
  8642. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8643. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8644. goto out;
  8645. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8646. if (rx_len != tx_len)
  8647. goto out;
  8648. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8649. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8650. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8651. for (i = 14; i < tx_len; i++) {
  8652. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8653. goto out;
  8654. }
  8655. err = 0;
  8656. /* tg3_free_rings will unmap and free the rx_skb */
  8657. out:
  8658. return err;
  8659. }
  8660. #define TG3_MAC_LOOPBACK_FAILED 1
  8661. #define TG3_PHY_LOOPBACK_FAILED 2
  8662. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8663. TG3_PHY_LOOPBACK_FAILED)
  8664. static int tg3_test_loopback(struct tg3 *tp)
  8665. {
  8666. int err = 0;
  8667. u32 cpmuctrl = 0;
  8668. if (!netif_running(tp->dev))
  8669. return TG3_LOOPBACK_FAILED;
  8670. err = tg3_reset_hw(tp, 1);
  8671. if (err)
  8672. return TG3_LOOPBACK_FAILED;
  8673. /* Turn off gphy autopowerdown. */
  8674. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8675. tg3_phy_toggle_apd(tp, false);
  8676. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8677. int i;
  8678. u32 status;
  8679. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8680. /* Wait for up to 40 microseconds to acquire lock. */
  8681. for (i = 0; i < 4; i++) {
  8682. status = tr32(TG3_CPMU_MUTEX_GNT);
  8683. if (status == CPMU_MUTEX_GNT_DRIVER)
  8684. break;
  8685. udelay(10);
  8686. }
  8687. if (status != CPMU_MUTEX_GNT_DRIVER)
  8688. return TG3_LOOPBACK_FAILED;
  8689. /* Turn off link-based power management. */
  8690. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8691. tw32(TG3_CPMU_CTRL,
  8692. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8693. CPMU_CTRL_LINK_AWARE_MODE));
  8694. }
  8695. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8696. err |= TG3_MAC_LOOPBACK_FAILED;
  8697. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8698. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8699. /* Release the mutex */
  8700. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8701. }
  8702. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8703. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8704. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8705. err |= TG3_PHY_LOOPBACK_FAILED;
  8706. }
  8707. /* Re-enable gphy autopowerdown. */
  8708. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8709. tg3_phy_toggle_apd(tp, true);
  8710. return err;
  8711. }
  8712. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8713. u64 *data)
  8714. {
  8715. struct tg3 *tp = netdev_priv(dev);
  8716. if (tp->link_config.phy_is_low_power)
  8717. tg3_set_power_state(tp, PCI_D0);
  8718. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8719. if (tg3_test_nvram(tp) != 0) {
  8720. etest->flags |= ETH_TEST_FL_FAILED;
  8721. data[0] = 1;
  8722. }
  8723. if (tg3_test_link(tp) != 0) {
  8724. etest->flags |= ETH_TEST_FL_FAILED;
  8725. data[1] = 1;
  8726. }
  8727. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8728. int err, err2 = 0, irq_sync = 0;
  8729. if (netif_running(dev)) {
  8730. tg3_phy_stop(tp);
  8731. tg3_netif_stop(tp);
  8732. irq_sync = 1;
  8733. }
  8734. tg3_full_lock(tp, irq_sync);
  8735. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8736. err = tg3_nvram_lock(tp);
  8737. tg3_halt_cpu(tp, RX_CPU_BASE);
  8738. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8739. tg3_halt_cpu(tp, TX_CPU_BASE);
  8740. if (!err)
  8741. tg3_nvram_unlock(tp);
  8742. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8743. tg3_phy_reset(tp);
  8744. if (tg3_test_registers(tp) != 0) {
  8745. etest->flags |= ETH_TEST_FL_FAILED;
  8746. data[2] = 1;
  8747. }
  8748. if (tg3_test_memory(tp) != 0) {
  8749. etest->flags |= ETH_TEST_FL_FAILED;
  8750. data[3] = 1;
  8751. }
  8752. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8753. etest->flags |= ETH_TEST_FL_FAILED;
  8754. tg3_full_unlock(tp);
  8755. if (tg3_test_interrupt(tp) != 0) {
  8756. etest->flags |= ETH_TEST_FL_FAILED;
  8757. data[5] = 1;
  8758. }
  8759. tg3_full_lock(tp, 0);
  8760. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8761. if (netif_running(dev)) {
  8762. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8763. err2 = tg3_restart_hw(tp, 1);
  8764. if (!err2)
  8765. tg3_netif_start(tp);
  8766. }
  8767. tg3_full_unlock(tp);
  8768. if (irq_sync && !err2)
  8769. tg3_phy_start(tp);
  8770. }
  8771. if (tp->link_config.phy_is_low_power)
  8772. tg3_set_power_state(tp, PCI_D3hot);
  8773. }
  8774. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8775. {
  8776. struct mii_ioctl_data *data = if_mii(ifr);
  8777. struct tg3 *tp = netdev_priv(dev);
  8778. int err;
  8779. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8780. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8781. return -EAGAIN;
  8782. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8783. }
  8784. switch(cmd) {
  8785. case SIOCGMIIPHY:
  8786. data->phy_id = PHY_ADDR;
  8787. /* fallthru */
  8788. case SIOCGMIIREG: {
  8789. u32 mii_regval;
  8790. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8791. break; /* We have no PHY */
  8792. if (tp->link_config.phy_is_low_power)
  8793. return -EAGAIN;
  8794. spin_lock_bh(&tp->lock);
  8795. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8796. spin_unlock_bh(&tp->lock);
  8797. data->val_out = mii_regval;
  8798. return err;
  8799. }
  8800. case SIOCSMIIREG:
  8801. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8802. break; /* We have no PHY */
  8803. if (!capable(CAP_NET_ADMIN))
  8804. return -EPERM;
  8805. if (tp->link_config.phy_is_low_power)
  8806. return -EAGAIN;
  8807. spin_lock_bh(&tp->lock);
  8808. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8809. spin_unlock_bh(&tp->lock);
  8810. return err;
  8811. default:
  8812. /* do nothing */
  8813. break;
  8814. }
  8815. return -EOPNOTSUPP;
  8816. }
  8817. #if TG3_VLAN_TAG_USED
  8818. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8819. {
  8820. struct tg3 *tp = netdev_priv(dev);
  8821. if (!netif_running(dev)) {
  8822. tp->vlgrp = grp;
  8823. return;
  8824. }
  8825. tg3_netif_stop(tp);
  8826. tg3_full_lock(tp, 0);
  8827. tp->vlgrp = grp;
  8828. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8829. __tg3_set_rx_mode(dev);
  8830. tg3_netif_start(tp);
  8831. tg3_full_unlock(tp);
  8832. }
  8833. #endif
  8834. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8835. {
  8836. struct tg3 *tp = netdev_priv(dev);
  8837. memcpy(ec, &tp->coal, sizeof(*ec));
  8838. return 0;
  8839. }
  8840. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8841. {
  8842. struct tg3 *tp = netdev_priv(dev);
  8843. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8844. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8846. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8847. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8848. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8849. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8850. }
  8851. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8852. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8853. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8854. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8855. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8856. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8857. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8858. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8859. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8860. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8861. return -EINVAL;
  8862. /* No rx interrupts will be generated if both are zero */
  8863. if ((ec->rx_coalesce_usecs == 0) &&
  8864. (ec->rx_max_coalesced_frames == 0))
  8865. return -EINVAL;
  8866. /* No tx interrupts will be generated if both are zero */
  8867. if ((ec->tx_coalesce_usecs == 0) &&
  8868. (ec->tx_max_coalesced_frames == 0))
  8869. return -EINVAL;
  8870. /* Only copy relevant parameters, ignore all others. */
  8871. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8872. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8873. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8874. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8875. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8876. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8877. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8878. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8879. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8880. if (netif_running(dev)) {
  8881. tg3_full_lock(tp, 0);
  8882. __tg3_set_coalesce(tp, &tp->coal);
  8883. tg3_full_unlock(tp);
  8884. }
  8885. return 0;
  8886. }
  8887. static const struct ethtool_ops tg3_ethtool_ops = {
  8888. .get_settings = tg3_get_settings,
  8889. .set_settings = tg3_set_settings,
  8890. .get_drvinfo = tg3_get_drvinfo,
  8891. .get_regs_len = tg3_get_regs_len,
  8892. .get_regs = tg3_get_regs,
  8893. .get_wol = tg3_get_wol,
  8894. .set_wol = tg3_set_wol,
  8895. .get_msglevel = tg3_get_msglevel,
  8896. .set_msglevel = tg3_set_msglevel,
  8897. .nway_reset = tg3_nway_reset,
  8898. .get_link = ethtool_op_get_link,
  8899. .get_eeprom_len = tg3_get_eeprom_len,
  8900. .get_eeprom = tg3_get_eeprom,
  8901. .set_eeprom = tg3_set_eeprom,
  8902. .get_ringparam = tg3_get_ringparam,
  8903. .set_ringparam = tg3_set_ringparam,
  8904. .get_pauseparam = tg3_get_pauseparam,
  8905. .set_pauseparam = tg3_set_pauseparam,
  8906. .get_rx_csum = tg3_get_rx_csum,
  8907. .set_rx_csum = tg3_set_rx_csum,
  8908. .set_tx_csum = tg3_set_tx_csum,
  8909. .set_sg = ethtool_op_set_sg,
  8910. .set_tso = tg3_set_tso,
  8911. .self_test = tg3_self_test,
  8912. .get_strings = tg3_get_strings,
  8913. .phys_id = tg3_phys_id,
  8914. .get_ethtool_stats = tg3_get_ethtool_stats,
  8915. .get_coalesce = tg3_get_coalesce,
  8916. .set_coalesce = tg3_set_coalesce,
  8917. .get_sset_count = tg3_get_sset_count,
  8918. };
  8919. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8920. {
  8921. u32 cursize, val, magic;
  8922. tp->nvram_size = EEPROM_CHIP_SIZE;
  8923. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8924. return;
  8925. if ((magic != TG3_EEPROM_MAGIC) &&
  8926. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8927. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8928. return;
  8929. /*
  8930. * Size the chip by reading offsets at increasing powers of two.
  8931. * When we encounter our validation signature, we know the addressing
  8932. * has wrapped around, and thus have our chip size.
  8933. */
  8934. cursize = 0x10;
  8935. while (cursize < tp->nvram_size) {
  8936. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8937. return;
  8938. if (val == magic)
  8939. break;
  8940. cursize <<= 1;
  8941. }
  8942. tp->nvram_size = cursize;
  8943. }
  8944. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8945. {
  8946. u32 val;
  8947. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8948. tg3_nvram_read(tp, 0, &val) != 0)
  8949. return;
  8950. /* Selfboot format */
  8951. if (val != TG3_EEPROM_MAGIC) {
  8952. tg3_get_eeprom_size(tp);
  8953. return;
  8954. }
  8955. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8956. if (val != 0) {
  8957. /* This is confusing. We want to operate on the
  8958. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8959. * call will read from NVRAM and byteswap the data
  8960. * according to the byteswapping settings for all
  8961. * other register accesses. This ensures the data we
  8962. * want will always reside in the lower 16-bits.
  8963. * However, the data in NVRAM is in LE format, which
  8964. * means the data from the NVRAM read will always be
  8965. * opposite the endianness of the CPU. The 16-bit
  8966. * byteswap then brings the data to CPU endianness.
  8967. */
  8968. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8969. return;
  8970. }
  8971. }
  8972. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8973. }
  8974. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8975. {
  8976. u32 nvcfg1;
  8977. nvcfg1 = tr32(NVRAM_CFG1);
  8978. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8979. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8980. } else {
  8981. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8982. tw32(NVRAM_CFG1, nvcfg1);
  8983. }
  8984. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8985. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8986. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8987. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8988. tp->nvram_jedecnum = JEDEC_ATMEL;
  8989. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8990. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8991. break;
  8992. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8993. tp->nvram_jedecnum = JEDEC_ATMEL;
  8994. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8995. break;
  8996. case FLASH_VENDOR_ATMEL_EEPROM:
  8997. tp->nvram_jedecnum = JEDEC_ATMEL;
  8998. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8999. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9000. break;
  9001. case FLASH_VENDOR_ST:
  9002. tp->nvram_jedecnum = JEDEC_ST;
  9003. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9004. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9005. break;
  9006. case FLASH_VENDOR_SAIFUN:
  9007. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9008. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9009. break;
  9010. case FLASH_VENDOR_SST_SMALL:
  9011. case FLASH_VENDOR_SST_LARGE:
  9012. tp->nvram_jedecnum = JEDEC_SST;
  9013. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9014. break;
  9015. }
  9016. } else {
  9017. tp->nvram_jedecnum = JEDEC_ATMEL;
  9018. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9019. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9020. }
  9021. }
  9022. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9023. {
  9024. u32 nvcfg1;
  9025. nvcfg1 = tr32(NVRAM_CFG1);
  9026. /* NVRAM protection for TPM */
  9027. if (nvcfg1 & (1 << 27))
  9028. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9029. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9030. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9031. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9032. tp->nvram_jedecnum = JEDEC_ATMEL;
  9033. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9034. break;
  9035. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9036. tp->nvram_jedecnum = JEDEC_ATMEL;
  9037. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9038. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9039. break;
  9040. case FLASH_5752VENDOR_ST_M45PE10:
  9041. case FLASH_5752VENDOR_ST_M45PE20:
  9042. case FLASH_5752VENDOR_ST_M45PE40:
  9043. tp->nvram_jedecnum = JEDEC_ST;
  9044. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9045. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9046. break;
  9047. }
  9048. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9049. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9050. case FLASH_5752PAGE_SIZE_256:
  9051. tp->nvram_pagesize = 256;
  9052. break;
  9053. case FLASH_5752PAGE_SIZE_512:
  9054. tp->nvram_pagesize = 512;
  9055. break;
  9056. case FLASH_5752PAGE_SIZE_1K:
  9057. tp->nvram_pagesize = 1024;
  9058. break;
  9059. case FLASH_5752PAGE_SIZE_2K:
  9060. tp->nvram_pagesize = 2048;
  9061. break;
  9062. case FLASH_5752PAGE_SIZE_4K:
  9063. tp->nvram_pagesize = 4096;
  9064. break;
  9065. case FLASH_5752PAGE_SIZE_264:
  9066. tp->nvram_pagesize = 264;
  9067. break;
  9068. }
  9069. } else {
  9070. /* For eeprom, set pagesize to maximum eeprom size */
  9071. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9072. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9073. tw32(NVRAM_CFG1, nvcfg1);
  9074. }
  9075. }
  9076. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9077. {
  9078. u32 nvcfg1, protect = 0;
  9079. nvcfg1 = tr32(NVRAM_CFG1);
  9080. /* NVRAM protection for TPM */
  9081. if (nvcfg1 & (1 << 27)) {
  9082. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9083. protect = 1;
  9084. }
  9085. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9086. switch (nvcfg1) {
  9087. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9088. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9089. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9090. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9091. tp->nvram_jedecnum = JEDEC_ATMEL;
  9092. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9093. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9094. tp->nvram_pagesize = 264;
  9095. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9096. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9097. tp->nvram_size = (protect ? 0x3e200 :
  9098. TG3_NVRAM_SIZE_512KB);
  9099. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9100. tp->nvram_size = (protect ? 0x1f200 :
  9101. TG3_NVRAM_SIZE_256KB);
  9102. else
  9103. tp->nvram_size = (protect ? 0x1f200 :
  9104. TG3_NVRAM_SIZE_128KB);
  9105. break;
  9106. case FLASH_5752VENDOR_ST_M45PE10:
  9107. case FLASH_5752VENDOR_ST_M45PE20:
  9108. case FLASH_5752VENDOR_ST_M45PE40:
  9109. tp->nvram_jedecnum = JEDEC_ST;
  9110. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9111. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9112. tp->nvram_pagesize = 256;
  9113. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9114. tp->nvram_size = (protect ?
  9115. TG3_NVRAM_SIZE_64KB :
  9116. TG3_NVRAM_SIZE_128KB);
  9117. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9118. tp->nvram_size = (protect ?
  9119. TG3_NVRAM_SIZE_64KB :
  9120. TG3_NVRAM_SIZE_256KB);
  9121. else
  9122. tp->nvram_size = (protect ?
  9123. TG3_NVRAM_SIZE_128KB :
  9124. TG3_NVRAM_SIZE_512KB);
  9125. break;
  9126. }
  9127. }
  9128. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9129. {
  9130. u32 nvcfg1;
  9131. nvcfg1 = tr32(NVRAM_CFG1);
  9132. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9133. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9134. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9135. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9136. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9137. tp->nvram_jedecnum = JEDEC_ATMEL;
  9138. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9139. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9140. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9141. tw32(NVRAM_CFG1, nvcfg1);
  9142. break;
  9143. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9144. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9145. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9146. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9147. tp->nvram_jedecnum = JEDEC_ATMEL;
  9148. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9149. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9150. tp->nvram_pagesize = 264;
  9151. break;
  9152. case FLASH_5752VENDOR_ST_M45PE10:
  9153. case FLASH_5752VENDOR_ST_M45PE20:
  9154. case FLASH_5752VENDOR_ST_M45PE40:
  9155. tp->nvram_jedecnum = JEDEC_ST;
  9156. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9157. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9158. tp->nvram_pagesize = 256;
  9159. break;
  9160. }
  9161. }
  9162. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9163. {
  9164. u32 nvcfg1, protect = 0;
  9165. nvcfg1 = tr32(NVRAM_CFG1);
  9166. /* NVRAM protection for TPM */
  9167. if (nvcfg1 & (1 << 27)) {
  9168. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9169. protect = 1;
  9170. }
  9171. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9172. switch (nvcfg1) {
  9173. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9174. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9175. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9176. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9177. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9178. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9179. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9180. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9181. tp->nvram_jedecnum = JEDEC_ATMEL;
  9182. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9183. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9184. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9185. tp->nvram_pagesize = 256;
  9186. break;
  9187. case FLASH_5761VENDOR_ST_A_M45PE20:
  9188. case FLASH_5761VENDOR_ST_A_M45PE40:
  9189. case FLASH_5761VENDOR_ST_A_M45PE80:
  9190. case FLASH_5761VENDOR_ST_A_M45PE16:
  9191. case FLASH_5761VENDOR_ST_M_M45PE20:
  9192. case FLASH_5761VENDOR_ST_M_M45PE40:
  9193. case FLASH_5761VENDOR_ST_M_M45PE80:
  9194. case FLASH_5761VENDOR_ST_M_M45PE16:
  9195. tp->nvram_jedecnum = JEDEC_ST;
  9196. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9197. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9198. tp->nvram_pagesize = 256;
  9199. break;
  9200. }
  9201. if (protect) {
  9202. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9203. } else {
  9204. switch (nvcfg1) {
  9205. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9206. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9207. case FLASH_5761VENDOR_ST_A_M45PE16:
  9208. case FLASH_5761VENDOR_ST_M_M45PE16:
  9209. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9210. break;
  9211. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9212. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9213. case FLASH_5761VENDOR_ST_A_M45PE80:
  9214. case FLASH_5761VENDOR_ST_M_M45PE80:
  9215. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9216. break;
  9217. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9218. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9219. case FLASH_5761VENDOR_ST_A_M45PE40:
  9220. case FLASH_5761VENDOR_ST_M_M45PE40:
  9221. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9222. break;
  9223. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9224. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9225. case FLASH_5761VENDOR_ST_A_M45PE20:
  9226. case FLASH_5761VENDOR_ST_M_M45PE20:
  9227. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9228. break;
  9229. }
  9230. }
  9231. }
  9232. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9233. {
  9234. tp->nvram_jedecnum = JEDEC_ATMEL;
  9235. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9236. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9237. }
  9238. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9239. {
  9240. u32 nvcfg1;
  9241. nvcfg1 = tr32(NVRAM_CFG1);
  9242. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9243. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9244. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9245. tp->nvram_jedecnum = JEDEC_ATMEL;
  9246. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9247. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9248. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9249. tw32(NVRAM_CFG1, nvcfg1);
  9250. return;
  9251. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9252. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9253. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9254. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9255. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9256. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9257. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9258. tp->nvram_jedecnum = JEDEC_ATMEL;
  9259. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9260. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9261. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9262. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9263. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9264. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9265. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9266. break;
  9267. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9268. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9269. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9270. break;
  9271. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9272. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9273. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9274. break;
  9275. }
  9276. break;
  9277. case FLASH_5752VENDOR_ST_M45PE10:
  9278. case FLASH_5752VENDOR_ST_M45PE20:
  9279. case FLASH_5752VENDOR_ST_M45PE40:
  9280. tp->nvram_jedecnum = JEDEC_ST;
  9281. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9282. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9283. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9284. case FLASH_5752VENDOR_ST_M45PE10:
  9285. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9286. break;
  9287. case FLASH_5752VENDOR_ST_M45PE20:
  9288. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9289. break;
  9290. case FLASH_5752VENDOR_ST_M45PE40:
  9291. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9292. break;
  9293. }
  9294. break;
  9295. default:
  9296. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9297. return;
  9298. }
  9299. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9300. case FLASH_5752PAGE_SIZE_256:
  9301. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9302. tp->nvram_pagesize = 256;
  9303. break;
  9304. case FLASH_5752PAGE_SIZE_512:
  9305. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9306. tp->nvram_pagesize = 512;
  9307. break;
  9308. case FLASH_5752PAGE_SIZE_1K:
  9309. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9310. tp->nvram_pagesize = 1024;
  9311. break;
  9312. case FLASH_5752PAGE_SIZE_2K:
  9313. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9314. tp->nvram_pagesize = 2048;
  9315. break;
  9316. case FLASH_5752PAGE_SIZE_4K:
  9317. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9318. tp->nvram_pagesize = 4096;
  9319. break;
  9320. case FLASH_5752PAGE_SIZE_264:
  9321. tp->nvram_pagesize = 264;
  9322. break;
  9323. case FLASH_5752PAGE_SIZE_528:
  9324. tp->nvram_pagesize = 528;
  9325. break;
  9326. }
  9327. }
  9328. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9329. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9330. {
  9331. tw32_f(GRC_EEPROM_ADDR,
  9332. (EEPROM_ADDR_FSM_RESET |
  9333. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9334. EEPROM_ADDR_CLKPERD_SHIFT)));
  9335. msleep(1);
  9336. /* Enable seeprom accesses. */
  9337. tw32_f(GRC_LOCAL_CTRL,
  9338. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9339. udelay(100);
  9340. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9341. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9342. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9343. if (tg3_nvram_lock(tp)) {
  9344. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9345. "tg3_nvram_init failed.\n", tp->dev->name);
  9346. return;
  9347. }
  9348. tg3_enable_nvram_access(tp);
  9349. tp->nvram_size = 0;
  9350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9351. tg3_get_5752_nvram_info(tp);
  9352. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9353. tg3_get_5755_nvram_info(tp);
  9354. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9357. tg3_get_5787_nvram_info(tp);
  9358. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9359. tg3_get_5761_nvram_info(tp);
  9360. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9361. tg3_get_5906_nvram_info(tp);
  9362. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9363. tg3_get_57780_nvram_info(tp);
  9364. else
  9365. tg3_get_nvram_info(tp);
  9366. if (tp->nvram_size == 0)
  9367. tg3_get_nvram_size(tp);
  9368. tg3_disable_nvram_access(tp);
  9369. tg3_nvram_unlock(tp);
  9370. } else {
  9371. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9372. tg3_get_eeprom_size(tp);
  9373. }
  9374. }
  9375. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9376. u32 offset, u32 len, u8 *buf)
  9377. {
  9378. int i, j, rc = 0;
  9379. u32 val;
  9380. for (i = 0; i < len; i += 4) {
  9381. u32 addr;
  9382. __be32 data;
  9383. addr = offset + i;
  9384. memcpy(&data, buf + i, 4);
  9385. /*
  9386. * The SEEPROM interface expects the data to always be opposite
  9387. * the native endian format. We accomplish this by reversing
  9388. * all the operations that would have been performed on the
  9389. * data from a call to tg3_nvram_read_be32().
  9390. */
  9391. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9392. val = tr32(GRC_EEPROM_ADDR);
  9393. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9394. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9395. EEPROM_ADDR_READ);
  9396. tw32(GRC_EEPROM_ADDR, val |
  9397. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9398. (addr & EEPROM_ADDR_ADDR_MASK) |
  9399. EEPROM_ADDR_START |
  9400. EEPROM_ADDR_WRITE);
  9401. for (j = 0; j < 1000; j++) {
  9402. val = tr32(GRC_EEPROM_ADDR);
  9403. if (val & EEPROM_ADDR_COMPLETE)
  9404. break;
  9405. msleep(1);
  9406. }
  9407. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9408. rc = -EBUSY;
  9409. break;
  9410. }
  9411. }
  9412. return rc;
  9413. }
  9414. /* offset and length are dword aligned */
  9415. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9416. u8 *buf)
  9417. {
  9418. int ret = 0;
  9419. u32 pagesize = tp->nvram_pagesize;
  9420. u32 pagemask = pagesize - 1;
  9421. u32 nvram_cmd;
  9422. u8 *tmp;
  9423. tmp = kmalloc(pagesize, GFP_KERNEL);
  9424. if (tmp == NULL)
  9425. return -ENOMEM;
  9426. while (len) {
  9427. int j;
  9428. u32 phy_addr, page_off, size;
  9429. phy_addr = offset & ~pagemask;
  9430. for (j = 0; j < pagesize; j += 4) {
  9431. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9432. (__be32 *) (tmp + j));
  9433. if (ret)
  9434. break;
  9435. }
  9436. if (ret)
  9437. break;
  9438. page_off = offset & pagemask;
  9439. size = pagesize;
  9440. if (len < size)
  9441. size = len;
  9442. len -= size;
  9443. memcpy(tmp + page_off, buf, size);
  9444. offset = offset + (pagesize - page_off);
  9445. tg3_enable_nvram_access(tp);
  9446. /*
  9447. * Before we can erase the flash page, we need
  9448. * to issue a special "write enable" command.
  9449. */
  9450. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9451. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9452. break;
  9453. /* Erase the target page */
  9454. tw32(NVRAM_ADDR, phy_addr);
  9455. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9456. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9457. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9458. break;
  9459. /* Issue another write enable to start the write. */
  9460. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9461. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9462. break;
  9463. for (j = 0; j < pagesize; j += 4) {
  9464. __be32 data;
  9465. data = *((__be32 *) (tmp + j));
  9466. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9467. tw32(NVRAM_ADDR, phy_addr + j);
  9468. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9469. NVRAM_CMD_WR;
  9470. if (j == 0)
  9471. nvram_cmd |= NVRAM_CMD_FIRST;
  9472. else if (j == (pagesize - 4))
  9473. nvram_cmd |= NVRAM_CMD_LAST;
  9474. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9475. break;
  9476. }
  9477. if (ret)
  9478. break;
  9479. }
  9480. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9481. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9482. kfree(tmp);
  9483. return ret;
  9484. }
  9485. /* offset and length are dword aligned */
  9486. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9487. u8 *buf)
  9488. {
  9489. int i, ret = 0;
  9490. for (i = 0; i < len; i += 4, offset += 4) {
  9491. u32 page_off, phy_addr, nvram_cmd;
  9492. __be32 data;
  9493. memcpy(&data, buf + i, 4);
  9494. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9495. page_off = offset % tp->nvram_pagesize;
  9496. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9497. tw32(NVRAM_ADDR, phy_addr);
  9498. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9499. if ((page_off == 0) || (i == 0))
  9500. nvram_cmd |= NVRAM_CMD_FIRST;
  9501. if (page_off == (tp->nvram_pagesize - 4))
  9502. nvram_cmd |= NVRAM_CMD_LAST;
  9503. if (i == (len - 4))
  9504. nvram_cmd |= NVRAM_CMD_LAST;
  9505. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9506. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9507. (tp->nvram_jedecnum == JEDEC_ST) &&
  9508. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9509. if ((ret = tg3_nvram_exec_cmd(tp,
  9510. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9511. NVRAM_CMD_DONE)))
  9512. break;
  9513. }
  9514. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9515. /* We always do complete word writes to eeprom. */
  9516. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9517. }
  9518. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9519. break;
  9520. }
  9521. return ret;
  9522. }
  9523. /* offset and length are dword aligned */
  9524. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9525. {
  9526. int ret;
  9527. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9528. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9529. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9530. udelay(40);
  9531. }
  9532. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9533. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9534. }
  9535. else {
  9536. u32 grc_mode;
  9537. ret = tg3_nvram_lock(tp);
  9538. if (ret)
  9539. return ret;
  9540. tg3_enable_nvram_access(tp);
  9541. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9542. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9543. tw32(NVRAM_WRITE1, 0x406);
  9544. grc_mode = tr32(GRC_MODE);
  9545. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9546. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9547. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9548. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9549. buf);
  9550. }
  9551. else {
  9552. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9553. buf);
  9554. }
  9555. grc_mode = tr32(GRC_MODE);
  9556. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9557. tg3_disable_nvram_access(tp);
  9558. tg3_nvram_unlock(tp);
  9559. }
  9560. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9561. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9562. udelay(40);
  9563. }
  9564. return ret;
  9565. }
  9566. struct subsys_tbl_ent {
  9567. u16 subsys_vendor, subsys_devid;
  9568. u32 phy_id;
  9569. };
  9570. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9571. /* Broadcom boards. */
  9572. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9573. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9574. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9575. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9576. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9577. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9578. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9579. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9580. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9581. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9582. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9583. /* 3com boards. */
  9584. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9585. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9586. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9587. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9588. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9589. /* DELL boards. */
  9590. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9591. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9592. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9593. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9594. /* Compaq boards. */
  9595. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9596. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9597. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9598. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9599. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9600. /* IBM boards. */
  9601. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9602. };
  9603. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9604. {
  9605. int i;
  9606. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9607. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9608. tp->pdev->subsystem_vendor) &&
  9609. (subsys_id_to_phy_id[i].subsys_devid ==
  9610. tp->pdev->subsystem_device))
  9611. return &subsys_id_to_phy_id[i];
  9612. }
  9613. return NULL;
  9614. }
  9615. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9616. {
  9617. u32 val;
  9618. u16 pmcsr;
  9619. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9620. * so need make sure we're in D0.
  9621. */
  9622. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9623. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9624. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9625. msleep(1);
  9626. /* Make sure register accesses (indirect or otherwise)
  9627. * will function correctly.
  9628. */
  9629. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9630. tp->misc_host_ctrl);
  9631. /* The memory arbiter has to be enabled in order for SRAM accesses
  9632. * to succeed. Normally on powerup the tg3 chip firmware will make
  9633. * sure it is enabled, but other entities such as system netboot
  9634. * code might disable it.
  9635. */
  9636. val = tr32(MEMARB_MODE);
  9637. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9638. tp->phy_id = PHY_ID_INVALID;
  9639. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9640. /* Assume an onboard device and WOL capable by default. */
  9641. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9643. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9644. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9645. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9646. }
  9647. val = tr32(VCPU_CFGSHDW);
  9648. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9649. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9650. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9651. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9652. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9653. goto done;
  9654. }
  9655. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9656. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9657. u32 nic_cfg, led_cfg;
  9658. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9659. int eeprom_phy_serdes = 0;
  9660. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9661. tp->nic_sram_data_cfg = nic_cfg;
  9662. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9663. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9664. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9665. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9666. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9667. (ver > 0) && (ver < 0x100))
  9668. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9670. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9671. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9672. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9673. eeprom_phy_serdes = 1;
  9674. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9675. if (nic_phy_id != 0) {
  9676. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9677. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9678. eeprom_phy_id = (id1 >> 16) << 10;
  9679. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9680. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9681. } else
  9682. eeprom_phy_id = 0;
  9683. tp->phy_id = eeprom_phy_id;
  9684. if (eeprom_phy_serdes) {
  9685. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9686. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9687. else
  9688. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9689. }
  9690. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9691. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9692. SHASTA_EXT_LED_MODE_MASK);
  9693. else
  9694. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9695. switch (led_cfg) {
  9696. default:
  9697. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9698. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9699. break;
  9700. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9701. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9702. break;
  9703. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9704. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9705. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9706. * read on some older 5700/5701 bootcode.
  9707. */
  9708. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9709. ASIC_REV_5700 ||
  9710. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9711. ASIC_REV_5701)
  9712. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9713. break;
  9714. case SHASTA_EXT_LED_SHARED:
  9715. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9716. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9717. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9718. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9719. LED_CTRL_MODE_PHY_2);
  9720. break;
  9721. case SHASTA_EXT_LED_MAC:
  9722. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9723. break;
  9724. case SHASTA_EXT_LED_COMBO:
  9725. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9726. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9727. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9728. LED_CTRL_MODE_PHY_2);
  9729. break;
  9730. }
  9731. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9733. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9734. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9735. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9736. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9737. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9738. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9739. if ((tp->pdev->subsystem_vendor ==
  9740. PCI_VENDOR_ID_ARIMA) &&
  9741. (tp->pdev->subsystem_device == 0x205a ||
  9742. tp->pdev->subsystem_device == 0x2063))
  9743. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9744. } else {
  9745. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9746. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9747. }
  9748. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9749. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9750. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9751. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9752. }
  9753. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9754. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9755. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9756. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9757. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9758. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9759. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9760. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9761. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9762. if (cfg2 & (1 << 17))
  9763. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9764. /* serdes signal pre-emphasis in register 0x590 set by */
  9765. /* bootcode if bit 18 is set */
  9766. if (cfg2 & (1 << 18))
  9767. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9768. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9769. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9770. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9771. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9772. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9773. u32 cfg3;
  9774. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9775. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9776. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9777. }
  9778. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9779. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9780. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9781. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9782. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9783. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9784. }
  9785. done:
  9786. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9787. device_set_wakeup_enable(&tp->pdev->dev,
  9788. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9789. }
  9790. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9791. {
  9792. int i;
  9793. u32 val;
  9794. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9795. tw32(OTP_CTRL, cmd);
  9796. /* Wait for up to 1 ms for command to execute. */
  9797. for (i = 0; i < 100; i++) {
  9798. val = tr32(OTP_STATUS);
  9799. if (val & OTP_STATUS_CMD_DONE)
  9800. break;
  9801. udelay(10);
  9802. }
  9803. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9804. }
  9805. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9806. * configuration is a 32-bit value that straddles the alignment boundary.
  9807. * We do two 32-bit reads and then shift and merge the results.
  9808. */
  9809. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9810. {
  9811. u32 bhalf_otp, thalf_otp;
  9812. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9813. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9814. return 0;
  9815. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9816. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9817. return 0;
  9818. thalf_otp = tr32(OTP_READ_DATA);
  9819. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9820. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9821. return 0;
  9822. bhalf_otp = tr32(OTP_READ_DATA);
  9823. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9824. }
  9825. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9826. {
  9827. u32 hw_phy_id_1, hw_phy_id_2;
  9828. u32 hw_phy_id, hw_phy_id_masked;
  9829. int err;
  9830. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9831. return tg3_phy_init(tp);
  9832. /* Reading the PHY ID register can conflict with ASF
  9833. * firmware access to the PHY hardware.
  9834. */
  9835. err = 0;
  9836. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9837. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9838. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9839. } else {
  9840. /* Now read the physical PHY_ID from the chip and verify
  9841. * that it is sane. If it doesn't look good, we fall back
  9842. * to either the hard-coded table based PHY_ID and failing
  9843. * that the value found in the eeprom area.
  9844. */
  9845. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9846. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9847. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9848. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9849. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9850. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9851. }
  9852. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9853. tp->phy_id = hw_phy_id;
  9854. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9855. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9856. else
  9857. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9858. } else {
  9859. if (tp->phy_id != PHY_ID_INVALID) {
  9860. /* Do nothing, phy ID already set up in
  9861. * tg3_get_eeprom_hw_cfg().
  9862. */
  9863. } else {
  9864. struct subsys_tbl_ent *p;
  9865. /* No eeprom signature? Try the hardcoded
  9866. * subsys device table.
  9867. */
  9868. p = lookup_by_subsys(tp);
  9869. if (!p)
  9870. return -ENODEV;
  9871. tp->phy_id = p->phy_id;
  9872. if (!tp->phy_id ||
  9873. tp->phy_id == PHY_ID_BCM8002)
  9874. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9875. }
  9876. }
  9877. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9878. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9879. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9880. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9881. tg3_readphy(tp, MII_BMSR, &bmsr);
  9882. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9883. (bmsr & BMSR_LSTATUS))
  9884. goto skip_phy_reset;
  9885. err = tg3_phy_reset(tp);
  9886. if (err)
  9887. return err;
  9888. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9889. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9890. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9891. tg3_ctrl = 0;
  9892. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9893. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9894. MII_TG3_CTRL_ADV_1000_FULL);
  9895. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9896. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9897. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9898. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9899. }
  9900. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9901. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9902. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9903. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9904. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9905. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9906. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9907. tg3_writephy(tp, MII_BMCR,
  9908. BMCR_ANENABLE | BMCR_ANRESTART);
  9909. }
  9910. tg3_phy_set_wirespeed(tp);
  9911. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9912. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9913. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9914. }
  9915. skip_phy_reset:
  9916. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9917. err = tg3_init_5401phy_dsp(tp);
  9918. if (err)
  9919. return err;
  9920. }
  9921. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9922. err = tg3_init_5401phy_dsp(tp);
  9923. }
  9924. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9925. tp->link_config.advertising =
  9926. (ADVERTISED_1000baseT_Half |
  9927. ADVERTISED_1000baseT_Full |
  9928. ADVERTISED_Autoneg |
  9929. ADVERTISED_FIBRE);
  9930. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9931. tp->link_config.advertising &=
  9932. ~(ADVERTISED_1000baseT_Half |
  9933. ADVERTISED_1000baseT_Full);
  9934. return err;
  9935. }
  9936. static void __devinit tg3_read_partno(struct tg3 *tp)
  9937. {
  9938. unsigned char vpd_data[256]; /* in little-endian format */
  9939. unsigned int i;
  9940. u32 magic;
  9941. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9942. tg3_nvram_read(tp, 0x0, &magic))
  9943. goto out_not_found;
  9944. if (magic == TG3_EEPROM_MAGIC) {
  9945. for (i = 0; i < 256; i += 4) {
  9946. u32 tmp;
  9947. /* The data is in little-endian format in NVRAM.
  9948. * Use the big-endian read routines to preserve
  9949. * the byte order as it exists in NVRAM.
  9950. */
  9951. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9952. goto out_not_found;
  9953. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9954. }
  9955. } else {
  9956. int vpd_cap;
  9957. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9958. for (i = 0; i < 256; i += 4) {
  9959. u32 tmp, j = 0;
  9960. __le32 v;
  9961. u16 tmp16;
  9962. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9963. i);
  9964. while (j++ < 100) {
  9965. pci_read_config_word(tp->pdev, vpd_cap +
  9966. PCI_VPD_ADDR, &tmp16);
  9967. if (tmp16 & 0x8000)
  9968. break;
  9969. msleep(1);
  9970. }
  9971. if (!(tmp16 & 0x8000))
  9972. goto out_not_found;
  9973. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9974. &tmp);
  9975. v = cpu_to_le32(tmp);
  9976. memcpy(&vpd_data[i], &v, sizeof(v));
  9977. }
  9978. }
  9979. /* Now parse and find the part number. */
  9980. for (i = 0; i < 254; ) {
  9981. unsigned char val = vpd_data[i];
  9982. unsigned int block_end;
  9983. if (val == 0x82 || val == 0x91) {
  9984. i = (i + 3 +
  9985. (vpd_data[i + 1] +
  9986. (vpd_data[i + 2] << 8)));
  9987. continue;
  9988. }
  9989. if (val != 0x90)
  9990. goto out_not_found;
  9991. block_end = (i + 3 +
  9992. (vpd_data[i + 1] +
  9993. (vpd_data[i + 2] << 8)));
  9994. i += 3;
  9995. if (block_end > 256)
  9996. goto out_not_found;
  9997. while (i < (block_end - 2)) {
  9998. if (vpd_data[i + 0] == 'P' &&
  9999. vpd_data[i + 1] == 'N') {
  10000. int partno_len = vpd_data[i + 2];
  10001. i += 3;
  10002. if (partno_len > 24 || (partno_len + i) > 256)
  10003. goto out_not_found;
  10004. memcpy(tp->board_part_number,
  10005. &vpd_data[i], partno_len);
  10006. /* Success. */
  10007. return;
  10008. }
  10009. i += 3 + vpd_data[i + 2];
  10010. }
  10011. /* Part number not found. */
  10012. goto out_not_found;
  10013. }
  10014. out_not_found:
  10015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10016. strcpy(tp->board_part_number, "BCM95906");
  10017. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10018. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10019. strcpy(tp->board_part_number, "BCM57780");
  10020. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10021. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10022. strcpy(tp->board_part_number, "BCM57760");
  10023. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10024. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10025. strcpy(tp->board_part_number, "BCM57790");
  10026. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10027. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10028. strcpy(tp->board_part_number, "BCM57788");
  10029. else
  10030. strcpy(tp->board_part_number, "none");
  10031. }
  10032. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10033. {
  10034. u32 val;
  10035. if (tg3_nvram_read(tp, offset, &val) ||
  10036. (val & 0xfc000000) != 0x0c000000 ||
  10037. tg3_nvram_read(tp, offset + 4, &val) ||
  10038. val != 0)
  10039. return 0;
  10040. return 1;
  10041. }
  10042. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10043. {
  10044. u32 val, offset, start, ver_offset;
  10045. int i;
  10046. bool newver = false;
  10047. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10048. tg3_nvram_read(tp, 0x4, &start))
  10049. return;
  10050. offset = tg3_nvram_logical_addr(tp, offset);
  10051. if (tg3_nvram_read(tp, offset, &val))
  10052. return;
  10053. if ((val & 0xfc000000) == 0x0c000000) {
  10054. if (tg3_nvram_read(tp, offset + 4, &val))
  10055. return;
  10056. if (val == 0)
  10057. newver = true;
  10058. }
  10059. if (newver) {
  10060. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10061. return;
  10062. offset = offset + ver_offset - start;
  10063. for (i = 0; i < 16; i += 4) {
  10064. __be32 v;
  10065. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10066. return;
  10067. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10068. }
  10069. } else {
  10070. u32 major, minor;
  10071. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10072. return;
  10073. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10074. TG3_NVM_BCVER_MAJSFT;
  10075. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10076. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10077. }
  10078. }
  10079. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10080. {
  10081. u32 val, major, minor;
  10082. /* Use native endian representation */
  10083. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10084. return;
  10085. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10086. TG3_NVM_HWSB_CFG1_MAJSFT;
  10087. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10088. TG3_NVM_HWSB_CFG1_MINSFT;
  10089. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10090. }
  10091. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10092. {
  10093. u32 offset, major, minor, build;
  10094. tp->fw_ver[0] = 's';
  10095. tp->fw_ver[1] = 'b';
  10096. tp->fw_ver[2] = '\0';
  10097. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10098. return;
  10099. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10100. case TG3_EEPROM_SB_REVISION_0:
  10101. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10102. break;
  10103. case TG3_EEPROM_SB_REVISION_2:
  10104. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10105. break;
  10106. case TG3_EEPROM_SB_REVISION_3:
  10107. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10108. break;
  10109. default:
  10110. return;
  10111. }
  10112. if (tg3_nvram_read(tp, offset, &val))
  10113. return;
  10114. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10115. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10116. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10117. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10118. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10119. if (minor > 99 || build > 26)
  10120. return;
  10121. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10122. if (build > 0) {
  10123. tp->fw_ver[8] = 'a' + build - 1;
  10124. tp->fw_ver[9] = '\0';
  10125. }
  10126. }
  10127. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10128. {
  10129. u32 val, offset, start;
  10130. int i, vlen;
  10131. for (offset = TG3_NVM_DIR_START;
  10132. offset < TG3_NVM_DIR_END;
  10133. offset += TG3_NVM_DIRENT_SIZE) {
  10134. if (tg3_nvram_read(tp, offset, &val))
  10135. return;
  10136. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10137. break;
  10138. }
  10139. if (offset == TG3_NVM_DIR_END)
  10140. return;
  10141. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10142. start = 0x08000000;
  10143. else if (tg3_nvram_read(tp, offset - 4, &start))
  10144. return;
  10145. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10146. !tg3_fw_img_is_valid(tp, offset) ||
  10147. tg3_nvram_read(tp, offset + 8, &val))
  10148. return;
  10149. offset += val - start;
  10150. vlen = strlen(tp->fw_ver);
  10151. tp->fw_ver[vlen++] = ',';
  10152. tp->fw_ver[vlen++] = ' ';
  10153. for (i = 0; i < 4; i++) {
  10154. __be32 v;
  10155. if (tg3_nvram_read_be32(tp, offset, &v))
  10156. return;
  10157. offset += sizeof(v);
  10158. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10159. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10160. break;
  10161. }
  10162. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10163. vlen += sizeof(v);
  10164. }
  10165. }
  10166. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10167. {
  10168. int vlen;
  10169. u32 apedata;
  10170. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10171. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10172. return;
  10173. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10174. if (apedata != APE_SEG_SIG_MAGIC)
  10175. return;
  10176. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10177. if (!(apedata & APE_FW_STATUS_READY))
  10178. return;
  10179. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10180. vlen = strlen(tp->fw_ver);
  10181. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10182. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10183. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10184. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10185. (apedata & APE_FW_VERSION_BLDMSK));
  10186. }
  10187. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10188. {
  10189. u32 val;
  10190. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10191. tp->fw_ver[0] = 's';
  10192. tp->fw_ver[1] = 'b';
  10193. tp->fw_ver[2] = '\0';
  10194. return;
  10195. }
  10196. if (tg3_nvram_read(tp, 0, &val))
  10197. return;
  10198. if (val == TG3_EEPROM_MAGIC)
  10199. tg3_read_bc_ver(tp);
  10200. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10201. tg3_read_sb_ver(tp, val);
  10202. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10203. tg3_read_hwsb_ver(tp);
  10204. else
  10205. return;
  10206. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10207. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10208. return;
  10209. tg3_read_mgmtfw_ver(tp);
  10210. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10211. }
  10212. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10213. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10214. {
  10215. static struct pci_device_id write_reorder_chipsets[] = {
  10216. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10217. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10218. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10219. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10220. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10221. PCI_DEVICE_ID_VIA_8385_0) },
  10222. { },
  10223. };
  10224. u32 misc_ctrl_reg;
  10225. u32 pci_state_reg, grc_misc_cfg;
  10226. u32 val;
  10227. u16 pci_cmd;
  10228. int err;
  10229. /* Force memory write invalidate off. If we leave it on,
  10230. * then on 5700_BX chips we have to enable a workaround.
  10231. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10232. * to match the cacheline size. The Broadcom driver have this
  10233. * workaround but turns MWI off all the times so never uses
  10234. * it. This seems to suggest that the workaround is insufficient.
  10235. */
  10236. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10237. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10238. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10239. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10240. * has the register indirect write enable bit set before
  10241. * we try to access any of the MMIO registers. It is also
  10242. * critical that the PCI-X hw workaround situation is decided
  10243. * before that as well.
  10244. */
  10245. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10246. &misc_ctrl_reg);
  10247. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10248. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10250. u32 prod_id_asic_rev;
  10251. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10252. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10253. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10255. pci_read_config_dword(tp->pdev,
  10256. TG3PCI_GEN2_PRODID_ASICREV,
  10257. &prod_id_asic_rev);
  10258. else
  10259. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10260. &prod_id_asic_rev);
  10261. tp->pci_chip_rev_id = prod_id_asic_rev;
  10262. }
  10263. /* Wrong chip ID in 5752 A0. This code can be removed later
  10264. * as A0 is not in production.
  10265. */
  10266. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10267. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10268. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10269. * we need to disable memory and use config. cycles
  10270. * only to access all registers. The 5702/03 chips
  10271. * can mistakenly decode the special cycles from the
  10272. * ICH chipsets as memory write cycles, causing corruption
  10273. * of register and memory space. Only certain ICH bridges
  10274. * will drive special cycles with non-zero data during the
  10275. * address phase which can fall within the 5703's address
  10276. * range. This is not an ICH bug as the PCI spec allows
  10277. * non-zero address during special cycles. However, only
  10278. * these ICH bridges are known to drive non-zero addresses
  10279. * during special cycles.
  10280. *
  10281. * Since special cycles do not cross PCI bridges, we only
  10282. * enable this workaround if the 5703 is on the secondary
  10283. * bus of these ICH bridges.
  10284. */
  10285. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10286. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10287. static struct tg3_dev_id {
  10288. u32 vendor;
  10289. u32 device;
  10290. u32 rev;
  10291. } ich_chipsets[] = {
  10292. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10293. PCI_ANY_ID },
  10294. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10295. PCI_ANY_ID },
  10296. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10297. 0xa },
  10298. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10299. PCI_ANY_ID },
  10300. { },
  10301. };
  10302. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10303. struct pci_dev *bridge = NULL;
  10304. while (pci_id->vendor != 0) {
  10305. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10306. bridge);
  10307. if (!bridge) {
  10308. pci_id++;
  10309. continue;
  10310. }
  10311. if (pci_id->rev != PCI_ANY_ID) {
  10312. if (bridge->revision > pci_id->rev)
  10313. continue;
  10314. }
  10315. if (bridge->subordinate &&
  10316. (bridge->subordinate->number ==
  10317. tp->pdev->bus->number)) {
  10318. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10319. pci_dev_put(bridge);
  10320. break;
  10321. }
  10322. }
  10323. }
  10324. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10325. static struct tg3_dev_id {
  10326. u32 vendor;
  10327. u32 device;
  10328. } bridge_chipsets[] = {
  10329. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10330. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10331. { },
  10332. };
  10333. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10334. struct pci_dev *bridge = NULL;
  10335. while (pci_id->vendor != 0) {
  10336. bridge = pci_get_device(pci_id->vendor,
  10337. pci_id->device,
  10338. bridge);
  10339. if (!bridge) {
  10340. pci_id++;
  10341. continue;
  10342. }
  10343. if (bridge->subordinate &&
  10344. (bridge->subordinate->number <=
  10345. tp->pdev->bus->number) &&
  10346. (bridge->subordinate->subordinate >=
  10347. tp->pdev->bus->number)) {
  10348. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10349. pci_dev_put(bridge);
  10350. break;
  10351. }
  10352. }
  10353. }
  10354. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10355. * DMA addresses > 40-bit. This bridge may have other additional
  10356. * 57xx devices behind it in some 4-port NIC designs for example.
  10357. * Any tg3 device found behind the bridge will also need the 40-bit
  10358. * DMA workaround.
  10359. */
  10360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10362. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10363. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10364. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10365. }
  10366. else {
  10367. struct pci_dev *bridge = NULL;
  10368. do {
  10369. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10370. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10371. bridge);
  10372. if (bridge && bridge->subordinate &&
  10373. (bridge->subordinate->number <=
  10374. tp->pdev->bus->number) &&
  10375. (bridge->subordinate->subordinate >=
  10376. tp->pdev->bus->number)) {
  10377. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10378. pci_dev_put(bridge);
  10379. break;
  10380. }
  10381. } while (bridge);
  10382. }
  10383. /* Initialize misc host control in PCI block. */
  10384. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10385. MISC_HOST_CTRL_CHIPREV);
  10386. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10387. tp->misc_host_ctrl);
  10388. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10389. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10391. tp->pdev_peer = tg3_find_peer(tp);
  10392. /* Intentionally exclude ASIC_REV_5906 */
  10393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10397. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10400. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10404. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10405. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10406. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10407. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10408. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10409. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10410. /* 5700 B0 chips do not support checksumming correctly due
  10411. * to hardware bugs.
  10412. */
  10413. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10414. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10415. else {
  10416. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10417. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10418. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10419. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10420. }
  10421. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10422. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10423. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10424. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10425. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10426. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10427. tp->pdev_peer == tp->pdev))
  10428. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10429. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10430. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10431. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10432. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10433. } else {
  10434. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10435. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10436. ASIC_REV_5750 &&
  10437. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10438. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10439. }
  10440. }
  10441. tp->irq_max = 1;
  10442. #ifdef TG3_NAPI
  10443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10444. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10445. tp->irq_max = TG3_IRQ_MAX_VECS;
  10446. }
  10447. #endif
  10448. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10449. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10450. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10451. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10452. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10453. &pci_state_reg);
  10454. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10455. if (tp->pcie_cap != 0) {
  10456. u16 lnkctl;
  10457. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10458. pcie_set_readrq(tp->pdev, 4096);
  10459. pci_read_config_word(tp->pdev,
  10460. tp->pcie_cap + PCI_EXP_LNKCTL,
  10461. &lnkctl);
  10462. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10464. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10467. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10468. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10469. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10470. }
  10471. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10472. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10473. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10474. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10475. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10476. if (!tp->pcix_cap) {
  10477. printk(KERN_ERR PFX "Cannot find PCI-X "
  10478. "capability, aborting.\n");
  10479. return -EIO;
  10480. }
  10481. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10482. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10483. }
  10484. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10485. * reordering to the mailbox registers done by the host
  10486. * controller can cause major troubles. We read back from
  10487. * every mailbox register write to force the writes to be
  10488. * posted to the chip in order.
  10489. */
  10490. if (pci_dev_present(write_reorder_chipsets) &&
  10491. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10492. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10493. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10494. &tp->pci_cacheline_sz);
  10495. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10496. &tp->pci_lat_timer);
  10497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10498. tp->pci_lat_timer < 64) {
  10499. tp->pci_lat_timer = 64;
  10500. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10501. tp->pci_lat_timer);
  10502. }
  10503. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10504. /* 5700 BX chips need to have their TX producer index
  10505. * mailboxes written twice to workaround a bug.
  10506. */
  10507. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10508. /* If we are in PCI-X mode, enable register write workaround.
  10509. *
  10510. * The workaround is to use indirect register accesses
  10511. * for all chip writes not to mailbox registers.
  10512. */
  10513. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10514. u32 pm_reg;
  10515. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10516. /* The chip can have it's power management PCI config
  10517. * space registers clobbered due to this bug.
  10518. * So explicitly force the chip into D0 here.
  10519. */
  10520. pci_read_config_dword(tp->pdev,
  10521. tp->pm_cap + PCI_PM_CTRL,
  10522. &pm_reg);
  10523. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10524. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10525. pci_write_config_dword(tp->pdev,
  10526. tp->pm_cap + PCI_PM_CTRL,
  10527. pm_reg);
  10528. /* Also, force SERR#/PERR# in PCI command. */
  10529. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10530. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10531. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10532. }
  10533. }
  10534. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10535. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10536. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10537. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10538. /* Chip-specific fixup from Broadcom driver */
  10539. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10540. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10541. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10542. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10543. }
  10544. /* Default fast path register access methods */
  10545. tp->read32 = tg3_read32;
  10546. tp->write32 = tg3_write32;
  10547. tp->read32_mbox = tg3_read32;
  10548. tp->write32_mbox = tg3_write32;
  10549. tp->write32_tx_mbox = tg3_write32;
  10550. tp->write32_rx_mbox = tg3_write32;
  10551. /* Various workaround register access methods */
  10552. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10553. tp->write32 = tg3_write_indirect_reg32;
  10554. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10555. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10556. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10557. /*
  10558. * Back to back register writes can cause problems on these
  10559. * chips, the workaround is to read back all reg writes
  10560. * except those to mailbox regs.
  10561. *
  10562. * See tg3_write_indirect_reg32().
  10563. */
  10564. tp->write32 = tg3_write_flush_reg32;
  10565. }
  10566. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10567. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10568. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10569. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10570. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10571. }
  10572. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10573. tp->read32 = tg3_read_indirect_reg32;
  10574. tp->write32 = tg3_write_indirect_reg32;
  10575. tp->read32_mbox = tg3_read_indirect_mbox;
  10576. tp->write32_mbox = tg3_write_indirect_mbox;
  10577. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10578. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10579. iounmap(tp->regs);
  10580. tp->regs = NULL;
  10581. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10582. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10583. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10584. }
  10585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10586. tp->read32_mbox = tg3_read32_mbox_5906;
  10587. tp->write32_mbox = tg3_write32_mbox_5906;
  10588. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10589. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10590. }
  10591. if (tp->write32 == tg3_write_indirect_reg32 ||
  10592. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10593. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10595. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10596. /* Get eeprom hw config before calling tg3_set_power_state().
  10597. * In particular, the TG3_FLG2_IS_NIC flag must be
  10598. * determined before calling tg3_set_power_state() so that
  10599. * we know whether or not to switch out of Vaux power.
  10600. * When the flag is set, it means that GPIO1 is used for eeprom
  10601. * write protect and also implies that it is a LOM where GPIOs
  10602. * are not used to switch power.
  10603. */
  10604. tg3_get_eeprom_hw_cfg(tp);
  10605. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10606. /* Allow reads and writes to the
  10607. * APE register and memory space.
  10608. */
  10609. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10610. PCISTATE_ALLOW_APE_SHMEM_WR;
  10611. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10612. pci_state_reg);
  10613. }
  10614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10616. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10619. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10620. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10621. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10622. * It is also used as eeprom write protect on LOMs.
  10623. */
  10624. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10625. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10626. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10627. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10628. GRC_LCLCTRL_GPIO_OUTPUT1);
  10629. /* Unused GPIO3 must be driven as output on 5752 because there
  10630. * are no pull-up resistors on unused GPIO pins.
  10631. */
  10632. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10633. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10636. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10637. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10638. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10639. /* Turn off the debug UART. */
  10640. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10641. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10642. /* Keep VMain power. */
  10643. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10644. GRC_LCLCTRL_GPIO_OUTPUT0;
  10645. }
  10646. /* Force the chip into D0. */
  10647. err = tg3_set_power_state(tp, PCI_D0);
  10648. if (err) {
  10649. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10650. pci_name(tp->pdev));
  10651. return err;
  10652. }
  10653. /* Derive initial jumbo mode from MTU assigned in
  10654. * ether_setup() via the alloc_etherdev() call
  10655. */
  10656. if (tp->dev->mtu > ETH_DATA_LEN &&
  10657. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10658. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10659. /* Determine WakeOnLan speed to use. */
  10660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10661. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10662. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10663. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10664. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10665. } else {
  10666. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10667. }
  10668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10669. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10670. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10671. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10672. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10673. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10674. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10675. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10676. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10677. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10678. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10679. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10680. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10681. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10682. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10683. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10684. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10685. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10686. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10687. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10692. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10693. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10694. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10695. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10696. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10697. } else
  10698. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10699. }
  10700. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10701. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10702. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10703. if (tp->phy_otp == 0)
  10704. tp->phy_otp = TG3_OTP_DEFAULT;
  10705. }
  10706. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10707. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10708. else
  10709. tp->mi_mode = MAC_MI_MODE_BASE;
  10710. tp->coalesce_mode = 0;
  10711. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10712. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10713. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10716. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10717. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10718. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10719. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10720. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10721. err = tg3_mdio_init(tp);
  10722. if (err)
  10723. return err;
  10724. /* Initialize data/descriptor byte/word swapping. */
  10725. val = tr32(GRC_MODE);
  10726. val &= GRC_MODE_HOST_STACKUP;
  10727. tw32(GRC_MODE, val | tp->grc_mode);
  10728. tg3_switch_clocks(tp);
  10729. /* Clear this out for sanity. */
  10730. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10731. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10732. &pci_state_reg);
  10733. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10734. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10735. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10736. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10737. chiprevid == CHIPREV_ID_5701_B0 ||
  10738. chiprevid == CHIPREV_ID_5701_B2 ||
  10739. chiprevid == CHIPREV_ID_5701_B5) {
  10740. void __iomem *sram_base;
  10741. /* Write some dummy words into the SRAM status block
  10742. * area, see if it reads back correctly. If the return
  10743. * value is bad, force enable the PCIX workaround.
  10744. */
  10745. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10746. writel(0x00000000, sram_base);
  10747. writel(0x00000000, sram_base + 4);
  10748. writel(0xffffffff, sram_base + 4);
  10749. if (readl(sram_base) != 0x00000000)
  10750. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10751. }
  10752. }
  10753. udelay(50);
  10754. tg3_nvram_init(tp);
  10755. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10756. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10758. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10759. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10760. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10761. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10762. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10763. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10764. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10765. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10766. HOSTCC_MODE_CLRTICK_TXBD);
  10767. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10768. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10769. tp->misc_host_ctrl);
  10770. }
  10771. /* Preserve the APE MAC_MODE bits */
  10772. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10773. tp->mac_mode = tr32(MAC_MODE) |
  10774. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10775. else
  10776. tp->mac_mode = TG3_DEF_MAC_MODE;
  10777. /* these are limited to 10/100 only */
  10778. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10779. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10780. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10781. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10782. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10783. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10784. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10785. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10786. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10787. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10788. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10789. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10790. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10791. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10792. err = tg3_phy_probe(tp);
  10793. if (err) {
  10794. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10795. pci_name(tp->pdev), err);
  10796. /* ... but do not return immediately ... */
  10797. tg3_mdio_fini(tp);
  10798. }
  10799. tg3_read_partno(tp);
  10800. tg3_read_fw_ver(tp);
  10801. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10802. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10803. } else {
  10804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10805. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10806. else
  10807. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10808. }
  10809. /* 5700 {AX,BX} chips have a broken status block link
  10810. * change bit implementation, so we must use the
  10811. * status register in those cases.
  10812. */
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10814. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10815. else
  10816. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10817. /* The led_ctrl is set during tg3_phy_probe, here we might
  10818. * have to force the link status polling mechanism based
  10819. * upon subsystem IDs.
  10820. */
  10821. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10823. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10824. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10825. TG3_FLAG_USE_LINKCHG_REG);
  10826. }
  10827. /* For all SERDES we poll the MAC status register. */
  10828. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10829. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10830. else
  10831. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10832. tp->rx_offset = NET_IP_ALIGN;
  10833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10834. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10835. tp->rx_offset = 0;
  10836. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10837. /* Increment the rx prod index on the rx std ring by at most
  10838. * 8 for these chips to workaround hw errata.
  10839. */
  10840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10843. tp->rx_std_max_post = 8;
  10844. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10845. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10846. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10847. return err;
  10848. }
  10849. #ifdef CONFIG_SPARC
  10850. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10851. {
  10852. struct net_device *dev = tp->dev;
  10853. struct pci_dev *pdev = tp->pdev;
  10854. struct device_node *dp = pci_device_to_OF_node(pdev);
  10855. const unsigned char *addr;
  10856. int len;
  10857. addr = of_get_property(dp, "local-mac-address", &len);
  10858. if (addr && len == 6) {
  10859. memcpy(dev->dev_addr, addr, 6);
  10860. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10861. return 0;
  10862. }
  10863. return -ENODEV;
  10864. }
  10865. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10866. {
  10867. struct net_device *dev = tp->dev;
  10868. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10869. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10870. return 0;
  10871. }
  10872. #endif
  10873. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10874. {
  10875. struct net_device *dev = tp->dev;
  10876. u32 hi, lo, mac_offset;
  10877. int addr_ok = 0;
  10878. #ifdef CONFIG_SPARC
  10879. if (!tg3_get_macaddr_sparc(tp))
  10880. return 0;
  10881. #endif
  10882. mac_offset = 0x7c;
  10883. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10884. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10885. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10886. mac_offset = 0xcc;
  10887. if (tg3_nvram_lock(tp))
  10888. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10889. else
  10890. tg3_nvram_unlock(tp);
  10891. }
  10892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10893. mac_offset = 0x10;
  10894. /* First try to get it from MAC address mailbox. */
  10895. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10896. if ((hi >> 16) == 0x484b) {
  10897. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10898. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10899. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10900. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10901. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10902. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10903. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10904. /* Some old bootcode may report a 0 MAC address in SRAM */
  10905. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10906. }
  10907. if (!addr_ok) {
  10908. /* Next, try NVRAM. */
  10909. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10910. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10911. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10912. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10913. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10914. }
  10915. /* Finally just fetch it out of the MAC control regs. */
  10916. else {
  10917. hi = tr32(MAC_ADDR_0_HIGH);
  10918. lo = tr32(MAC_ADDR_0_LOW);
  10919. dev->dev_addr[5] = lo & 0xff;
  10920. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10921. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10922. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10923. dev->dev_addr[1] = hi & 0xff;
  10924. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10925. }
  10926. }
  10927. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10928. #ifdef CONFIG_SPARC
  10929. if (!tg3_get_default_macaddr_sparc(tp))
  10930. return 0;
  10931. #endif
  10932. return -EINVAL;
  10933. }
  10934. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10935. return 0;
  10936. }
  10937. #define BOUNDARY_SINGLE_CACHELINE 1
  10938. #define BOUNDARY_MULTI_CACHELINE 2
  10939. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10940. {
  10941. int cacheline_size;
  10942. u8 byte;
  10943. int goal;
  10944. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10945. if (byte == 0)
  10946. cacheline_size = 1024;
  10947. else
  10948. cacheline_size = (int) byte * 4;
  10949. /* On 5703 and later chips, the boundary bits have no
  10950. * effect.
  10951. */
  10952. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10953. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10954. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10955. goto out;
  10956. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10957. goal = BOUNDARY_MULTI_CACHELINE;
  10958. #else
  10959. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10960. goal = BOUNDARY_SINGLE_CACHELINE;
  10961. #else
  10962. goal = 0;
  10963. #endif
  10964. #endif
  10965. if (!goal)
  10966. goto out;
  10967. /* PCI controllers on most RISC systems tend to disconnect
  10968. * when a device tries to burst across a cache-line boundary.
  10969. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10970. *
  10971. * Unfortunately, for PCI-E there are only limited
  10972. * write-side controls for this, and thus for reads
  10973. * we will still get the disconnects. We'll also waste
  10974. * these PCI cycles for both read and write for chips
  10975. * other than 5700 and 5701 which do not implement the
  10976. * boundary bits.
  10977. */
  10978. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10979. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10980. switch (cacheline_size) {
  10981. case 16:
  10982. case 32:
  10983. case 64:
  10984. case 128:
  10985. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10986. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10987. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10988. } else {
  10989. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10990. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10991. }
  10992. break;
  10993. case 256:
  10994. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10995. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10996. break;
  10997. default:
  10998. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10999. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11000. break;
  11001. }
  11002. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11003. switch (cacheline_size) {
  11004. case 16:
  11005. case 32:
  11006. case 64:
  11007. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11008. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11009. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11010. break;
  11011. }
  11012. /* fallthrough */
  11013. case 128:
  11014. default:
  11015. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11016. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11017. break;
  11018. }
  11019. } else {
  11020. switch (cacheline_size) {
  11021. case 16:
  11022. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11023. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11024. DMA_RWCTRL_WRITE_BNDRY_16);
  11025. break;
  11026. }
  11027. /* fallthrough */
  11028. case 32:
  11029. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11030. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11031. DMA_RWCTRL_WRITE_BNDRY_32);
  11032. break;
  11033. }
  11034. /* fallthrough */
  11035. case 64:
  11036. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11037. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11038. DMA_RWCTRL_WRITE_BNDRY_64);
  11039. break;
  11040. }
  11041. /* fallthrough */
  11042. case 128:
  11043. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11044. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11045. DMA_RWCTRL_WRITE_BNDRY_128);
  11046. break;
  11047. }
  11048. /* fallthrough */
  11049. case 256:
  11050. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11051. DMA_RWCTRL_WRITE_BNDRY_256);
  11052. break;
  11053. case 512:
  11054. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11055. DMA_RWCTRL_WRITE_BNDRY_512);
  11056. break;
  11057. case 1024:
  11058. default:
  11059. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11060. DMA_RWCTRL_WRITE_BNDRY_1024);
  11061. break;
  11062. }
  11063. }
  11064. out:
  11065. return val;
  11066. }
  11067. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11068. {
  11069. struct tg3_internal_buffer_desc test_desc;
  11070. u32 sram_dma_descs;
  11071. int i, ret;
  11072. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11073. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11074. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11075. tw32(RDMAC_STATUS, 0);
  11076. tw32(WDMAC_STATUS, 0);
  11077. tw32(BUFMGR_MODE, 0);
  11078. tw32(FTQ_RESET, 0);
  11079. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11080. test_desc.addr_lo = buf_dma & 0xffffffff;
  11081. test_desc.nic_mbuf = 0x00002100;
  11082. test_desc.len = size;
  11083. /*
  11084. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11085. * the *second* time the tg3 driver was getting loaded after an
  11086. * initial scan.
  11087. *
  11088. * Broadcom tells me:
  11089. * ...the DMA engine is connected to the GRC block and a DMA
  11090. * reset may affect the GRC block in some unpredictable way...
  11091. * The behavior of resets to individual blocks has not been tested.
  11092. *
  11093. * Broadcom noted the GRC reset will also reset all sub-components.
  11094. */
  11095. if (to_device) {
  11096. test_desc.cqid_sqid = (13 << 8) | 2;
  11097. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11098. udelay(40);
  11099. } else {
  11100. test_desc.cqid_sqid = (16 << 8) | 7;
  11101. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11102. udelay(40);
  11103. }
  11104. test_desc.flags = 0x00000005;
  11105. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11106. u32 val;
  11107. val = *(((u32 *)&test_desc) + i);
  11108. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11109. sram_dma_descs + (i * sizeof(u32)));
  11110. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11111. }
  11112. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11113. if (to_device) {
  11114. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11115. } else {
  11116. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11117. }
  11118. ret = -ENODEV;
  11119. for (i = 0; i < 40; i++) {
  11120. u32 val;
  11121. if (to_device)
  11122. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11123. else
  11124. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11125. if ((val & 0xffff) == sram_dma_descs) {
  11126. ret = 0;
  11127. break;
  11128. }
  11129. udelay(100);
  11130. }
  11131. return ret;
  11132. }
  11133. #define TEST_BUFFER_SIZE 0x2000
  11134. static int __devinit tg3_test_dma(struct tg3 *tp)
  11135. {
  11136. dma_addr_t buf_dma;
  11137. u32 *buf, saved_dma_rwctrl;
  11138. int ret;
  11139. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11140. if (!buf) {
  11141. ret = -ENOMEM;
  11142. goto out_nofree;
  11143. }
  11144. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11145. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11146. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11147. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11148. /* DMA read watermark not used on PCIE */
  11149. tp->dma_rwctrl |= 0x00180000;
  11150. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11153. tp->dma_rwctrl |= 0x003f0000;
  11154. else
  11155. tp->dma_rwctrl |= 0x003f000f;
  11156. } else {
  11157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11159. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11160. u32 read_water = 0x7;
  11161. /* If the 5704 is behind the EPB bridge, we can
  11162. * do the less restrictive ONE_DMA workaround for
  11163. * better performance.
  11164. */
  11165. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11167. tp->dma_rwctrl |= 0x8000;
  11168. else if (ccval == 0x6 || ccval == 0x7)
  11169. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11171. read_water = 4;
  11172. /* Set bit 23 to enable PCIX hw bug fix */
  11173. tp->dma_rwctrl |=
  11174. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11175. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11176. (1 << 23);
  11177. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11178. /* 5780 always in PCIX mode */
  11179. tp->dma_rwctrl |= 0x00144000;
  11180. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11181. /* 5714 always in PCIX mode */
  11182. tp->dma_rwctrl |= 0x00148000;
  11183. } else {
  11184. tp->dma_rwctrl |= 0x001b000f;
  11185. }
  11186. }
  11187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11189. tp->dma_rwctrl &= 0xfffffff0;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11191. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11192. /* Remove this if it causes problems for some boards. */
  11193. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11194. /* On 5700/5701 chips, we need to set this bit.
  11195. * Otherwise the chip will issue cacheline transactions
  11196. * to streamable DMA memory with not all the byte
  11197. * enables turned on. This is an error on several
  11198. * RISC PCI controllers, in particular sparc64.
  11199. *
  11200. * On 5703/5704 chips, this bit has been reassigned
  11201. * a different meaning. In particular, it is used
  11202. * on those chips to enable a PCI-X workaround.
  11203. */
  11204. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11205. }
  11206. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11207. #if 0
  11208. /* Unneeded, already done by tg3_get_invariants. */
  11209. tg3_switch_clocks(tp);
  11210. #endif
  11211. ret = 0;
  11212. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11213. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11214. goto out;
  11215. /* It is best to perform DMA test with maximum write burst size
  11216. * to expose the 5700/5701 write DMA bug.
  11217. */
  11218. saved_dma_rwctrl = tp->dma_rwctrl;
  11219. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11220. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11221. while (1) {
  11222. u32 *p = buf, i;
  11223. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11224. p[i] = i;
  11225. /* Send the buffer to the chip. */
  11226. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11227. if (ret) {
  11228. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11229. break;
  11230. }
  11231. #if 0
  11232. /* validate data reached card RAM correctly. */
  11233. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11234. u32 val;
  11235. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11236. if (le32_to_cpu(val) != p[i]) {
  11237. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11238. /* ret = -ENODEV here? */
  11239. }
  11240. p[i] = 0;
  11241. }
  11242. #endif
  11243. /* Now read it back. */
  11244. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11245. if (ret) {
  11246. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11247. break;
  11248. }
  11249. /* Verify it. */
  11250. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11251. if (p[i] == i)
  11252. continue;
  11253. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11254. DMA_RWCTRL_WRITE_BNDRY_16) {
  11255. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11256. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11257. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11258. break;
  11259. } else {
  11260. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11261. ret = -ENODEV;
  11262. goto out;
  11263. }
  11264. }
  11265. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11266. /* Success. */
  11267. ret = 0;
  11268. break;
  11269. }
  11270. }
  11271. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11272. DMA_RWCTRL_WRITE_BNDRY_16) {
  11273. static struct pci_device_id dma_wait_state_chipsets[] = {
  11274. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11275. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11276. { },
  11277. };
  11278. /* DMA test passed without adjusting DMA boundary,
  11279. * now look for chipsets that are known to expose the
  11280. * DMA bug without failing the test.
  11281. */
  11282. if (pci_dev_present(dma_wait_state_chipsets)) {
  11283. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11284. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11285. }
  11286. else
  11287. /* Safe to use the calculated DMA boundary. */
  11288. tp->dma_rwctrl = saved_dma_rwctrl;
  11289. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11290. }
  11291. out:
  11292. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11293. out_nofree:
  11294. return ret;
  11295. }
  11296. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11297. {
  11298. tp->link_config.advertising =
  11299. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11300. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11301. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11302. ADVERTISED_Autoneg | ADVERTISED_MII);
  11303. tp->link_config.speed = SPEED_INVALID;
  11304. tp->link_config.duplex = DUPLEX_INVALID;
  11305. tp->link_config.autoneg = AUTONEG_ENABLE;
  11306. tp->link_config.active_speed = SPEED_INVALID;
  11307. tp->link_config.active_duplex = DUPLEX_INVALID;
  11308. tp->link_config.phy_is_low_power = 0;
  11309. tp->link_config.orig_speed = SPEED_INVALID;
  11310. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11311. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11312. }
  11313. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11314. {
  11315. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11316. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11317. tp->bufmgr_config.mbuf_read_dma_low_water =
  11318. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11319. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11320. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11321. tp->bufmgr_config.mbuf_high_water =
  11322. DEFAULT_MB_HIGH_WATER_5705;
  11323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11324. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11325. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11326. tp->bufmgr_config.mbuf_high_water =
  11327. DEFAULT_MB_HIGH_WATER_5906;
  11328. }
  11329. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11330. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11331. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11332. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11333. tp->bufmgr_config.mbuf_high_water_jumbo =
  11334. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11335. } else {
  11336. tp->bufmgr_config.mbuf_read_dma_low_water =
  11337. DEFAULT_MB_RDMA_LOW_WATER;
  11338. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11339. DEFAULT_MB_MACRX_LOW_WATER;
  11340. tp->bufmgr_config.mbuf_high_water =
  11341. DEFAULT_MB_HIGH_WATER;
  11342. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11343. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11344. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11345. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11346. tp->bufmgr_config.mbuf_high_water_jumbo =
  11347. DEFAULT_MB_HIGH_WATER_JUMBO;
  11348. }
  11349. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11350. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11351. }
  11352. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11353. {
  11354. switch (tp->phy_id & PHY_ID_MASK) {
  11355. case PHY_ID_BCM5400: return "5400";
  11356. case PHY_ID_BCM5401: return "5401";
  11357. case PHY_ID_BCM5411: return "5411";
  11358. case PHY_ID_BCM5701: return "5701";
  11359. case PHY_ID_BCM5703: return "5703";
  11360. case PHY_ID_BCM5704: return "5704";
  11361. case PHY_ID_BCM5705: return "5705";
  11362. case PHY_ID_BCM5750: return "5750";
  11363. case PHY_ID_BCM5752: return "5752";
  11364. case PHY_ID_BCM5714: return "5714";
  11365. case PHY_ID_BCM5780: return "5780";
  11366. case PHY_ID_BCM5755: return "5755";
  11367. case PHY_ID_BCM5787: return "5787";
  11368. case PHY_ID_BCM5784: return "5784";
  11369. case PHY_ID_BCM5756: return "5722/5756";
  11370. case PHY_ID_BCM5906: return "5906";
  11371. case PHY_ID_BCM5761: return "5761";
  11372. case PHY_ID_BCM8002: return "8002/serdes";
  11373. case 0: return "serdes";
  11374. default: return "unknown";
  11375. }
  11376. }
  11377. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11378. {
  11379. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11380. strcpy(str, "PCI Express");
  11381. return str;
  11382. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11383. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11384. strcpy(str, "PCIX:");
  11385. if ((clock_ctrl == 7) ||
  11386. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11387. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11388. strcat(str, "133MHz");
  11389. else if (clock_ctrl == 0)
  11390. strcat(str, "33MHz");
  11391. else if (clock_ctrl == 2)
  11392. strcat(str, "50MHz");
  11393. else if (clock_ctrl == 4)
  11394. strcat(str, "66MHz");
  11395. else if (clock_ctrl == 6)
  11396. strcat(str, "100MHz");
  11397. } else {
  11398. strcpy(str, "PCI:");
  11399. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11400. strcat(str, "66MHz");
  11401. else
  11402. strcat(str, "33MHz");
  11403. }
  11404. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11405. strcat(str, ":32-bit");
  11406. else
  11407. strcat(str, ":64-bit");
  11408. return str;
  11409. }
  11410. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11411. {
  11412. struct pci_dev *peer;
  11413. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11414. for (func = 0; func < 8; func++) {
  11415. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11416. if (peer && peer != tp->pdev)
  11417. break;
  11418. pci_dev_put(peer);
  11419. }
  11420. /* 5704 can be configured in single-port mode, set peer to
  11421. * tp->pdev in that case.
  11422. */
  11423. if (!peer) {
  11424. peer = tp->pdev;
  11425. return peer;
  11426. }
  11427. /*
  11428. * We don't need to keep the refcount elevated; there's no way
  11429. * to remove one half of this device without removing the other
  11430. */
  11431. pci_dev_put(peer);
  11432. return peer;
  11433. }
  11434. static void __devinit tg3_init_coal(struct tg3 *tp)
  11435. {
  11436. struct ethtool_coalesce *ec = &tp->coal;
  11437. memset(ec, 0, sizeof(*ec));
  11438. ec->cmd = ETHTOOL_GCOALESCE;
  11439. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11440. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11441. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11442. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11443. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11444. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11445. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11446. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11447. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11448. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11449. HOSTCC_MODE_CLRTICK_TXBD)) {
  11450. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11451. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11452. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11453. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11454. }
  11455. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11456. ec->rx_coalesce_usecs_irq = 0;
  11457. ec->tx_coalesce_usecs_irq = 0;
  11458. ec->stats_block_coalesce_usecs = 0;
  11459. }
  11460. }
  11461. static const struct net_device_ops tg3_netdev_ops = {
  11462. .ndo_open = tg3_open,
  11463. .ndo_stop = tg3_close,
  11464. .ndo_start_xmit = tg3_start_xmit,
  11465. .ndo_get_stats = tg3_get_stats,
  11466. .ndo_validate_addr = eth_validate_addr,
  11467. .ndo_set_multicast_list = tg3_set_rx_mode,
  11468. .ndo_set_mac_address = tg3_set_mac_addr,
  11469. .ndo_do_ioctl = tg3_ioctl,
  11470. .ndo_tx_timeout = tg3_tx_timeout,
  11471. .ndo_change_mtu = tg3_change_mtu,
  11472. #if TG3_VLAN_TAG_USED
  11473. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11474. #endif
  11475. #ifdef CONFIG_NET_POLL_CONTROLLER
  11476. .ndo_poll_controller = tg3_poll_controller,
  11477. #endif
  11478. };
  11479. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11480. .ndo_open = tg3_open,
  11481. .ndo_stop = tg3_close,
  11482. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11483. .ndo_get_stats = tg3_get_stats,
  11484. .ndo_validate_addr = eth_validate_addr,
  11485. .ndo_set_multicast_list = tg3_set_rx_mode,
  11486. .ndo_set_mac_address = tg3_set_mac_addr,
  11487. .ndo_do_ioctl = tg3_ioctl,
  11488. .ndo_tx_timeout = tg3_tx_timeout,
  11489. .ndo_change_mtu = tg3_change_mtu,
  11490. #if TG3_VLAN_TAG_USED
  11491. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11492. #endif
  11493. #ifdef CONFIG_NET_POLL_CONTROLLER
  11494. .ndo_poll_controller = tg3_poll_controller,
  11495. #endif
  11496. };
  11497. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11498. const struct pci_device_id *ent)
  11499. {
  11500. static int tg3_version_printed = 0;
  11501. struct net_device *dev;
  11502. struct tg3 *tp;
  11503. int i, err, pm_cap;
  11504. u32 sndmbx, rcvmbx, intmbx;
  11505. char str[40];
  11506. u64 dma_mask, persist_dma_mask;
  11507. if (tg3_version_printed++ == 0)
  11508. printk(KERN_INFO "%s", version);
  11509. err = pci_enable_device(pdev);
  11510. if (err) {
  11511. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11512. "aborting.\n");
  11513. return err;
  11514. }
  11515. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11516. if (err) {
  11517. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11518. "aborting.\n");
  11519. goto err_out_disable_pdev;
  11520. }
  11521. pci_set_master(pdev);
  11522. /* Find power-management capability. */
  11523. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11524. if (pm_cap == 0) {
  11525. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11526. "aborting.\n");
  11527. err = -EIO;
  11528. goto err_out_free_res;
  11529. }
  11530. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11531. if (!dev) {
  11532. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11533. err = -ENOMEM;
  11534. goto err_out_free_res;
  11535. }
  11536. SET_NETDEV_DEV(dev, &pdev->dev);
  11537. #if TG3_VLAN_TAG_USED
  11538. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11539. #endif
  11540. tp = netdev_priv(dev);
  11541. tp->pdev = pdev;
  11542. tp->dev = dev;
  11543. tp->pm_cap = pm_cap;
  11544. tp->rx_mode = TG3_DEF_RX_MODE;
  11545. tp->tx_mode = TG3_DEF_TX_MODE;
  11546. if (tg3_debug > 0)
  11547. tp->msg_enable = tg3_debug;
  11548. else
  11549. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11550. /* The word/byte swap controls here control register access byte
  11551. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11552. * setting below.
  11553. */
  11554. tp->misc_host_ctrl =
  11555. MISC_HOST_CTRL_MASK_PCI_INT |
  11556. MISC_HOST_CTRL_WORD_SWAP |
  11557. MISC_HOST_CTRL_INDIR_ACCESS |
  11558. MISC_HOST_CTRL_PCISTATE_RW;
  11559. /* The NONFRM (non-frame) byte/word swap controls take effect
  11560. * on descriptor entries, anything which isn't packet data.
  11561. *
  11562. * The StrongARM chips on the board (one for tx, one for rx)
  11563. * are running in big-endian mode.
  11564. */
  11565. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11566. GRC_MODE_WSWAP_NONFRM_DATA);
  11567. #ifdef __BIG_ENDIAN
  11568. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11569. #endif
  11570. spin_lock_init(&tp->lock);
  11571. spin_lock_init(&tp->indirect_lock);
  11572. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11573. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11574. if (!tp->regs) {
  11575. printk(KERN_ERR PFX "Cannot map device registers, "
  11576. "aborting.\n");
  11577. err = -ENOMEM;
  11578. goto err_out_free_dev;
  11579. }
  11580. tg3_init_link_config(tp);
  11581. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11582. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11583. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11584. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11585. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11586. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11587. struct tg3_napi *tnapi = &tp->napi[i];
  11588. tnapi->tp = tp;
  11589. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11590. tnapi->int_mbox = intmbx;
  11591. if (i < 4)
  11592. intmbx += 0x8;
  11593. else
  11594. intmbx += 0x4;
  11595. tnapi->consmbox = rcvmbx;
  11596. tnapi->prodmbox = sndmbx;
  11597. if (i)
  11598. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11599. else
  11600. tnapi->coal_now = HOSTCC_MODE_NOW;
  11601. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11602. break;
  11603. /*
  11604. * If we support MSIX, we'll be using RSS. If we're using
  11605. * RSS, the first vector only handles link interrupts and the
  11606. * remaining vectors handle rx and tx interrupts. Reuse the
  11607. * mailbox values for the next iteration. The values we setup
  11608. * above are still useful for the single vectored mode.
  11609. */
  11610. if (!i)
  11611. continue;
  11612. rcvmbx += 0x8;
  11613. if (sndmbx & 0x4)
  11614. sndmbx -= 0x4;
  11615. else
  11616. sndmbx += 0xc;
  11617. }
  11618. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11619. dev->ethtool_ops = &tg3_ethtool_ops;
  11620. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11621. dev->irq = pdev->irq;
  11622. err = tg3_get_invariants(tp);
  11623. if (err) {
  11624. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11625. "aborting.\n");
  11626. goto err_out_iounmap;
  11627. }
  11628. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11630. dev->netdev_ops = &tg3_netdev_ops;
  11631. else
  11632. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11633. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11634. * device behind the EPB cannot support DMA addresses > 40-bit.
  11635. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11636. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11637. * do DMA address check in tg3_start_xmit().
  11638. */
  11639. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11640. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11641. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11642. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11643. #ifdef CONFIG_HIGHMEM
  11644. dma_mask = DMA_BIT_MASK(64);
  11645. #endif
  11646. } else
  11647. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11648. /* Configure DMA attributes. */
  11649. if (dma_mask > DMA_BIT_MASK(32)) {
  11650. err = pci_set_dma_mask(pdev, dma_mask);
  11651. if (!err) {
  11652. dev->features |= NETIF_F_HIGHDMA;
  11653. err = pci_set_consistent_dma_mask(pdev,
  11654. persist_dma_mask);
  11655. if (err < 0) {
  11656. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11657. "DMA for consistent allocations\n");
  11658. goto err_out_iounmap;
  11659. }
  11660. }
  11661. }
  11662. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11663. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11664. if (err) {
  11665. printk(KERN_ERR PFX "No usable DMA configuration, "
  11666. "aborting.\n");
  11667. goto err_out_iounmap;
  11668. }
  11669. }
  11670. tg3_init_bufmgr_config(tp);
  11671. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11672. tp->fw_needed = FIRMWARE_TG3;
  11673. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11674. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11675. }
  11676. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11678. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11680. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11681. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11682. } else {
  11683. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11685. tp->fw_needed = FIRMWARE_TG3TSO5;
  11686. else
  11687. tp->fw_needed = FIRMWARE_TG3TSO;
  11688. }
  11689. /* TSO is on by default on chips that support hardware TSO.
  11690. * Firmware TSO on older chips gives lower performance, so it
  11691. * is off by default, but can be enabled using ethtool.
  11692. */
  11693. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11694. if (dev->features & NETIF_F_IP_CSUM)
  11695. dev->features |= NETIF_F_TSO;
  11696. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11697. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11698. dev->features |= NETIF_F_TSO6;
  11699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11700. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11701. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11705. dev->features |= NETIF_F_TSO_ECN;
  11706. }
  11707. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11708. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11709. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11710. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11711. tp->rx_pending = 63;
  11712. }
  11713. err = tg3_get_device_address(tp);
  11714. if (err) {
  11715. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11716. "aborting.\n");
  11717. goto err_out_fw;
  11718. }
  11719. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11720. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11721. if (!tp->aperegs) {
  11722. printk(KERN_ERR PFX "Cannot map APE registers, "
  11723. "aborting.\n");
  11724. err = -ENOMEM;
  11725. goto err_out_fw;
  11726. }
  11727. tg3_ape_lock_init(tp);
  11728. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11729. tg3_read_dash_ver(tp);
  11730. }
  11731. /*
  11732. * Reset chip in case UNDI or EFI driver did not shutdown
  11733. * DMA self test will enable WDMAC and we'll see (spurious)
  11734. * pending DMA on the PCI bus at that point.
  11735. */
  11736. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11737. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11738. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11739. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11740. }
  11741. err = tg3_test_dma(tp);
  11742. if (err) {
  11743. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11744. goto err_out_apeunmap;
  11745. }
  11746. /* flow control autonegotiation is default behavior */
  11747. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11748. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11749. tg3_init_coal(tp);
  11750. pci_set_drvdata(pdev, dev);
  11751. err = register_netdev(dev);
  11752. if (err) {
  11753. printk(KERN_ERR PFX "Cannot register net device, "
  11754. "aborting.\n");
  11755. goto err_out_apeunmap;
  11756. }
  11757. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11758. dev->name,
  11759. tp->board_part_number,
  11760. tp->pci_chip_rev_id,
  11761. tg3_bus_string(tp, str),
  11762. dev->dev_addr);
  11763. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11764. printk(KERN_INFO
  11765. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11766. tp->dev->name,
  11767. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11768. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11769. else
  11770. printk(KERN_INFO
  11771. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11772. tp->dev->name, tg3_phy_string(tp),
  11773. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11774. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11775. "10/100/1000Base-T")),
  11776. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11777. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11778. dev->name,
  11779. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11780. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11781. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11782. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11783. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11784. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11785. dev->name, tp->dma_rwctrl,
  11786. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11787. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11788. return 0;
  11789. err_out_apeunmap:
  11790. if (tp->aperegs) {
  11791. iounmap(tp->aperegs);
  11792. tp->aperegs = NULL;
  11793. }
  11794. err_out_fw:
  11795. if (tp->fw)
  11796. release_firmware(tp->fw);
  11797. err_out_iounmap:
  11798. if (tp->regs) {
  11799. iounmap(tp->regs);
  11800. tp->regs = NULL;
  11801. }
  11802. err_out_free_dev:
  11803. free_netdev(dev);
  11804. err_out_free_res:
  11805. pci_release_regions(pdev);
  11806. err_out_disable_pdev:
  11807. pci_disable_device(pdev);
  11808. pci_set_drvdata(pdev, NULL);
  11809. return err;
  11810. }
  11811. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11812. {
  11813. struct net_device *dev = pci_get_drvdata(pdev);
  11814. if (dev) {
  11815. struct tg3 *tp = netdev_priv(dev);
  11816. if (tp->fw)
  11817. release_firmware(tp->fw);
  11818. flush_scheduled_work();
  11819. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11820. tg3_phy_fini(tp);
  11821. tg3_mdio_fini(tp);
  11822. }
  11823. unregister_netdev(dev);
  11824. if (tp->aperegs) {
  11825. iounmap(tp->aperegs);
  11826. tp->aperegs = NULL;
  11827. }
  11828. if (tp->regs) {
  11829. iounmap(tp->regs);
  11830. tp->regs = NULL;
  11831. }
  11832. free_netdev(dev);
  11833. pci_release_regions(pdev);
  11834. pci_disable_device(pdev);
  11835. pci_set_drvdata(pdev, NULL);
  11836. }
  11837. }
  11838. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11839. {
  11840. struct net_device *dev = pci_get_drvdata(pdev);
  11841. struct tg3 *tp = netdev_priv(dev);
  11842. pci_power_t target_state;
  11843. int err;
  11844. /* PCI register 4 needs to be saved whether netif_running() or not.
  11845. * MSI address and data need to be saved if using MSI and
  11846. * netif_running().
  11847. */
  11848. pci_save_state(pdev);
  11849. if (!netif_running(dev))
  11850. return 0;
  11851. flush_scheduled_work();
  11852. tg3_phy_stop(tp);
  11853. tg3_netif_stop(tp);
  11854. del_timer_sync(&tp->timer);
  11855. tg3_full_lock(tp, 1);
  11856. tg3_disable_ints(tp);
  11857. tg3_full_unlock(tp);
  11858. netif_device_detach(dev);
  11859. tg3_full_lock(tp, 0);
  11860. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11861. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11862. tg3_full_unlock(tp);
  11863. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11864. err = tg3_set_power_state(tp, target_state);
  11865. if (err) {
  11866. int err2;
  11867. tg3_full_lock(tp, 0);
  11868. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11869. err2 = tg3_restart_hw(tp, 1);
  11870. if (err2)
  11871. goto out;
  11872. tp->timer.expires = jiffies + tp->timer_offset;
  11873. add_timer(&tp->timer);
  11874. netif_device_attach(dev);
  11875. tg3_netif_start(tp);
  11876. out:
  11877. tg3_full_unlock(tp);
  11878. if (!err2)
  11879. tg3_phy_start(tp);
  11880. }
  11881. return err;
  11882. }
  11883. static int tg3_resume(struct pci_dev *pdev)
  11884. {
  11885. struct net_device *dev = pci_get_drvdata(pdev);
  11886. struct tg3 *tp = netdev_priv(dev);
  11887. int err;
  11888. pci_restore_state(tp->pdev);
  11889. if (!netif_running(dev))
  11890. return 0;
  11891. err = tg3_set_power_state(tp, PCI_D0);
  11892. if (err)
  11893. return err;
  11894. netif_device_attach(dev);
  11895. tg3_full_lock(tp, 0);
  11896. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11897. err = tg3_restart_hw(tp, 1);
  11898. if (err)
  11899. goto out;
  11900. tp->timer.expires = jiffies + tp->timer_offset;
  11901. add_timer(&tp->timer);
  11902. tg3_netif_start(tp);
  11903. out:
  11904. tg3_full_unlock(tp);
  11905. if (!err)
  11906. tg3_phy_start(tp);
  11907. return err;
  11908. }
  11909. static struct pci_driver tg3_driver = {
  11910. .name = DRV_MODULE_NAME,
  11911. .id_table = tg3_pci_tbl,
  11912. .probe = tg3_init_one,
  11913. .remove = __devexit_p(tg3_remove_one),
  11914. .suspend = tg3_suspend,
  11915. .resume = tg3_resume
  11916. };
  11917. static int __init tg3_init(void)
  11918. {
  11919. return pci_register_driver(&tg3_driver);
  11920. }
  11921. static void __exit tg3_cleanup(void)
  11922. {
  11923. pci_unregister_driver(&tg3_driver);
  11924. }
  11925. module_init(tg3_init);
  11926. module_exit(tg3_cleanup);