common.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/mbus.h>
  15. #include <linux/mv643xx_eth.h>
  16. #include <linux/mv643xx_i2c.h>
  17. #include <linux/ata_platform.h>
  18. #include <linux/mtd/nand.h>
  19. #include <linux/spi/orion_spi.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/timex.h>
  23. #include <asm/kexec.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/time.h>
  26. #include <mach/kirkwood.h>
  27. #include <mach/bridge-regs.h>
  28. #include <plat/audio.h>
  29. #include <plat/cache-feroceon-l2.h>
  30. #include <plat/ehci-orion.h>
  31. #include <plat/mvsdio.h>
  32. #include <plat/mv_xor.h>
  33. #include <plat/orion_nand.h>
  34. #include <plat/orion_wdt.h>
  35. #include <plat/common.h>
  36. #include <plat/time.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc kirkwood_io_desc[] __initdata = {
  42. {
  43. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  44. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  45. .length = KIRKWOOD_PCIE_IO_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  49. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  50. .length = KIRKWOOD_PCIE1_IO_SIZE,
  51. .type = MT_DEVICE,
  52. }, {
  53. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  54. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  55. .length = KIRKWOOD_REGS_SIZE,
  56. .type = MT_DEVICE,
  57. },
  58. };
  59. void __init kirkwood_map_io(void)
  60. {
  61. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  62. }
  63. /*
  64. * Default clock control bits. Any bit _not_ set in this variable
  65. * will be cleared from the hardware after platform devices have been
  66. * registered. Some reserved bits must be set to 1.
  67. */
  68. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  69. /*****************************************************************************
  70. * EHCI
  71. ****************************************************************************/
  72. static struct orion_ehci_data kirkwood_ehci_data = {
  73. .dram = &kirkwood_mbus_dram_info,
  74. .phy_version = EHCI_PHY_NA,
  75. };
  76. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  77. /*****************************************************************************
  78. * EHCI0
  79. ****************************************************************************/
  80. static struct resource kirkwood_ehci_resources[] = {
  81. {
  82. .start = USB_PHYS_BASE,
  83. .end = USB_PHYS_BASE + SZ_4K - 1,
  84. .flags = IORESOURCE_MEM,
  85. }, {
  86. .start = IRQ_KIRKWOOD_USB,
  87. .end = IRQ_KIRKWOOD_USB,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. };
  91. static struct platform_device kirkwood_ehci = {
  92. .name = "orion-ehci",
  93. .id = 0,
  94. .dev = {
  95. .dma_mask = &ehci_dmamask,
  96. .coherent_dma_mask = DMA_BIT_MASK(32),
  97. .platform_data = &kirkwood_ehci_data,
  98. },
  99. .resource = kirkwood_ehci_resources,
  100. .num_resources = ARRAY_SIZE(kirkwood_ehci_resources),
  101. };
  102. void __init kirkwood_ehci_init(void)
  103. {
  104. kirkwood_clk_ctrl |= CGC_USB0;
  105. platform_device_register(&kirkwood_ehci);
  106. }
  107. /*****************************************************************************
  108. * GE00
  109. ****************************************************************************/
  110. struct mv643xx_eth_shared_platform_data kirkwood_ge00_shared_data = {
  111. .dram = &kirkwood_mbus_dram_info,
  112. };
  113. static struct resource kirkwood_ge00_shared_resources[] = {
  114. {
  115. .name = "ge00 base",
  116. .start = GE00_PHYS_BASE + 0x2000,
  117. .end = GE00_PHYS_BASE + SZ_16K - 1,
  118. .flags = IORESOURCE_MEM,
  119. }, {
  120. .name = "ge00 err irq",
  121. .start = IRQ_KIRKWOOD_GE00_ERR,
  122. .end = IRQ_KIRKWOOD_GE00_ERR,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. };
  126. static struct platform_device kirkwood_ge00_shared = {
  127. .name = MV643XX_ETH_SHARED_NAME,
  128. .id = 0,
  129. .dev = {
  130. .platform_data = &kirkwood_ge00_shared_data,
  131. },
  132. .num_resources = ARRAY_SIZE(kirkwood_ge00_shared_resources),
  133. .resource = kirkwood_ge00_shared_resources,
  134. };
  135. static struct resource kirkwood_ge00_resources[] = {
  136. {
  137. .name = "ge00 irq",
  138. .start = IRQ_KIRKWOOD_GE00_SUM,
  139. .end = IRQ_KIRKWOOD_GE00_SUM,
  140. .flags = IORESOURCE_IRQ,
  141. },
  142. };
  143. static struct platform_device kirkwood_ge00 = {
  144. .name = MV643XX_ETH_NAME,
  145. .id = 0,
  146. .num_resources = 1,
  147. .resource = kirkwood_ge00_resources,
  148. .dev = {
  149. .coherent_dma_mask = DMA_BIT_MASK(32),
  150. },
  151. };
  152. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  153. {
  154. kirkwood_clk_ctrl |= CGC_GE0;
  155. eth_data->shared = &kirkwood_ge00_shared;
  156. kirkwood_ge00.dev.platform_data = eth_data;
  157. platform_device_register(&kirkwood_ge00_shared);
  158. platform_device_register(&kirkwood_ge00);
  159. }
  160. /*****************************************************************************
  161. * GE01
  162. ****************************************************************************/
  163. struct mv643xx_eth_shared_platform_data kirkwood_ge01_shared_data = {
  164. .dram = &kirkwood_mbus_dram_info,
  165. .shared_smi = &kirkwood_ge00_shared,
  166. };
  167. static struct resource kirkwood_ge01_shared_resources[] = {
  168. {
  169. .name = "ge01 base",
  170. .start = GE01_PHYS_BASE + 0x2000,
  171. .end = GE01_PHYS_BASE + SZ_16K - 1,
  172. .flags = IORESOURCE_MEM,
  173. }, {
  174. .name = "ge01 err irq",
  175. .start = IRQ_KIRKWOOD_GE01_ERR,
  176. .end = IRQ_KIRKWOOD_GE01_ERR,
  177. .flags = IORESOURCE_IRQ,
  178. },
  179. };
  180. static struct platform_device kirkwood_ge01_shared = {
  181. .name = MV643XX_ETH_SHARED_NAME,
  182. .id = 1,
  183. .dev = {
  184. .platform_data = &kirkwood_ge01_shared_data,
  185. },
  186. .num_resources = ARRAY_SIZE(kirkwood_ge01_shared_resources),
  187. .resource = kirkwood_ge01_shared_resources,
  188. };
  189. static struct resource kirkwood_ge01_resources[] = {
  190. {
  191. .name = "ge01 irq",
  192. .start = IRQ_KIRKWOOD_GE01_SUM,
  193. .end = IRQ_KIRKWOOD_GE01_SUM,
  194. .flags = IORESOURCE_IRQ,
  195. },
  196. };
  197. static struct platform_device kirkwood_ge01 = {
  198. .name = MV643XX_ETH_NAME,
  199. .id = 1,
  200. .num_resources = 1,
  201. .resource = kirkwood_ge01_resources,
  202. .dev = {
  203. .coherent_dma_mask = DMA_BIT_MASK(32),
  204. },
  205. };
  206. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  207. {
  208. kirkwood_clk_ctrl |= CGC_GE1;
  209. eth_data->shared = &kirkwood_ge01_shared;
  210. kirkwood_ge01.dev.platform_data = eth_data;
  211. platform_device_register(&kirkwood_ge01_shared);
  212. platform_device_register(&kirkwood_ge01);
  213. }
  214. /*****************************************************************************
  215. * Ethernet switch
  216. ****************************************************************************/
  217. static struct resource kirkwood_switch_resources[] = {
  218. {
  219. .start = 0,
  220. .end = 0,
  221. .flags = IORESOURCE_IRQ,
  222. },
  223. };
  224. static struct platform_device kirkwood_switch_device = {
  225. .name = "dsa",
  226. .id = 0,
  227. .num_resources = 0,
  228. .resource = kirkwood_switch_resources,
  229. };
  230. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  231. {
  232. int i;
  233. if (irq != NO_IRQ) {
  234. kirkwood_switch_resources[0].start = irq;
  235. kirkwood_switch_resources[0].end = irq;
  236. kirkwood_switch_device.num_resources = 1;
  237. }
  238. d->netdev = &kirkwood_ge00.dev;
  239. for (i = 0; i < d->nr_chips; i++)
  240. d->chip[i].mii_bus = &kirkwood_ge00_shared.dev;
  241. kirkwood_switch_device.dev.platform_data = d;
  242. platform_device_register(&kirkwood_switch_device);
  243. }
  244. /*****************************************************************************
  245. * NAND flash
  246. ****************************************************************************/
  247. static struct resource kirkwood_nand_resource = {
  248. .flags = IORESOURCE_MEM,
  249. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  250. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  251. KIRKWOOD_NAND_MEM_SIZE - 1,
  252. };
  253. static struct orion_nand_data kirkwood_nand_data = {
  254. .cle = 0,
  255. .ale = 1,
  256. .width = 8,
  257. };
  258. static struct platform_device kirkwood_nand_flash = {
  259. .name = "orion_nand",
  260. .id = -1,
  261. .dev = {
  262. .platform_data = &kirkwood_nand_data,
  263. },
  264. .resource = &kirkwood_nand_resource,
  265. .num_resources = 1,
  266. };
  267. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  268. int chip_delay)
  269. {
  270. kirkwood_clk_ctrl |= CGC_RUNIT;
  271. kirkwood_nand_data.parts = parts;
  272. kirkwood_nand_data.nr_parts = nr_parts;
  273. kirkwood_nand_data.chip_delay = chip_delay;
  274. platform_device_register(&kirkwood_nand_flash);
  275. }
  276. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  277. int (*dev_ready)(struct mtd_info *))
  278. {
  279. kirkwood_clk_ctrl |= CGC_RUNIT;
  280. kirkwood_nand_data.parts = parts;
  281. kirkwood_nand_data.nr_parts = nr_parts;
  282. kirkwood_nand_data.dev_ready = dev_ready;
  283. platform_device_register(&kirkwood_nand_flash);
  284. }
  285. /*****************************************************************************
  286. * SoC RTC
  287. ****************************************************************************/
  288. static void __init kirkwood_rtc_init(void)
  289. {
  290. orion_rtc_init(RTC_PHYS_BASE, NO_IRQ);
  291. }
  292. /*****************************************************************************
  293. * SATA
  294. ****************************************************************************/
  295. static struct resource kirkwood_sata_resources[] = {
  296. {
  297. .name = "sata base",
  298. .start = SATA_PHYS_BASE,
  299. .end = SATA_PHYS_BASE + 0x5000 - 1,
  300. .flags = IORESOURCE_MEM,
  301. }, {
  302. .name = "sata irq",
  303. .start = IRQ_KIRKWOOD_SATA,
  304. .end = IRQ_KIRKWOOD_SATA,
  305. .flags = IORESOURCE_IRQ,
  306. },
  307. };
  308. static struct platform_device kirkwood_sata = {
  309. .name = "sata_mv",
  310. .id = 0,
  311. .dev = {
  312. .coherent_dma_mask = DMA_BIT_MASK(32),
  313. },
  314. .num_resources = ARRAY_SIZE(kirkwood_sata_resources),
  315. .resource = kirkwood_sata_resources,
  316. };
  317. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  318. {
  319. kirkwood_clk_ctrl |= CGC_SATA0;
  320. if (sata_data->n_ports > 1)
  321. kirkwood_clk_ctrl |= CGC_SATA1;
  322. sata_data->dram = &kirkwood_mbus_dram_info;
  323. kirkwood_sata.dev.platform_data = sata_data;
  324. platform_device_register(&kirkwood_sata);
  325. }
  326. /*****************************************************************************
  327. * SD/SDIO/MMC
  328. ****************************************************************************/
  329. static struct resource mvsdio_resources[] = {
  330. [0] = {
  331. .start = SDIO_PHYS_BASE,
  332. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. [1] = {
  336. .start = IRQ_KIRKWOOD_SDIO,
  337. .end = IRQ_KIRKWOOD_SDIO,
  338. .flags = IORESOURCE_IRQ,
  339. },
  340. };
  341. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  342. static struct platform_device kirkwood_sdio = {
  343. .name = "mvsdio",
  344. .id = -1,
  345. .dev = {
  346. .dma_mask = &mvsdio_dmamask,
  347. .coherent_dma_mask = DMA_BIT_MASK(32),
  348. },
  349. .num_resources = ARRAY_SIZE(mvsdio_resources),
  350. .resource = mvsdio_resources,
  351. };
  352. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  353. {
  354. u32 dev, rev;
  355. kirkwood_pcie_id(&dev, &rev);
  356. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  357. mvsdio_data->clock = 100000000;
  358. else
  359. mvsdio_data->clock = 200000000;
  360. mvsdio_data->dram = &kirkwood_mbus_dram_info;
  361. kirkwood_clk_ctrl |= CGC_SDIO;
  362. kirkwood_sdio.dev.platform_data = mvsdio_data;
  363. platform_device_register(&kirkwood_sdio);
  364. }
  365. /*****************************************************************************
  366. * SPI
  367. ****************************************************************************/
  368. static struct orion_spi_info kirkwood_spi_plat_data = {
  369. };
  370. static struct resource kirkwood_spi_resources[] = {
  371. {
  372. .start = SPI_PHYS_BASE,
  373. .end = SPI_PHYS_BASE + SZ_512 - 1,
  374. .flags = IORESOURCE_MEM,
  375. },
  376. };
  377. static struct platform_device kirkwood_spi = {
  378. .name = "orion_spi",
  379. .id = 0,
  380. .resource = kirkwood_spi_resources,
  381. .dev = {
  382. .platform_data = &kirkwood_spi_plat_data,
  383. },
  384. .num_resources = ARRAY_SIZE(kirkwood_spi_resources),
  385. };
  386. void __init kirkwood_spi_init()
  387. {
  388. kirkwood_clk_ctrl |= CGC_RUNIT;
  389. platform_device_register(&kirkwood_spi);
  390. }
  391. /*****************************************************************************
  392. * I2C
  393. ****************************************************************************/
  394. static struct mv64xxx_i2c_pdata kirkwood_i2c_pdata = {
  395. .freq_m = 8, /* assumes 166 MHz TCLK */
  396. .freq_n = 3,
  397. .timeout = 1000, /* Default timeout of 1 second */
  398. };
  399. static struct resource kirkwood_i2c_resources[] = {
  400. {
  401. .start = I2C_PHYS_BASE,
  402. .end = I2C_PHYS_BASE + 0x1f,
  403. .flags = IORESOURCE_MEM,
  404. }, {
  405. .start = IRQ_KIRKWOOD_TWSI,
  406. .end = IRQ_KIRKWOOD_TWSI,
  407. .flags = IORESOURCE_IRQ,
  408. },
  409. };
  410. static struct platform_device kirkwood_i2c = {
  411. .name = MV64XXX_I2C_CTLR_NAME,
  412. .id = 0,
  413. .num_resources = ARRAY_SIZE(kirkwood_i2c_resources),
  414. .resource = kirkwood_i2c_resources,
  415. .dev = {
  416. .platform_data = &kirkwood_i2c_pdata,
  417. },
  418. };
  419. void __init kirkwood_i2c_init(void)
  420. {
  421. platform_device_register(&kirkwood_i2c);
  422. }
  423. /*****************************************************************************
  424. * UART0
  425. ****************************************************************************/
  426. void __init kirkwood_uart0_init(void)
  427. {
  428. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  429. IRQ_KIRKWOOD_UART_0, kirkwood_tclk);
  430. }
  431. /*****************************************************************************
  432. * UART1
  433. ****************************************************************************/
  434. void __init kirkwood_uart1_init(void)
  435. {
  436. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  437. IRQ_KIRKWOOD_UART_1, kirkwood_tclk);
  438. }
  439. /*****************************************************************************
  440. * Cryptographic Engines and Security Accelerator (CESA)
  441. ****************************************************************************/
  442. static struct resource kirkwood_crypto_res[] = {
  443. {
  444. .name = "regs",
  445. .start = CRYPTO_PHYS_BASE,
  446. .end = CRYPTO_PHYS_BASE + 0xffff,
  447. .flags = IORESOURCE_MEM,
  448. }, {
  449. .name = "sram",
  450. .start = KIRKWOOD_SRAM_PHYS_BASE,
  451. .end = KIRKWOOD_SRAM_PHYS_BASE + KIRKWOOD_SRAM_SIZE - 1,
  452. .flags = IORESOURCE_MEM,
  453. }, {
  454. .name = "crypto interrupt",
  455. .start = IRQ_KIRKWOOD_CRYPTO,
  456. .end = IRQ_KIRKWOOD_CRYPTO,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. };
  460. static struct platform_device kirkwood_crypto_device = {
  461. .name = "mv_crypto",
  462. .id = -1,
  463. .num_resources = ARRAY_SIZE(kirkwood_crypto_res),
  464. .resource = kirkwood_crypto_res,
  465. };
  466. void __init kirkwood_crypto_init(void)
  467. {
  468. kirkwood_clk_ctrl |= CGC_CRYPTO;
  469. platform_device_register(&kirkwood_crypto_device);
  470. }
  471. /*****************************************************************************
  472. * XOR
  473. ****************************************************************************/
  474. static struct mv_xor_platform_shared_data kirkwood_xor_shared_data = {
  475. .dram = &kirkwood_mbus_dram_info,
  476. };
  477. /*****************************************************************************
  478. * XOR0
  479. ****************************************************************************/
  480. static struct resource kirkwood_xor0_shared_resources[] = {
  481. {
  482. .name = "xor 0 low",
  483. .start = XOR0_PHYS_BASE,
  484. .end = XOR0_PHYS_BASE + 0xff,
  485. .flags = IORESOURCE_MEM,
  486. }, {
  487. .name = "xor 0 high",
  488. .start = XOR0_HIGH_PHYS_BASE,
  489. .end = XOR0_HIGH_PHYS_BASE + 0xff,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. };
  493. static struct platform_device kirkwood_xor0_shared = {
  494. .name = MV_XOR_SHARED_NAME,
  495. .id = 0,
  496. .dev = {
  497. .platform_data = &kirkwood_xor_shared_data,
  498. },
  499. .num_resources = ARRAY_SIZE(kirkwood_xor0_shared_resources),
  500. .resource = kirkwood_xor0_shared_resources,
  501. };
  502. static u64 kirkwood_xor_dmamask = DMA_BIT_MASK(32);
  503. static struct resource kirkwood_xor00_resources[] = {
  504. [0] = {
  505. .start = IRQ_KIRKWOOD_XOR_00,
  506. .end = IRQ_KIRKWOOD_XOR_00,
  507. .flags = IORESOURCE_IRQ,
  508. },
  509. };
  510. static struct mv_xor_platform_data kirkwood_xor00_data = {
  511. .shared = &kirkwood_xor0_shared,
  512. .hw_id = 0,
  513. .pool_size = PAGE_SIZE,
  514. };
  515. static struct platform_device kirkwood_xor00_channel = {
  516. .name = MV_XOR_NAME,
  517. .id = 0,
  518. .num_resources = ARRAY_SIZE(kirkwood_xor00_resources),
  519. .resource = kirkwood_xor00_resources,
  520. .dev = {
  521. .dma_mask = &kirkwood_xor_dmamask,
  522. .coherent_dma_mask = DMA_BIT_MASK(64),
  523. .platform_data = &kirkwood_xor00_data,
  524. },
  525. };
  526. static struct resource kirkwood_xor01_resources[] = {
  527. [0] = {
  528. .start = IRQ_KIRKWOOD_XOR_01,
  529. .end = IRQ_KIRKWOOD_XOR_01,
  530. .flags = IORESOURCE_IRQ,
  531. },
  532. };
  533. static struct mv_xor_platform_data kirkwood_xor01_data = {
  534. .shared = &kirkwood_xor0_shared,
  535. .hw_id = 1,
  536. .pool_size = PAGE_SIZE,
  537. };
  538. static struct platform_device kirkwood_xor01_channel = {
  539. .name = MV_XOR_NAME,
  540. .id = 1,
  541. .num_resources = ARRAY_SIZE(kirkwood_xor01_resources),
  542. .resource = kirkwood_xor01_resources,
  543. .dev = {
  544. .dma_mask = &kirkwood_xor_dmamask,
  545. .coherent_dma_mask = DMA_BIT_MASK(64),
  546. .platform_data = &kirkwood_xor01_data,
  547. },
  548. };
  549. static void __init kirkwood_xor0_init(void)
  550. {
  551. kirkwood_clk_ctrl |= CGC_XOR0;
  552. platform_device_register(&kirkwood_xor0_shared);
  553. /*
  554. * two engines can't do memset simultaneously, this limitation
  555. * satisfied by removing memset support from one of the engines.
  556. */
  557. dma_cap_set(DMA_MEMCPY, kirkwood_xor00_data.cap_mask);
  558. dma_cap_set(DMA_XOR, kirkwood_xor00_data.cap_mask);
  559. platform_device_register(&kirkwood_xor00_channel);
  560. dma_cap_set(DMA_MEMCPY, kirkwood_xor01_data.cap_mask);
  561. dma_cap_set(DMA_MEMSET, kirkwood_xor01_data.cap_mask);
  562. dma_cap_set(DMA_XOR, kirkwood_xor01_data.cap_mask);
  563. platform_device_register(&kirkwood_xor01_channel);
  564. }
  565. /*****************************************************************************
  566. * XOR1
  567. ****************************************************************************/
  568. static struct resource kirkwood_xor1_shared_resources[] = {
  569. {
  570. .name = "xor 1 low",
  571. .start = XOR1_PHYS_BASE,
  572. .end = XOR1_PHYS_BASE + 0xff,
  573. .flags = IORESOURCE_MEM,
  574. }, {
  575. .name = "xor 1 high",
  576. .start = XOR1_HIGH_PHYS_BASE,
  577. .end = XOR1_HIGH_PHYS_BASE + 0xff,
  578. .flags = IORESOURCE_MEM,
  579. },
  580. };
  581. static struct platform_device kirkwood_xor1_shared = {
  582. .name = MV_XOR_SHARED_NAME,
  583. .id = 1,
  584. .dev = {
  585. .platform_data = &kirkwood_xor_shared_data,
  586. },
  587. .num_resources = ARRAY_SIZE(kirkwood_xor1_shared_resources),
  588. .resource = kirkwood_xor1_shared_resources,
  589. };
  590. static struct resource kirkwood_xor10_resources[] = {
  591. [0] = {
  592. .start = IRQ_KIRKWOOD_XOR_10,
  593. .end = IRQ_KIRKWOOD_XOR_10,
  594. .flags = IORESOURCE_IRQ,
  595. },
  596. };
  597. static struct mv_xor_platform_data kirkwood_xor10_data = {
  598. .shared = &kirkwood_xor1_shared,
  599. .hw_id = 0,
  600. .pool_size = PAGE_SIZE,
  601. };
  602. static struct platform_device kirkwood_xor10_channel = {
  603. .name = MV_XOR_NAME,
  604. .id = 2,
  605. .num_resources = ARRAY_SIZE(kirkwood_xor10_resources),
  606. .resource = kirkwood_xor10_resources,
  607. .dev = {
  608. .dma_mask = &kirkwood_xor_dmamask,
  609. .coherent_dma_mask = DMA_BIT_MASK(64),
  610. .platform_data = &kirkwood_xor10_data,
  611. },
  612. };
  613. static struct resource kirkwood_xor11_resources[] = {
  614. [0] = {
  615. .start = IRQ_KIRKWOOD_XOR_11,
  616. .end = IRQ_KIRKWOOD_XOR_11,
  617. .flags = IORESOURCE_IRQ,
  618. },
  619. };
  620. static struct mv_xor_platform_data kirkwood_xor11_data = {
  621. .shared = &kirkwood_xor1_shared,
  622. .hw_id = 1,
  623. .pool_size = PAGE_SIZE,
  624. };
  625. static struct platform_device kirkwood_xor11_channel = {
  626. .name = MV_XOR_NAME,
  627. .id = 3,
  628. .num_resources = ARRAY_SIZE(kirkwood_xor11_resources),
  629. .resource = kirkwood_xor11_resources,
  630. .dev = {
  631. .dma_mask = &kirkwood_xor_dmamask,
  632. .coherent_dma_mask = DMA_BIT_MASK(64),
  633. .platform_data = &kirkwood_xor11_data,
  634. },
  635. };
  636. static void __init kirkwood_xor1_init(void)
  637. {
  638. kirkwood_clk_ctrl |= CGC_XOR1;
  639. platform_device_register(&kirkwood_xor1_shared);
  640. /*
  641. * two engines can't do memset simultaneously, this limitation
  642. * satisfied by removing memset support from one of the engines.
  643. */
  644. dma_cap_set(DMA_MEMCPY, kirkwood_xor10_data.cap_mask);
  645. dma_cap_set(DMA_XOR, kirkwood_xor10_data.cap_mask);
  646. platform_device_register(&kirkwood_xor10_channel);
  647. dma_cap_set(DMA_MEMCPY, kirkwood_xor11_data.cap_mask);
  648. dma_cap_set(DMA_MEMSET, kirkwood_xor11_data.cap_mask);
  649. dma_cap_set(DMA_XOR, kirkwood_xor11_data.cap_mask);
  650. platform_device_register(&kirkwood_xor11_channel);
  651. }
  652. /*****************************************************************************
  653. * Watchdog
  654. ****************************************************************************/
  655. static struct orion_wdt_platform_data kirkwood_wdt_data = {
  656. .tclk = 0,
  657. };
  658. static struct platform_device kirkwood_wdt_device = {
  659. .name = "orion_wdt",
  660. .id = -1,
  661. .dev = {
  662. .platform_data = &kirkwood_wdt_data,
  663. },
  664. .num_resources = 0,
  665. };
  666. static void __init kirkwood_wdt_init(void)
  667. {
  668. kirkwood_wdt_data.tclk = kirkwood_tclk;
  669. platform_device_register(&kirkwood_wdt_device);
  670. }
  671. /*****************************************************************************
  672. * Time handling
  673. ****************************************************************************/
  674. void __init kirkwood_init_early(void)
  675. {
  676. orion_time_set_base(TIMER_VIRT_BASE);
  677. }
  678. int kirkwood_tclk;
  679. static int __init kirkwood_find_tclk(void)
  680. {
  681. u32 dev, rev;
  682. kirkwood_pcie_id(&dev, &rev);
  683. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  684. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  685. return 200000000;
  686. return 166666667;
  687. }
  688. static void __init kirkwood_timer_init(void)
  689. {
  690. kirkwood_tclk = kirkwood_find_tclk();
  691. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  692. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  693. }
  694. struct sys_timer kirkwood_timer = {
  695. .init = kirkwood_timer_init,
  696. };
  697. /*****************************************************************************
  698. * Audio
  699. ****************************************************************************/
  700. static struct resource kirkwood_i2s_resources[] = {
  701. [0] = {
  702. .start = AUDIO_PHYS_BASE,
  703. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  704. .flags = IORESOURCE_MEM,
  705. },
  706. [1] = {
  707. .start = IRQ_KIRKWOOD_I2S,
  708. .end = IRQ_KIRKWOOD_I2S,
  709. .flags = IORESOURCE_IRQ,
  710. },
  711. };
  712. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  713. .dram = &kirkwood_mbus_dram_info,
  714. .burst = 128,
  715. };
  716. static struct platform_device kirkwood_i2s_device = {
  717. .name = "kirkwood-i2s",
  718. .id = -1,
  719. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  720. .resource = kirkwood_i2s_resources,
  721. .dev = {
  722. .platform_data = &kirkwood_i2s_data,
  723. },
  724. };
  725. static struct platform_device kirkwood_pcm_device = {
  726. .name = "kirkwood-pcm-audio",
  727. .id = -1,
  728. };
  729. void __init kirkwood_audio_init(void)
  730. {
  731. kirkwood_clk_ctrl |= CGC_AUDIO;
  732. platform_device_register(&kirkwood_i2s_device);
  733. platform_device_register(&kirkwood_pcm_device);
  734. }
  735. /*****************************************************************************
  736. * General
  737. ****************************************************************************/
  738. /*
  739. * Identify device ID and revision.
  740. */
  741. static char * __init kirkwood_id(void)
  742. {
  743. u32 dev, rev;
  744. kirkwood_pcie_id(&dev, &rev);
  745. if (dev == MV88F6281_DEV_ID) {
  746. if (rev == MV88F6281_REV_Z0)
  747. return "MV88F6281-Z0";
  748. else if (rev == MV88F6281_REV_A0)
  749. return "MV88F6281-A0";
  750. else if (rev == MV88F6281_REV_A1)
  751. return "MV88F6281-A1";
  752. else
  753. return "MV88F6281-Rev-Unsupported";
  754. } else if (dev == MV88F6192_DEV_ID) {
  755. if (rev == MV88F6192_REV_Z0)
  756. return "MV88F6192-Z0";
  757. else if (rev == MV88F6192_REV_A0)
  758. return "MV88F6192-A0";
  759. else if (rev == MV88F6192_REV_A1)
  760. return "MV88F6192-A1";
  761. else
  762. return "MV88F6192-Rev-Unsupported";
  763. } else if (dev == MV88F6180_DEV_ID) {
  764. if (rev == MV88F6180_REV_A0)
  765. return "MV88F6180-Rev-A0";
  766. else if (rev == MV88F6180_REV_A1)
  767. return "MV88F6180-Rev-A1";
  768. else
  769. return "MV88F6180-Rev-Unsupported";
  770. } else if (dev == MV88F6282_DEV_ID) {
  771. if (rev == MV88F6282_REV_A0)
  772. return "MV88F6282-Rev-A0";
  773. else
  774. return "MV88F6282-Rev-Unsupported";
  775. } else {
  776. return "Device-Unknown";
  777. }
  778. }
  779. static void __init kirkwood_l2_init(void)
  780. {
  781. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  782. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  783. feroceon_l2_init(1);
  784. #else
  785. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  786. feroceon_l2_init(0);
  787. #endif
  788. }
  789. void __init kirkwood_init(void)
  790. {
  791. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  792. kirkwood_id(), kirkwood_tclk);
  793. kirkwood_ge00_shared_data.t_clk = kirkwood_tclk;
  794. kirkwood_ge01_shared_data.t_clk = kirkwood_tclk;
  795. kirkwood_spi_plat_data.tclk = kirkwood_tclk;
  796. kirkwood_i2s_data.tclk = kirkwood_tclk;
  797. /*
  798. * Disable propagation of mbus errors to the CPU local bus,
  799. * as this causes mbus errors (which can occur for example
  800. * for PCI aborts) to throw CPU aborts, which we're not set
  801. * up to deal with.
  802. */
  803. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  804. kirkwood_setup_cpu_mbus();
  805. #ifdef CONFIG_CACHE_FEROCEON_L2
  806. kirkwood_l2_init();
  807. #endif
  808. /* internal devices that every board has */
  809. kirkwood_rtc_init();
  810. kirkwood_wdt_init();
  811. kirkwood_xor0_init();
  812. kirkwood_xor1_init();
  813. kirkwood_crypto_init();
  814. #ifdef CONFIG_KEXEC
  815. kexec_reinit = kirkwood_enable_pcie;
  816. #endif
  817. }
  818. static int __init kirkwood_clock_gate(void)
  819. {
  820. unsigned int curr = readl(CLOCK_GATING_CTRL);
  821. u32 dev, rev;
  822. kirkwood_pcie_id(&dev, &rev);
  823. printk(KERN_DEBUG "Gating clock of unused units\n");
  824. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  825. /* Make sure those units are accessible */
  826. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  827. /* For SATA: first shutdown the phy */
  828. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  829. /* Disable PLL and IVREF */
  830. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  831. /* Disable PHY */
  832. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  833. }
  834. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  835. /* Disable PLL and IVREF */
  836. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  837. /* Disable PHY */
  838. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  839. }
  840. /* For PCIe: first shutdown the phy */
  841. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  842. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  843. while (1)
  844. if (readl(PCIE_STATUS) & 0x1)
  845. break;
  846. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  847. }
  848. /* For PCIe 1: first shutdown the phy */
  849. if (dev == MV88F6282_DEV_ID) {
  850. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  851. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  852. while (1)
  853. if (readl(PCIE1_STATUS) & 0x1)
  854. break;
  855. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  856. }
  857. } else /* keep this bit set for devices that don't have PCIe1 */
  858. kirkwood_clk_ctrl |= CGC_PEX1;
  859. /* Now gate clock the required units */
  860. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  861. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  862. return 0;
  863. }
  864. late_initcall(kirkwood_clock_gate);