sdhci-esdhc-imx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Freescale eSDHC i.MX controller driver for the platform bus.
  3. *
  4. * derived from the OF-version.
  5. *
  6. * Copyright (c) 2010 Pengutronix e.K.
  7. * Author: Wolfram Sang <w.sang@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/module.h>
  19. #include <linux/slab.h>
  20. #include <linux/mmc/host.h>
  21. #include <linux/mmc/mmc.h>
  22. #include <linux/mmc/sdio.h>
  23. #include <linux/mmc/slot-gpio.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_gpio.h>
  27. #include <linux/pinctrl/consumer.h>
  28. #include <linux/platform_data/mmc-esdhc-imx.h>
  29. #include "sdhci-pltfm.h"
  30. #include "sdhci-esdhc.h"
  31. #define SDHCI_CTRL_D3CD 0x08
  32. /* VENDOR SPEC register */
  33. #define SDHCI_VENDOR_SPEC 0xC0
  34. #define SDHCI_VENDOR_SPEC_SDIO_QUIRK 0x00000002
  35. #define SDHCI_WTMK_LVL 0x44
  36. #define SDHCI_MIX_CTRL 0x48
  37. /*
  38. * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
  39. * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
  40. * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
  41. * Define this macro DMA error INT for fsl eSDHC
  42. */
  43. #define SDHCI_INT_VENDOR_SPEC_DMA_ERR 0x10000000
  44. /*
  45. * The CMDTYPE of the CMD register (offset 0xE) should be set to
  46. * "11" when the STOP CMD12 is issued on imx53 to abort one
  47. * open ended multi-blk IO. Otherwise the TC INT wouldn't
  48. * be generated.
  49. * In exact block transfer, the controller doesn't complete the
  50. * operations automatically as required at the end of the
  51. * transfer and remains on hold if the abort command is not sent.
  52. * As a result, the TC flag is not asserted and SW received timeout
  53. * exeception. Bit1 of Vendor Spec registor is used to fix it.
  54. */
  55. #define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
  56. enum imx_esdhc_type {
  57. IMX25_ESDHC,
  58. IMX35_ESDHC,
  59. IMX51_ESDHC,
  60. IMX53_ESDHC,
  61. IMX6Q_USDHC,
  62. };
  63. struct pltfm_imx_data {
  64. int flags;
  65. u32 scratchpad;
  66. enum imx_esdhc_type devtype;
  67. struct pinctrl *pinctrl;
  68. struct esdhc_platform_data boarddata;
  69. struct clk *clk_ipg;
  70. struct clk *clk_ahb;
  71. struct clk *clk_per;
  72. };
  73. static struct platform_device_id imx_esdhc_devtype[] = {
  74. {
  75. .name = "sdhci-esdhc-imx25",
  76. .driver_data = IMX25_ESDHC,
  77. }, {
  78. .name = "sdhci-esdhc-imx35",
  79. .driver_data = IMX35_ESDHC,
  80. }, {
  81. .name = "sdhci-esdhc-imx51",
  82. .driver_data = IMX51_ESDHC,
  83. }, {
  84. .name = "sdhci-esdhc-imx53",
  85. .driver_data = IMX53_ESDHC,
  86. }, {
  87. .name = "sdhci-usdhc-imx6q",
  88. .driver_data = IMX6Q_USDHC,
  89. }, {
  90. /* sentinel */
  91. }
  92. };
  93. MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
  94. static const struct of_device_id imx_esdhc_dt_ids[] = {
  95. { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
  96. { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
  97. { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
  98. { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
  99. { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
  100. { /* sentinel */ }
  101. };
  102. MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
  103. static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
  104. {
  105. return data->devtype == IMX25_ESDHC;
  106. }
  107. static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
  108. {
  109. return data->devtype == IMX35_ESDHC;
  110. }
  111. static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
  112. {
  113. return data->devtype == IMX51_ESDHC;
  114. }
  115. static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
  116. {
  117. return data->devtype == IMX53_ESDHC;
  118. }
  119. static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
  120. {
  121. return data->devtype == IMX6Q_USDHC;
  122. }
  123. static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
  124. {
  125. void __iomem *base = host->ioaddr + (reg & ~0x3);
  126. u32 shift = (reg & 0x3) * 8;
  127. writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
  128. }
  129. static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
  130. {
  131. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  132. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  133. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  134. u32 val = readl(host->ioaddr + reg);
  135. if (unlikely(reg == SDHCI_PRESENT_STATE)) {
  136. /*
  137. * After SDHCI core gets improved to never query
  138. * SDHCI_CARD_PRESENT state in GPIO case, we can
  139. * remove this check.
  140. */
  141. if (boarddata->cd_type == ESDHC_CD_GPIO)
  142. val &= ~SDHCI_CARD_PRESENT;
  143. }
  144. if (unlikely(reg == SDHCI_CAPABILITIES)) {
  145. /* In FSL esdhc IC module, only bit20 is used to indicate the
  146. * ADMA2 capability of esdhc, but this bit is messed up on
  147. * some SOCs (e.g. on MX25, MX35 this bit is set, but they
  148. * don't actually support ADMA2). So set the BROKEN_ADMA
  149. * uirk on MX25/35 platforms.
  150. */
  151. if (val & SDHCI_CAN_DO_ADMA1) {
  152. val &= ~SDHCI_CAN_DO_ADMA1;
  153. val |= SDHCI_CAN_DO_ADMA2;
  154. }
  155. }
  156. if (unlikely(reg == SDHCI_INT_STATUS)) {
  157. if (val & SDHCI_INT_VENDOR_SPEC_DMA_ERR) {
  158. val &= ~SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  159. val |= SDHCI_INT_ADMA_ERROR;
  160. }
  161. }
  162. return val;
  163. }
  164. static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
  165. {
  166. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  167. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  168. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  169. u32 data;
  170. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  171. if (boarddata->cd_type == ESDHC_CD_GPIO)
  172. /*
  173. * These interrupts won't work with a custom
  174. * card_detect gpio (only applied to mx25/35)
  175. */
  176. val &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  177. if (val & SDHCI_INT_CARD_INT) {
  178. /*
  179. * Clear and then set D3CD bit to avoid missing the
  180. * card interrupt. This is a eSDHC controller problem
  181. * so we need to apply the following workaround: clear
  182. * and set D3CD bit will make eSDHC re-sample the card
  183. * interrupt. In case a card interrupt was lost,
  184. * re-sample it by the following steps.
  185. */
  186. data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
  187. data &= ~SDHCI_CTRL_D3CD;
  188. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  189. data |= SDHCI_CTRL_D3CD;
  190. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  191. }
  192. }
  193. if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  194. && (reg == SDHCI_INT_STATUS)
  195. && (val & SDHCI_INT_DATA_END))) {
  196. u32 v;
  197. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  198. v &= ~SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  199. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  200. }
  201. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  202. if (val & SDHCI_INT_ADMA_ERROR) {
  203. val &= ~SDHCI_INT_ADMA_ERROR;
  204. val |= SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  205. }
  206. }
  207. writel(val, host->ioaddr + reg);
  208. }
  209. static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
  210. {
  211. if (unlikely(reg == SDHCI_HOST_VERSION)) {
  212. u16 val = readw(host->ioaddr + (reg ^ 2));
  213. /*
  214. * uSDHC supports SDHCI v3.0, but it's encoded as value
  215. * 0x3 in host controller version register, which violates
  216. * SDHCI_SPEC_300 definition. Work it around here.
  217. */
  218. if ((val & SDHCI_SPEC_VER_MASK) == 3)
  219. return --val;
  220. }
  221. return readw(host->ioaddr + reg);
  222. }
  223. static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
  224. {
  225. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  226. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  227. switch (reg) {
  228. case SDHCI_TRANSFER_MODE:
  229. /*
  230. * Postpone this write, we must do it together with a
  231. * command write that is down below.
  232. */
  233. if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  234. && (host->cmd->opcode == SD_IO_RW_EXTENDED)
  235. && (host->cmd->data->blocks > 1)
  236. && (host->cmd->data->flags & MMC_DATA_READ)) {
  237. u32 v;
  238. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  239. v |= SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  240. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  241. }
  242. imx_data->scratchpad = val;
  243. return;
  244. case SDHCI_COMMAND:
  245. if ((host->cmd->opcode == MMC_STOP_TRANSMISSION ||
  246. host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
  247. (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
  248. val |= SDHCI_CMD_ABORTCMD;
  249. if (is_imx6q_usdhc(imx_data)) {
  250. u32 m = readl(host->ioaddr + SDHCI_MIX_CTRL);
  251. m = imx_data->scratchpad | (m & 0xffff0000);
  252. writel(m, host->ioaddr + SDHCI_MIX_CTRL);
  253. writel(val << 16,
  254. host->ioaddr + SDHCI_TRANSFER_MODE);
  255. } else {
  256. writel(val << 16 | imx_data->scratchpad,
  257. host->ioaddr + SDHCI_TRANSFER_MODE);
  258. }
  259. return;
  260. case SDHCI_BLOCK_SIZE:
  261. val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
  262. break;
  263. }
  264. esdhc_clrset_le(host, 0xffff, val, reg);
  265. }
  266. static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
  267. {
  268. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  269. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  270. u32 new_val;
  271. switch (reg) {
  272. case SDHCI_POWER_CONTROL:
  273. /*
  274. * FSL put some DMA bits here
  275. * If your board has a regulator, code should be here
  276. */
  277. return;
  278. case SDHCI_HOST_CONTROL:
  279. /* FSL messed up here, so we can just keep those three */
  280. new_val = val & (SDHCI_CTRL_LED | \
  281. SDHCI_CTRL_4BITBUS | \
  282. SDHCI_CTRL_D3CD);
  283. /* ensure the endianness */
  284. new_val |= ESDHC_HOST_CONTROL_LE;
  285. /* bits 8&9 are reserved on mx25 */
  286. if (!is_imx25_esdhc(imx_data)) {
  287. /* DMA mode bits are shifted */
  288. new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
  289. }
  290. esdhc_clrset_le(host, 0xffff, new_val, reg);
  291. return;
  292. }
  293. esdhc_clrset_le(host, 0xff, val, reg);
  294. /*
  295. * The esdhc has a design violation to SDHC spec which tells
  296. * that software reset should not affect card detection circuit.
  297. * But esdhc clears its SYSCTL register bits [0..2] during the
  298. * software reset. This will stop those clocks that card detection
  299. * circuit relies on. To work around it, we turn the clocks on back
  300. * to keep card detection circuit functional.
  301. */
  302. if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
  303. esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
  304. }
  305. static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
  306. {
  307. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  308. return clk_get_rate(pltfm_host->clk);
  309. }
  310. static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
  311. {
  312. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  313. return clk_get_rate(pltfm_host->clk) / 256 / 16;
  314. }
  315. static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
  316. {
  317. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  318. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  319. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  320. switch (boarddata->wp_type) {
  321. case ESDHC_WP_GPIO:
  322. return mmc_gpio_get_ro(host->mmc);
  323. case ESDHC_WP_CONTROLLER:
  324. return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  325. SDHCI_WRITE_PROTECT);
  326. case ESDHC_WP_NONE:
  327. break;
  328. }
  329. return -ENOSYS;
  330. }
  331. static struct sdhci_ops sdhci_esdhc_ops = {
  332. .read_l = esdhc_readl_le,
  333. .read_w = esdhc_readw_le,
  334. .write_l = esdhc_writel_le,
  335. .write_w = esdhc_writew_le,
  336. .write_b = esdhc_writeb_le,
  337. .set_clock = esdhc_set_clock,
  338. .get_max_clock = esdhc_pltfm_get_max_clock,
  339. .get_min_clock = esdhc_pltfm_get_min_clock,
  340. .get_ro = esdhc_pltfm_get_ro,
  341. };
  342. static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
  343. .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
  344. | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
  345. | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
  346. | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
  347. .ops = &sdhci_esdhc_ops,
  348. };
  349. #ifdef CONFIG_OF
  350. static int
  351. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  352. struct esdhc_platform_data *boarddata)
  353. {
  354. struct device_node *np = pdev->dev.of_node;
  355. if (!np)
  356. return -ENODEV;
  357. if (of_get_property(np, "non-removable", NULL))
  358. boarddata->cd_type = ESDHC_CD_PERMANENT;
  359. if (of_get_property(np, "fsl,cd-controller", NULL))
  360. boarddata->cd_type = ESDHC_CD_CONTROLLER;
  361. if (of_get_property(np, "fsl,wp-controller", NULL))
  362. boarddata->wp_type = ESDHC_WP_CONTROLLER;
  363. boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
  364. if (gpio_is_valid(boarddata->cd_gpio))
  365. boarddata->cd_type = ESDHC_CD_GPIO;
  366. boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
  367. if (gpio_is_valid(boarddata->wp_gpio))
  368. boarddata->wp_type = ESDHC_WP_GPIO;
  369. return 0;
  370. }
  371. #else
  372. static inline int
  373. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  374. struct esdhc_platform_data *boarddata)
  375. {
  376. return -ENODEV;
  377. }
  378. #endif
  379. static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
  380. {
  381. const struct of_device_id *of_id =
  382. of_match_device(imx_esdhc_dt_ids, &pdev->dev);
  383. struct sdhci_pltfm_host *pltfm_host;
  384. struct sdhci_host *host;
  385. struct esdhc_platform_data *boarddata;
  386. int err;
  387. struct pltfm_imx_data *imx_data;
  388. host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
  389. if (IS_ERR(host))
  390. return PTR_ERR(host);
  391. pltfm_host = sdhci_priv(host);
  392. imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
  393. if (!imx_data) {
  394. err = -ENOMEM;
  395. goto free_sdhci;
  396. }
  397. if (of_id)
  398. pdev->id_entry = of_id->data;
  399. imx_data->devtype = pdev->id_entry->driver_data;
  400. pltfm_host->priv = imx_data;
  401. imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  402. if (IS_ERR(imx_data->clk_ipg)) {
  403. err = PTR_ERR(imx_data->clk_ipg);
  404. goto free_sdhci;
  405. }
  406. imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
  407. if (IS_ERR(imx_data->clk_ahb)) {
  408. err = PTR_ERR(imx_data->clk_ahb);
  409. goto free_sdhci;
  410. }
  411. imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
  412. if (IS_ERR(imx_data->clk_per)) {
  413. err = PTR_ERR(imx_data->clk_per);
  414. goto free_sdhci;
  415. }
  416. pltfm_host->clk = imx_data->clk_per;
  417. clk_prepare_enable(imx_data->clk_per);
  418. clk_prepare_enable(imx_data->clk_ipg);
  419. clk_prepare_enable(imx_data->clk_ahb);
  420. imx_data->pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  421. if (IS_ERR(imx_data->pinctrl)) {
  422. err = PTR_ERR(imx_data->pinctrl);
  423. goto disable_clk;
  424. }
  425. host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
  426. if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
  427. /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
  428. host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
  429. | SDHCI_QUIRK_BROKEN_ADMA;
  430. if (is_imx53_esdhc(imx_data))
  431. imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
  432. /*
  433. * The imx6q ROM code will change the default watermark level setting
  434. * to something insane. Change it back here.
  435. */
  436. if (is_imx6q_usdhc(imx_data))
  437. writel(0x08100810, host->ioaddr + SDHCI_WTMK_LVL);
  438. boarddata = &imx_data->boarddata;
  439. if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
  440. if (!host->mmc->parent->platform_data) {
  441. dev_err(mmc_dev(host->mmc), "no board data!\n");
  442. err = -EINVAL;
  443. goto disable_clk;
  444. }
  445. imx_data->boarddata = *((struct esdhc_platform_data *)
  446. host->mmc->parent->platform_data);
  447. }
  448. /* write_protect */
  449. if (boarddata->wp_type == ESDHC_WP_GPIO) {
  450. err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
  451. if (err) {
  452. dev_err(mmc_dev(host->mmc),
  453. "failed to request write-protect gpio!\n");
  454. goto disable_clk;
  455. }
  456. host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
  457. }
  458. /* card_detect */
  459. switch (boarddata->cd_type) {
  460. case ESDHC_CD_GPIO:
  461. err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio);
  462. if (err) {
  463. dev_err(mmc_dev(host->mmc),
  464. "failed to request card-detect gpio!\n");
  465. goto disable_clk;
  466. }
  467. /* fall through */
  468. case ESDHC_CD_CONTROLLER:
  469. /* we have a working card_detect back */
  470. host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  471. break;
  472. case ESDHC_CD_PERMANENT:
  473. host->mmc->caps = MMC_CAP_NONREMOVABLE;
  474. break;
  475. case ESDHC_CD_NONE:
  476. break;
  477. }
  478. err = sdhci_add_host(host);
  479. if (err)
  480. goto disable_clk;
  481. return 0;
  482. disable_clk:
  483. clk_disable_unprepare(imx_data->clk_per);
  484. clk_disable_unprepare(imx_data->clk_ipg);
  485. clk_disable_unprepare(imx_data->clk_ahb);
  486. free_sdhci:
  487. sdhci_pltfm_free(pdev);
  488. return err;
  489. }
  490. static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
  491. {
  492. struct sdhci_host *host = platform_get_drvdata(pdev);
  493. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  494. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  495. int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
  496. sdhci_remove_host(host, dead);
  497. clk_disable_unprepare(imx_data->clk_per);
  498. clk_disable_unprepare(imx_data->clk_ipg);
  499. clk_disable_unprepare(imx_data->clk_ahb);
  500. sdhci_pltfm_free(pdev);
  501. return 0;
  502. }
  503. static struct platform_driver sdhci_esdhc_imx_driver = {
  504. .driver = {
  505. .name = "sdhci-esdhc-imx",
  506. .owner = THIS_MODULE,
  507. .of_match_table = imx_esdhc_dt_ids,
  508. .pm = SDHCI_PLTFM_PMOPS,
  509. },
  510. .id_table = imx_esdhc_devtype,
  511. .probe = sdhci_esdhc_imx_probe,
  512. .remove = sdhci_esdhc_imx_remove,
  513. };
  514. module_platform_driver(sdhci_esdhc_imx_driver);
  515. MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
  516. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  517. MODULE_LICENSE("GPL v2");