nouveau_drv.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma tmp_vma;
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct nouveau_vma vma;
  98. uint32_t tile_mode;
  99. uint32_t tile_flags;
  100. struct nouveau_tile_reg *tile;
  101. struct drm_gem_object *gem;
  102. int pin_refcnt;
  103. };
  104. #define nouveau_bo_tile_layout(nvbo) \
  105. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  106. static inline struct nouveau_bo *
  107. nouveau_bo(struct ttm_buffer_object *bo)
  108. {
  109. return container_of(bo, struct nouveau_bo, bo);
  110. }
  111. static inline struct nouveau_bo *
  112. nouveau_gem_object(struct drm_gem_object *gem)
  113. {
  114. return gem ? gem->driver_private : NULL;
  115. }
  116. /* TODO: submit equivalent to TTM generic API upstream? */
  117. static inline void __iomem *
  118. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  119. {
  120. bool is_iomem;
  121. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  122. &nvbo->kmap, &is_iomem);
  123. WARN_ON_ONCE(ioptr && !is_iomem);
  124. return ioptr;
  125. }
  126. enum nouveau_flags {
  127. NV_NFORCE = 0x10000000,
  128. NV_NFORCE2 = 0x20000000
  129. };
  130. #define NVOBJ_ENGINE_SW 0
  131. #define NVOBJ_ENGINE_GR 1
  132. #define NVOBJ_ENGINE_CRYPT 2
  133. #define NVOBJ_ENGINE_COPY0 3
  134. #define NVOBJ_ENGINE_COPY1 4
  135. #define NVOBJ_ENGINE_MPEG 5
  136. #define NVOBJ_ENGINE_DISPLAY 15
  137. #define NVOBJ_ENGINE_NR 16
  138. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  139. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  140. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  141. #define NVOBJ_FLAG_VM (1 << 3)
  142. #define NVOBJ_FLAG_VM_USER (1 << 4)
  143. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  144. struct nouveau_gpuobj {
  145. struct drm_device *dev;
  146. struct kref refcount;
  147. struct list_head list;
  148. void *node;
  149. u32 *suspend;
  150. uint32_t flags;
  151. u32 size;
  152. u32 pinst; /* PRAMIN BAR offset */
  153. u32 cinst; /* Channel offset */
  154. u64 vinst; /* VRAM address */
  155. u64 linst; /* VM address */
  156. uint32_t engine;
  157. uint32_t class;
  158. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  159. void *priv;
  160. };
  161. struct nouveau_page_flip_state {
  162. struct list_head head;
  163. struct drm_pending_vblank_event *event;
  164. int crtc, bpp, pitch, x, y;
  165. uint64_t offset;
  166. };
  167. enum nouveau_channel_mutex_class {
  168. NOUVEAU_UCHANNEL_MUTEX,
  169. NOUVEAU_KCHANNEL_MUTEX
  170. };
  171. struct nouveau_channel {
  172. struct drm_device *dev;
  173. struct list_head list;
  174. int id;
  175. /* references to the channel data structure */
  176. struct kref ref;
  177. /* users of the hardware channel resources, the hardware
  178. * context will be kicked off when it reaches zero. */
  179. atomic_t users;
  180. struct mutex mutex;
  181. /* owner of this fifo */
  182. struct drm_file *file_priv;
  183. /* mapping of the fifo itself */
  184. struct drm_local_map *map;
  185. /* mapping of the regs controlling the fifo */
  186. void __iomem *user;
  187. uint32_t user_get;
  188. uint32_t user_put;
  189. /* Fencing */
  190. struct {
  191. /* lock protects the pending list only */
  192. spinlock_t lock;
  193. struct list_head pending;
  194. uint32_t sequence;
  195. uint32_t sequence_ack;
  196. atomic_t last_sequence_irq;
  197. } fence;
  198. /* DMA push buffer */
  199. struct nouveau_gpuobj *pushbuf;
  200. struct nouveau_bo *pushbuf_bo;
  201. uint32_t pushbuf_base;
  202. /* Notifier memory */
  203. struct nouveau_bo *notifier_bo;
  204. struct drm_mm notifier_heap;
  205. /* PFIFO context */
  206. struct nouveau_gpuobj *ramfc;
  207. struct nouveau_gpuobj *cache;
  208. void *fifo_priv;
  209. /* Execution engine contexts */
  210. void *engctx[NVOBJ_ENGINE_NR];
  211. /* NV50 VM */
  212. struct nouveau_vm *vm;
  213. struct nouveau_gpuobj *vm_pd;
  214. /* Objects */
  215. struct nouveau_gpuobj *ramin; /* Private instmem */
  216. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  217. struct nouveau_ramht *ramht; /* Hash table */
  218. /* GPU object info for stuff used in-kernel (mm_enabled) */
  219. uint32_t m2mf_ntfy;
  220. uint32_t vram_handle;
  221. uint32_t gart_handle;
  222. bool accel_done;
  223. /* Push buffer state (only for drm's channel on !mm_enabled) */
  224. struct {
  225. int max;
  226. int free;
  227. int cur;
  228. int put;
  229. /* access via pushbuf_bo */
  230. int ib_base;
  231. int ib_max;
  232. int ib_free;
  233. int ib_put;
  234. } dma;
  235. uint32_t sw_subchannel[8];
  236. struct {
  237. struct nouveau_gpuobj *vblsem;
  238. uint32_t vblsem_head;
  239. uint32_t vblsem_offset;
  240. uint32_t vblsem_rval;
  241. struct list_head vbl_wait;
  242. struct list_head flip;
  243. } nvsw;
  244. struct {
  245. bool active;
  246. char name[32];
  247. struct drm_info_list info;
  248. } debugfs;
  249. };
  250. struct nouveau_exec_engine {
  251. void (*destroy)(struct drm_device *, int engine);
  252. int (*init)(struct drm_device *, int engine);
  253. int (*fini)(struct drm_device *, int engine);
  254. int (*context_new)(struct nouveau_channel *, int engine);
  255. void (*context_del)(struct nouveau_channel *, int engine);
  256. int (*object_new)(struct nouveau_channel *, int engine,
  257. u32 handle, u16 class);
  258. void (*set_tile_region)(struct drm_device *dev, int i);
  259. void (*tlb_flush)(struct drm_device *, int engine);
  260. };
  261. struct nouveau_instmem_engine {
  262. void *priv;
  263. int (*init)(struct drm_device *dev);
  264. void (*takedown)(struct drm_device *dev);
  265. int (*suspend)(struct drm_device *dev);
  266. void (*resume)(struct drm_device *dev);
  267. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  268. void (*put)(struct nouveau_gpuobj *);
  269. int (*map)(struct nouveau_gpuobj *);
  270. void (*unmap)(struct nouveau_gpuobj *);
  271. void (*flush)(struct drm_device *);
  272. };
  273. struct nouveau_mc_engine {
  274. int (*init)(struct drm_device *dev);
  275. void (*takedown)(struct drm_device *dev);
  276. };
  277. struct nouveau_timer_engine {
  278. int (*init)(struct drm_device *dev);
  279. void (*takedown)(struct drm_device *dev);
  280. uint64_t (*read)(struct drm_device *dev);
  281. };
  282. struct nouveau_fb_engine {
  283. int num_tiles;
  284. struct drm_mm tag_heap;
  285. void *priv;
  286. int (*init)(struct drm_device *dev);
  287. void (*takedown)(struct drm_device *dev);
  288. void (*init_tile_region)(struct drm_device *dev, int i,
  289. uint32_t addr, uint32_t size,
  290. uint32_t pitch, uint32_t flags);
  291. void (*set_tile_region)(struct drm_device *dev, int i);
  292. void (*free_tile_region)(struct drm_device *dev, int i);
  293. };
  294. struct nouveau_fifo_engine {
  295. void *priv;
  296. int channels;
  297. struct nouveau_gpuobj *playlist[2];
  298. int cur_playlist;
  299. int (*init)(struct drm_device *);
  300. void (*takedown)(struct drm_device *);
  301. void (*disable)(struct drm_device *);
  302. void (*enable)(struct drm_device *);
  303. bool (*reassign)(struct drm_device *, bool enable);
  304. bool (*cache_pull)(struct drm_device *dev, bool enable);
  305. int (*channel_id)(struct drm_device *);
  306. int (*create_context)(struct nouveau_channel *);
  307. void (*destroy_context)(struct nouveau_channel *);
  308. int (*load_context)(struct nouveau_channel *);
  309. int (*unload_context)(struct drm_device *);
  310. void (*tlb_flush)(struct drm_device *dev);
  311. };
  312. struct nouveau_display_engine {
  313. void *priv;
  314. int (*early_init)(struct drm_device *);
  315. void (*late_takedown)(struct drm_device *);
  316. int (*create)(struct drm_device *);
  317. int (*init)(struct drm_device *);
  318. void (*destroy)(struct drm_device *);
  319. };
  320. struct nouveau_gpio_engine {
  321. void *priv;
  322. int (*init)(struct drm_device *);
  323. void (*takedown)(struct drm_device *);
  324. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  325. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  326. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  327. void (*)(void *, int), void *);
  328. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  329. void (*)(void *, int), void *);
  330. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  331. };
  332. struct nouveau_pm_voltage_level {
  333. u8 voltage;
  334. u8 vid;
  335. };
  336. struct nouveau_pm_voltage {
  337. bool supported;
  338. u8 vid_mask;
  339. struct nouveau_pm_voltage_level *level;
  340. int nr_level;
  341. };
  342. struct nouveau_pm_memtiming {
  343. int id;
  344. u32 reg_100220;
  345. u32 reg_100224;
  346. u32 reg_100228;
  347. u32 reg_10022c;
  348. u32 reg_100230;
  349. u32 reg_100234;
  350. u32 reg_100238;
  351. u32 reg_10023c;
  352. u32 reg_100240;
  353. };
  354. #define NOUVEAU_PM_MAX_LEVEL 8
  355. struct nouveau_pm_level {
  356. struct device_attribute dev_attr;
  357. char name[32];
  358. int id;
  359. u32 core;
  360. u32 memory;
  361. u32 shader;
  362. u32 unk05;
  363. u32 unk0a;
  364. u8 voltage;
  365. u8 fanspeed;
  366. u16 memscript;
  367. struct nouveau_pm_memtiming *timing;
  368. };
  369. struct nouveau_pm_temp_sensor_constants {
  370. u16 offset_constant;
  371. s16 offset_mult;
  372. u16 offset_div;
  373. u16 slope_mult;
  374. u16 slope_div;
  375. };
  376. struct nouveau_pm_threshold_temp {
  377. s16 critical;
  378. s16 down_clock;
  379. s16 fan_boost;
  380. };
  381. struct nouveau_pm_memtimings {
  382. bool supported;
  383. struct nouveau_pm_memtiming *timing;
  384. int nr_timing;
  385. };
  386. struct nouveau_pm_engine {
  387. struct nouveau_pm_voltage voltage;
  388. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  389. int nr_perflvl;
  390. struct nouveau_pm_memtimings memtimings;
  391. struct nouveau_pm_temp_sensor_constants sensor_constants;
  392. struct nouveau_pm_threshold_temp threshold_temp;
  393. struct nouveau_pm_level boot;
  394. struct nouveau_pm_level *cur;
  395. struct device *hwmon;
  396. struct notifier_block acpi_nb;
  397. int (*clock_get)(struct drm_device *, u32 id);
  398. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  399. u32 id, int khz);
  400. void (*clock_set)(struct drm_device *, void *);
  401. int (*voltage_get)(struct drm_device *);
  402. int (*voltage_set)(struct drm_device *, int voltage);
  403. int (*fanspeed_get)(struct drm_device *);
  404. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  405. int (*temp_get)(struct drm_device *);
  406. };
  407. struct nouveau_vram_engine {
  408. int (*init)(struct drm_device *);
  409. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  410. u32 type, struct nouveau_mem **);
  411. void (*put)(struct drm_device *, struct nouveau_mem **);
  412. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  413. };
  414. struct nouveau_engine {
  415. struct nouveau_instmem_engine instmem;
  416. struct nouveau_mc_engine mc;
  417. struct nouveau_timer_engine timer;
  418. struct nouveau_fb_engine fb;
  419. struct nouveau_fifo_engine fifo;
  420. struct nouveau_display_engine display;
  421. struct nouveau_gpio_engine gpio;
  422. struct nouveau_pm_engine pm;
  423. struct nouveau_vram_engine vram;
  424. };
  425. struct nouveau_pll_vals {
  426. union {
  427. struct {
  428. #ifdef __BIG_ENDIAN
  429. uint8_t N1, M1, N2, M2;
  430. #else
  431. uint8_t M1, N1, M2, N2;
  432. #endif
  433. };
  434. struct {
  435. uint16_t NM1, NM2;
  436. } __attribute__((packed));
  437. };
  438. int log2P;
  439. int refclk;
  440. };
  441. enum nv04_fp_display_regs {
  442. FP_DISPLAY_END,
  443. FP_TOTAL,
  444. FP_CRTC,
  445. FP_SYNC_START,
  446. FP_SYNC_END,
  447. FP_VALID_START,
  448. FP_VALID_END
  449. };
  450. struct nv04_crtc_reg {
  451. unsigned char MiscOutReg;
  452. uint8_t CRTC[0xa0];
  453. uint8_t CR58[0x10];
  454. uint8_t Sequencer[5];
  455. uint8_t Graphics[9];
  456. uint8_t Attribute[21];
  457. unsigned char DAC[768];
  458. /* PCRTC regs */
  459. uint32_t fb_start;
  460. uint32_t crtc_cfg;
  461. uint32_t cursor_cfg;
  462. uint32_t gpio_ext;
  463. uint32_t crtc_830;
  464. uint32_t crtc_834;
  465. uint32_t crtc_850;
  466. uint32_t crtc_eng_ctrl;
  467. /* PRAMDAC regs */
  468. uint32_t nv10_cursync;
  469. struct nouveau_pll_vals pllvals;
  470. uint32_t ramdac_gen_ctrl;
  471. uint32_t ramdac_630;
  472. uint32_t ramdac_634;
  473. uint32_t tv_setup;
  474. uint32_t tv_vtotal;
  475. uint32_t tv_vskew;
  476. uint32_t tv_vsync_delay;
  477. uint32_t tv_htotal;
  478. uint32_t tv_hskew;
  479. uint32_t tv_hsync_delay;
  480. uint32_t tv_hsync_delay2;
  481. uint32_t fp_horiz_regs[7];
  482. uint32_t fp_vert_regs[7];
  483. uint32_t dither;
  484. uint32_t fp_control;
  485. uint32_t dither_regs[6];
  486. uint32_t fp_debug_0;
  487. uint32_t fp_debug_1;
  488. uint32_t fp_debug_2;
  489. uint32_t fp_margin_color;
  490. uint32_t ramdac_8c0;
  491. uint32_t ramdac_a20;
  492. uint32_t ramdac_a24;
  493. uint32_t ramdac_a34;
  494. uint32_t ctv_regs[38];
  495. };
  496. struct nv04_output_reg {
  497. uint32_t output;
  498. int head;
  499. };
  500. struct nv04_mode_state {
  501. struct nv04_crtc_reg crtc_reg[2];
  502. uint32_t pllsel;
  503. uint32_t sel_clk;
  504. };
  505. enum nouveau_card_type {
  506. NV_04 = 0x00,
  507. NV_10 = 0x10,
  508. NV_20 = 0x20,
  509. NV_30 = 0x30,
  510. NV_40 = 0x40,
  511. NV_50 = 0x50,
  512. NV_C0 = 0xc0,
  513. };
  514. struct drm_nouveau_private {
  515. struct drm_device *dev;
  516. bool noaccel;
  517. /* the card type, takes NV_* as values */
  518. enum nouveau_card_type card_type;
  519. /* exact chipset, derived from NV_PMC_BOOT_0 */
  520. int chipset;
  521. int stepping;
  522. int flags;
  523. void __iomem *mmio;
  524. spinlock_t ramin_lock;
  525. void __iomem *ramin;
  526. u32 ramin_size;
  527. u32 ramin_base;
  528. bool ramin_available;
  529. struct drm_mm ramin_heap;
  530. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  531. struct list_head gpuobj_list;
  532. struct list_head classes;
  533. struct nouveau_bo *vga_ram;
  534. /* interrupt handling */
  535. void (*irq_handler[32])(struct drm_device *);
  536. bool msi_enabled;
  537. struct list_head vbl_waiting;
  538. struct {
  539. struct drm_global_reference mem_global_ref;
  540. struct ttm_bo_global_ref bo_global_ref;
  541. struct ttm_bo_device bdev;
  542. atomic_t validate_sequence;
  543. } ttm;
  544. struct {
  545. spinlock_t lock;
  546. struct drm_mm heap;
  547. struct nouveau_bo *bo;
  548. } fence;
  549. struct {
  550. spinlock_t lock;
  551. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  552. } channels;
  553. struct nouveau_engine engine;
  554. struct nouveau_channel *channel;
  555. /* For PFIFO and PGRAPH. */
  556. spinlock_t context_switch_lock;
  557. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  558. spinlock_t vm_lock;
  559. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  560. struct nouveau_ramht *ramht;
  561. struct nouveau_gpuobj *ramfc;
  562. struct nouveau_gpuobj *ramro;
  563. uint32_t ramin_rsvd_vram;
  564. struct {
  565. enum {
  566. NOUVEAU_GART_NONE = 0,
  567. NOUVEAU_GART_AGP, /* AGP */
  568. NOUVEAU_GART_PDMA, /* paged dma object */
  569. NOUVEAU_GART_HW /* on-chip gart/vm */
  570. } type;
  571. uint64_t aper_base;
  572. uint64_t aper_size;
  573. uint64_t aper_free;
  574. struct ttm_backend_func *func;
  575. struct {
  576. struct page *page;
  577. dma_addr_t addr;
  578. } dummy;
  579. struct nouveau_gpuobj *sg_ctxdma;
  580. } gart_info;
  581. /* nv10-nv40 tiling regions */
  582. struct {
  583. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  584. spinlock_t lock;
  585. } tile;
  586. /* VRAM/fb configuration */
  587. uint64_t vram_size;
  588. uint64_t vram_sys_base;
  589. u32 vram_rblock_size;
  590. uint64_t fb_phys;
  591. uint64_t fb_available_size;
  592. uint64_t fb_mappable_pages;
  593. uint64_t fb_aper_free;
  594. int fb_mtrr;
  595. /* BAR control (NV50-) */
  596. struct nouveau_vm *bar1_vm;
  597. struct nouveau_vm *bar3_vm;
  598. /* G8x/G9x virtual address space */
  599. struct nouveau_vm *chan_vm;
  600. struct nvbios vbios;
  601. struct nv04_mode_state mode_reg;
  602. struct nv04_mode_state saved_reg;
  603. uint32_t saved_vga_font[4][16384];
  604. uint32_t crtc_owner;
  605. uint32_t dac_users[4];
  606. struct backlight_device *backlight;
  607. struct {
  608. struct dentry *channel_root;
  609. } debugfs;
  610. struct nouveau_fbdev *nfbdev;
  611. struct apertures_struct *apertures;
  612. };
  613. static inline struct drm_nouveau_private *
  614. nouveau_private(struct drm_device *dev)
  615. {
  616. return dev->dev_private;
  617. }
  618. static inline struct drm_nouveau_private *
  619. nouveau_bdev(struct ttm_bo_device *bd)
  620. {
  621. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  622. }
  623. static inline int
  624. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  625. {
  626. struct nouveau_bo *prev;
  627. if (!pnvbo)
  628. return -EINVAL;
  629. prev = *pnvbo;
  630. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  631. if (prev) {
  632. struct ttm_buffer_object *bo = &prev->bo;
  633. ttm_bo_unref(&bo);
  634. }
  635. return 0;
  636. }
  637. /* nouveau_drv.c */
  638. extern int nouveau_agpmode;
  639. extern int nouveau_duallink;
  640. extern int nouveau_uscript_lvds;
  641. extern int nouveau_uscript_tmds;
  642. extern int nouveau_vram_pushbuf;
  643. extern int nouveau_vram_notify;
  644. extern int nouveau_fbpercrtc;
  645. extern int nouveau_tv_disable;
  646. extern char *nouveau_tv_norm;
  647. extern int nouveau_reg_debug;
  648. extern char *nouveau_vbios;
  649. extern int nouveau_ignorelid;
  650. extern int nouveau_nofbaccel;
  651. extern int nouveau_noaccel;
  652. extern int nouveau_force_post;
  653. extern int nouveau_override_conntype;
  654. extern char *nouveau_perflvl;
  655. extern int nouveau_perflvl_wr;
  656. extern int nouveau_msi;
  657. extern int nouveau_ctxfw;
  658. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  659. extern int nouveau_pci_resume(struct pci_dev *pdev);
  660. /* nouveau_state.c */
  661. extern int nouveau_open(struct drm_device *, struct drm_file *);
  662. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  663. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  664. extern int nouveau_load(struct drm_device *, unsigned long flags);
  665. extern int nouveau_firstopen(struct drm_device *);
  666. extern void nouveau_lastclose(struct drm_device *);
  667. extern int nouveau_unload(struct drm_device *);
  668. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  669. struct drm_file *);
  670. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  671. struct drm_file *);
  672. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  673. uint32_t reg, uint32_t mask, uint32_t val);
  674. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  675. uint32_t reg, uint32_t mask, uint32_t val);
  676. extern bool nouveau_wait_for_idle(struct drm_device *);
  677. extern int nouveau_card_init(struct drm_device *);
  678. /* nouveau_mem.c */
  679. extern int nouveau_mem_vram_init(struct drm_device *);
  680. extern void nouveau_mem_vram_fini(struct drm_device *);
  681. extern int nouveau_mem_gart_init(struct drm_device *);
  682. extern void nouveau_mem_gart_fini(struct drm_device *);
  683. extern int nouveau_mem_init_agp(struct drm_device *);
  684. extern int nouveau_mem_reset_agp(struct drm_device *);
  685. extern void nouveau_mem_close(struct drm_device *);
  686. extern int nouveau_mem_detect(struct drm_device *);
  687. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  688. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  689. struct drm_device *dev, uint32_t addr, uint32_t size,
  690. uint32_t pitch, uint32_t flags);
  691. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  692. struct nouveau_tile_reg *tile,
  693. struct nouveau_fence *fence);
  694. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  695. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  696. /* nouveau_notifier.c */
  697. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  698. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  699. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  700. int cout, uint32_t start, uint32_t end,
  701. uint32_t *offset);
  702. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  703. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  704. struct drm_file *);
  705. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  706. struct drm_file *);
  707. /* nouveau_channel.c */
  708. extern struct drm_ioctl_desc nouveau_ioctls[];
  709. extern int nouveau_max_ioctl;
  710. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  711. extern int nouveau_channel_alloc(struct drm_device *dev,
  712. struct nouveau_channel **chan,
  713. struct drm_file *file_priv,
  714. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  715. extern struct nouveau_channel *
  716. nouveau_channel_get_unlocked(struct nouveau_channel *);
  717. extern struct nouveau_channel *
  718. nouveau_channel_get(struct drm_file *, int id);
  719. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  720. extern void nouveau_channel_put(struct nouveau_channel **);
  721. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  722. struct nouveau_channel **pchan);
  723. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  724. /* nouveau_object.c */
  725. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  726. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  727. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  728. } while (0)
  729. #define NVOBJ_ENGINE_DEL(d, e) do { \
  730. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  731. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  732. } while (0)
  733. #define NVOBJ_CLASS(d, c, e) do { \
  734. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  735. if (ret) \
  736. return ret; \
  737. } while (0)
  738. #define NVOBJ_MTHD(d, c, m, e) do { \
  739. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  740. if (ret) \
  741. return ret; \
  742. } while (0)
  743. extern int nouveau_gpuobj_early_init(struct drm_device *);
  744. extern int nouveau_gpuobj_init(struct drm_device *);
  745. extern void nouveau_gpuobj_takedown(struct drm_device *);
  746. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  747. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  748. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  749. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  750. int (*exec)(struct nouveau_channel *,
  751. u32 class, u32 mthd, u32 data));
  752. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  753. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  754. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  755. uint32_t vram_h, uint32_t tt_h);
  756. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  757. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  758. uint32_t size, int align, uint32_t flags,
  759. struct nouveau_gpuobj **);
  760. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  761. struct nouveau_gpuobj **);
  762. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  763. u32 size, u32 flags,
  764. struct nouveau_gpuobj **);
  765. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  766. uint64_t offset, uint64_t size, int access,
  767. int target, struct nouveau_gpuobj **);
  768. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  769. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  770. u64 size, int target, int access, u32 type,
  771. u32 comp, struct nouveau_gpuobj **pobj);
  772. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  773. int class, u64 base, u64 size, int target,
  774. int access, u32 type, u32 comp);
  775. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  776. struct drm_file *);
  777. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  778. struct drm_file *);
  779. /* nouveau_irq.c */
  780. extern int nouveau_irq_init(struct drm_device *);
  781. extern void nouveau_irq_fini(struct drm_device *);
  782. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  783. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  784. void (*)(struct drm_device *));
  785. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  786. extern void nouveau_irq_preinstall(struct drm_device *);
  787. extern int nouveau_irq_postinstall(struct drm_device *);
  788. extern void nouveau_irq_uninstall(struct drm_device *);
  789. /* nouveau_sgdma.c */
  790. extern int nouveau_sgdma_init(struct drm_device *);
  791. extern void nouveau_sgdma_takedown(struct drm_device *);
  792. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  793. uint32_t offset);
  794. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  795. /* nouveau_debugfs.c */
  796. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  797. extern int nouveau_debugfs_init(struct drm_minor *);
  798. extern void nouveau_debugfs_takedown(struct drm_minor *);
  799. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  800. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  801. #else
  802. static inline int
  803. nouveau_debugfs_init(struct drm_minor *minor)
  804. {
  805. return 0;
  806. }
  807. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  808. {
  809. }
  810. static inline int
  811. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  812. {
  813. return 0;
  814. }
  815. static inline void
  816. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  817. {
  818. }
  819. #endif
  820. /* nouveau_dma.c */
  821. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  822. extern int nouveau_dma_init(struct nouveau_channel *);
  823. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  824. /* nouveau_acpi.c */
  825. #define ROM_BIOS_PAGE 4096
  826. #if defined(CONFIG_ACPI)
  827. void nouveau_register_dsm_handler(void);
  828. void nouveau_unregister_dsm_handler(void);
  829. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  830. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  831. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  832. #else
  833. static inline void nouveau_register_dsm_handler(void) {}
  834. static inline void nouveau_unregister_dsm_handler(void) {}
  835. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  836. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  837. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  838. #endif
  839. /* nouveau_backlight.c */
  840. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  841. extern int nouveau_backlight_init(struct drm_connector *);
  842. extern void nouveau_backlight_exit(struct drm_connector *);
  843. #else
  844. static inline int nouveau_backlight_init(struct drm_connector *dev)
  845. {
  846. return 0;
  847. }
  848. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  849. #endif
  850. /* nouveau_bios.c */
  851. extern int nouveau_bios_init(struct drm_device *);
  852. extern void nouveau_bios_takedown(struct drm_device *dev);
  853. extern int nouveau_run_vbios_init(struct drm_device *);
  854. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  855. struct dcb_entry *);
  856. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  857. enum dcb_gpio_tag);
  858. extern struct dcb_connector_table_entry *
  859. nouveau_bios_connector_entry(struct drm_device *, int index);
  860. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  861. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  862. struct pll_lims *);
  863. extern int nouveau_bios_run_display_table(struct drm_device *,
  864. struct dcb_entry *,
  865. uint32_t script, int pxclk);
  866. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  867. int *length);
  868. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  869. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  870. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  871. bool *dl, bool *if_is_24bit);
  872. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  873. int head, int pxclk);
  874. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  875. enum LVDS_script, int pxclk);
  876. /* nouveau_ttm.c */
  877. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  878. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  879. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  880. /* nouveau_dp.c */
  881. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  882. uint8_t *data, int data_nr);
  883. bool nouveau_dp_detect(struct drm_encoder *);
  884. bool nouveau_dp_link_train(struct drm_encoder *);
  885. /* nv04_fb.c */
  886. extern int nv04_fb_init(struct drm_device *);
  887. extern void nv04_fb_takedown(struct drm_device *);
  888. /* nv10_fb.c */
  889. extern int nv10_fb_init(struct drm_device *);
  890. extern void nv10_fb_takedown(struct drm_device *);
  891. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  892. uint32_t addr, uint32_t size,
  893. uint32_t pitch, uint32_t flags);
  894. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  895. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  896. /* nv30_fb.c */
  897. extern int nv30_fb_init(struct drm_device *);
  898. extern void nv30_fb_takedown(struct drm_device *);
  899. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  900. uint32_t addr, uint32_t size,
  901. uint32_t pitch, uint32_t flags);
  902. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  903. /* nv40_fb.c */
  904. extern int nv40_fb_init(struct drm_device *);
  905. extern void nv40_fb_takedown(struct drm_device *);
  906. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  907. /* nv50_fb.c */
  908. extern int nv50_fb_init(struct drm_device *);
  909. extern void nv50_fb_takedown(struct drm_device *);
  910. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  911. /* nvc0_fb.c */
  912. extern int nvc0_fb_init(struct drm_device *);
  913. extern void nvc0_fb_takedown(struct drm_device *);
  914. /* nv04_fifo.c */
  915. extern int nv04_fifo_init(struct drm_device *);
  916. extern void nv04_fifo_fini(struct drm_device *);
  917. extern void nv04_fifo_disable(struct drm_device *);
  918. extern void nv04_fifo_enable(struct drm_device *);
  919. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  920. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  921. extern int nv04_fifo_channel_id(struct drm_device *);
  922. extern int nv04_fifo_create_context(struct nouveau_channel *);
  923. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  924. extern int nv04_fifo_load_context(struct nouveau_channel *);
  925. extern int nv04_fifo_unload_context(struct drm_device *);
  926. extern void nv04_fifo_isr(struct drm_device *);
  927. /* nv10_fifo.c */
  928. extern int nv10_fifo_init(struct drm_device *);
  929. extern int nv10_fifo_channel_id(struct drm_device *);
  930. extern int nv10_fifo_create_context(struct nouveau_channel *);
  931. extern int nv10_fifo_load_context(struct nouveau_channel *);
  932. extern int nv10_fifo_unload_context(struct drm_device *);
  933. /* nv40_fifo.c */
  934. extern int nv40_fifo_init(struct drm_device *);
  935. extern int nv40_fifo_create_context(struct nouveau_channel *);
  936. extern int nv40_fifo_load_context(struct nouveau_channel *);
  937. extern int nv40_fifo_unload_context(struct drm_device *);
  938. /* nv50_fifo.c */
  939. extern int nv50_fifo_init(struct drm_device *);
  940. extern void nv50_fifo_takedown(struct drm_device *);
  941. extern int nv50_fifo_channel_id(struct drm_device *);
  942. extern int nv50_fifo_create_context(struct nouveau_channel *);
  943. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  944. extern int nv50_fifo_load_context(struct nouveau_channel *);
  945. extern int nv50_fifo_unload_context(struct drm_device *);
  946. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  947. /* nvc0_fifo.c */
  948. extern int nvc0_fifo_init(struct drm_device *);
  949. extern void nvc0_fifo_takedown(struct drm_device *);
  950. extern void nvc0_fifo_disable(struct drm_device *);
  951. extern void nvc0_fifo_enable(struct drm_device *);
  952. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  953. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  954. extern int nvc0_fifo_channel_id(struct drm_device *);
  955. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  956. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  957. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  958. extern int nvc0_fifo_unload_context(struct drm_device *);
  959. /* nv04_graph.c */
  960. extern int nv04_graph_create(struct drm_device *);
  961. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  962. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  963. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  964. u32 class, u32 mthd, u32 data);
  965. extern struct nouveau_bitfield nv04_graph_nsource[];
  966. /* nv10_graph.c */
  967. extern int nv10_graph_create(struct drm_device *);
  968. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  969. extern struct nouveau_bitfield nv10_graph_intr[];
  970. extern struct nouveau_bitfield nv10_graph_nstatus[];
  971. /* nv20_graph.c */
  972. extern int nv20_graph_create(struct drm_device *);
  973. /* nv40_graph.c */
  974. extern int nv40_graph_create(struct drm_device *);
  975. extern void nv40_grctx_init(struct nouveau_grctx *);
  976. /* nv50_graph.c */
  977. extern int nv50_graph_create(struct drm_device *);
  978. extern int nv50_grctx_init(struct nouveau_grctx *);
  979. extern struct nouveau_enum nv50_data_error_names[];
  980. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  981. /* nvc0_graph.c */
  982. extern int nvc0_graph_create(struct drm_device *);
  983. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  984. /* nv84_crypt.c */
  985. extern int nv84_crypt_create(struct drm_device *);
  986. /* nva3_copy.c */
  987. extern int nva3_copy_create(struct drm_device *dev);
  988. /* nvc0_copy.c */
  989. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  990. /* nv40_mpeg.c */
  991. extern int nv40_mpeg_create(struct drm_device *dev);
  992. /* nv50_mpeg.c */
  993. extern int nv50_mpeg_create(struct drm_device *dev);
  994. /* nv04_instmem.c */
  995. extern int nv04_instmem_init(struct drm_device *);
  996. extern void nv04_instmem_takedown(struct drm_device *);
  997. extern int nv04_instmem_suspend(struct drm_device *);
  998. extern void nv04_instmem_resume(struct drm_device *);
  999. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1000. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1001. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1002. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1003. extern void nv04_instmem_flush(struct drm_device *);
  1004. /* nv50_instmem.c */
  1005. extern int nv50_instmem_init(struct drm_device *);
  1006. extern void nv50_instmem_takedown(struct drm_device *);
  1007. extern int nv50_instmem_suspend(struct drm_device *);
  1008. extern void nv50_instmem_resume(struct drm_device *);
  1009. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1010. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1011. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1012. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1013. extern void nv50_instmem_flush(struct drm_device *);
  1014. extern void nv84_instmem_flush(struct drm_device *);
  1015. /* nvc0_instmem.c */
  1016. extern int nvc0_instmem_init(struct drm_device *);
  1017. extern void nvc0_instmem_takedown(struct drm_device *);
  1018. extern int nvc0_instmem_suspend(struct drm_device *);
  1019. extern void nvc0_instmem_resume(struct drm_device *);
  1020. /* nv04_mc.c */
  1021. extern int nv04_mc_init(struct drm_device *);
  1022. extern void nv04_mc_takedown(struct drm_device *);
  1023. /* nv40_mc.c */
  1024. extern int nv40_mc_init(struct drm_device *);
  1025. extern void nv40_mc_takedown(struct drm_device *);
  1026. /* nv50_mc.c */
  1027. extern int nv50_mc_init(struct drm_device *);
  1028. extern void nv50_mc_takedown(struct drm_device *);
  1029. /* nv04_timer.c */
  1030. extern int nv04_timer_init(struct drm_device *);
  1031. extern uint64_t nv04_timer_read(struct drm_device *);
  1032. extern void nv04_timer_takedown(struct drm_device *);
  1033. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1034. unsigned long arg);
  1035. /* nv04_dac.c */
  1036. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1037. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1038. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1039. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1040. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1041. /* nv04_dfp.c */
  1042. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1043. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1044. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1045. int head, bool dl);
  1046. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1047. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1048. /* nv04_tv.c */
  1049. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1050. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1051. /* nv17_tv.c */
  1052. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1053. /* nv04_display.c */
  1054. extern int nv04_display_early_init(struct drm_device *);
  1055. extern void nv04_display_late_takedown(struct drm_device *);
  1056. extern int nv04_display_create(struct drm_device *);
  1057. extern int nv04_display_init(struct drm_device *);
  1058. extern void nv04_display_destroy(struct drm_device *);
  1059. /* nv04_crtc.c */
  1060. extern int nv04_crtc_create(struct drm_device *, int index);
  1061. /* nouveau_bo.c */
  1062. extern struct ttm_bo_driver nouveau_bo_driver;
  1063. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1064. int size, int align, uint32_t flags,
  1065. uint32_t tile_mode, uint32_t tile_flags,
  1066. struct nouveau_bo **);
  1067. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1068. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1069. extern int nouveau_bo_map(struct nouveau_bo *);
  1070. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1071. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1072. uint32_t busy);
  1073. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1074. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1075. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1076. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1077. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1078. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1079. bool no_wait_reserve, bool no_wait_gpu);
  1080. /* nouveau_fence.c */
  1081. struct nouveau_fence;
  1082. extern int nouveau_fence_init(struct drm_device *);
  1083. extern void nouveau_fence_fini(struct drm_device *);
  1084. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1085. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1086. extern void nouveau_fence_update(struct nouveau_channel *);
  1087. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1088. bool emit);
  1089. extern int nouveau_fence_emit(struct nouveau_fence *);
  1090. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1091. void (*work)(void *priv, bool signalled),
  1092. void *priv);
  1093. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1094. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1095. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1096. extern int __nouveau_fence_flush(void *obj, void *arg);
  1097. extern void __nouveau_fence_unref(void **obj);
  1098. extern void *__nouveau_fence_ref(void *obj);
  1099. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1100. {
  1101. return __nouveau_fence_signalled(obj, NULL);
  1102. }
  1103. static inline int
  1104. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1105. {
  1106. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1107. }
  1108. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1109. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1110. {
  1111. return __nouveau_fence_flush(obj, NULL);
  1112. }
  1113. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1114. {
  1115. __nouveau_fence_unref((void **)obj);
  1116. }
  1117. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1118. {
  1119. return __nouveau_fence_ref(obj);
  1120. }
  1121. /* nouveau_gem.c */
  1122. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1123. uint32_t domain, uint32_t tile_mode,
  1124. uint32_t tile_flags, struct nouveau_bo **);
  1125. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1126. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1127. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1128. struct drm_file *);
  1129. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1130. struct drm_file *);
  1131. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1132. struct drm_file *);
  1133. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1134. struct drm_file *);
  1135. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1136. struct drm_file *);
  1137. /* nouveau_display.c */
  1138. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1139. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1140. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1141. struct drm_pending_vblank_event *event);
  1142. int nouveau_finish_page_flip(struct nouveau_channel *,
  1143. struct nouveau_page_flip_state *);
  1144. /* nv10_gpio.c */
  1145. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1146. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1147. /* nv50_gpio.c */
  1148. int nv50_gpio_init(struct drm_device *dev);
  1149. void nv50_gpio_fini(struct drm_device *dev);
  1150. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1151. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1152. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1153. void (*)(void *, int), void *);
  1154. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1155. void (*)(void *, int), void *);
  1156. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1157. /* nv50_calc. */
  1158. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1159. int *N1, int *M1, int *N2, int *M2, int *P);
  1160. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1161. int clk, int *N, int *fN, int *M, int *P);
  1162. #ifndef ioread32_native
  1163. #ifdef __BIG_ENDIAN
  1164. #define ioread16_native ioread16be
  1165. #define iowrite16_native iowrite16be
  1166. #define ioread32_native ioread32be
  1167. #define iowrite32_native iowrite32be
  1168. #else /* def __BIG_ENDIAN */
  1169. #define ioread16_native ioread16
  1170. #define iowrite16_native iowrite16
  1171. #define ioread32_native ioread32
  1172. #define iowrite32_native iowrite32
  1173. #endif /* def __BIG_ENDIAN else */
  1174. #endif /* !ioread32_native */
  1175. /* channel control reg access */
  1176. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1177. {
  1178. return ioread32_native(chan->user + reg);
  1179. }
  1180. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1181. unsigned reg, u32 val)
  1182. {
  1183. iowrite32_native(val, chan->user + reg);
  1184. }
  1185. /* register access */
  1186. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1187. {
  1188. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1189. return ioread32_native(dev_priv->mmio + reg);
  1190. }
  1191. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1192. {
  1193. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1194. iowrite32_native(val, dev_priv->mmio + reg);
  1195. }
  1196. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1197. {
  1198. u32 tmp = nv_rd32(dev, reg);
  1199. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1200. return tmp;
  1201. }
  1202. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1203. {
  1204. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1205. return ioread8(dev_priv->mmio + reg);
  1206. }
  1207. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1208. {
  1209. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1210. iowrite8(val, dev_priv->mmio + reg);
  1211. }
  1212. #define nv_wait(dev, reg, mask, val) \
  1213. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1214. #define nv_wait_ne(dev, reg, mask, val) \
  1215. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1216. /* PRAMIN access */
  1217. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1218. {
  1219. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1220. return ioread32_native(dev_priv->ramin + offset);
  1221. }
  1222. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. iowrite32_native(val, dev_priv->ramin + offset);
  1226. }
  1227. /* object access */
  1228. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1229. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1230. /*
  1231. * Logging
  1232. * Argument d is (struct drm_device *).
  1233. */
  1234. #define NV_PRINTK(level, d, fmt, arg...) \
  1235. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1236. pci_name(d->pdev), ##arg)
  1237. #ifndef NV_DEBUG_NOTRACE
  1238. #define NV_DEBUG(d, fmt, arg...) do { \
  1239. if (drm_debug & DRM_UT_DRIVER) { \
  1240. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1241. __LINE__, ##arg); \
  1242. } \
  1243. } while (0)
  1244. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1245. if (drm_debug & DRM_UT_KMS) { \
  1246. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1247. __LINE__, ##arg); \
  1248. } \
  1249. } while (0)
  1250. #else
  1251. #define NV_DEBUG(d, fmt, arg...) do { \
  1252. if (drm_debug & DRM_UT_DRIVER) \
  1253. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1254. } while (0)
  1255. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1256. if (drm_debug & DRM_UT_KMS) \
  1257. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1258. } while (0)
  1259. #endif
  1260. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1261. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1262. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1263. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1264. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1265. /* nouveau_reg_debug bitmask */
  1266. enum {
  1267. NOUVEAU_REG_DEBUG_MC = 0x1,
  1268. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1269. NOUVEAU_REG_DEBUG_FB = 0x4,
  1270. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1271. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1272. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1273. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1274. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1275. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1276. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1277. };
  1278. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1279. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1280. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1281. } while (0)
  1282. static inline bool
  1283. nv_two_heads(struct drm_device *dev)
  1284. {
  1285. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1286. const int impl = dev->pci_device & 0x0ff0;
  1287. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1288. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1289. return true;
  1290. return false;
  1291. }
  1292. static inline bool
  1293. nv_gf4_disp_arch(struct drm_device *dev)
  1294. {
  1295. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1296. }
  1297. static inline bool
  1298. nv_two_reg_pll(struct drm_device *dev)
  1299. {
  1300. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1301. const int impl = dev->pci_device & 0x0ff0;
  1302. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1303. return true;
  1304. return false;
  1305. }
  1306. static inline bool
  1307. nv_match_device(struct drm_device *dev, unsigned device,
  1308. unsigned sub_vendor, unsigned sub_device)
  1309. {
  1310. return dev->pdev->device == device &&
  1311. dev->pdev->subsystem_vendor == sub_vendor &&
  1312. dev->pdev->subsystem_device == sub_device;
  1313. }
  1314. static inline void *
  1315. nv_engine(struct drm_device *dev, int engine)
  1316. {
  1317. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1318. return (void *)dev_priv->eng[engine];
  1319. }
  1320. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1321. * helpful to determine a number of other hardware features
  1322. */
  1323. static inline int
  1324. nv44_graph_class(struct drm_device *dev)
  1325. {
  1326. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1327. if ((dev_priv->chipset & 0xf0) == 0x60)
  1328. return 1;
  1329. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1330. }
  1331. /* memory type/access flags, do not match hardware values */
  1332. #define NV_MEM_ACCESS_RO 1
  1333. #define NV_MEM_ACCESS_WO 2
  1334. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1335. #define NV_MEM_ACCESS_SYS 4
  1336. #define NV_MEM_ACCESS_VM 8
  1337. #define NV_MEM_TARGET_VRAM 0
  1338. #define NV_MEM_TARGET_PCI 1
  1339. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1340. #define NV_MEM_TARGET_VM 3
  1341. #define NV_MEM_TARGET_GART 4
  1342. #define NV_MEM_TYPE_VM 0x7f
  1343. #define NV_MEM_COMP_VM 0x03
  1344. /* NV_SW object class */
  1345. #define NV_SW 0x0000506e
  1346. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1347. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1348. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1349. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1350. #define NV_SW_YIELD 0x00000080
  1351. #define NV_SW_DMA_VBLSEM 0x0000018c
  1352. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1353. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1354. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1355. #define NV_SW_PAGE_FLIP 0x00000500
  1356. #endif /* __NOUVEAU_DRV_H__ */