emulate.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  307. do { \
  308. unsigned long _tmp; \
  309. \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0", "5", "1") \
  312. "1: \n\t" \
  313. _op _suffix " %6; " \
  314. "2: \n\t" \
  315. _POST_EFLAGS("0", "5", "1") \
  316. ".pushsection .fixup,\"ax\" \n\t" \
  317. "3: movb $1, %4 \n\t" \
  318. "jmp 2b \n\t" \
  319. ".popsection \n\t" \
  320. _ASM_EXTABLE(1b, 3b) \
  321. : "=m" (_eflags), "=&r" (_tmp), \
  322. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  323. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  324. "a" (_rax), "d" (_rdx)); \
  325. } while (0)
  326. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  327. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  328. do { \
  329. switch((_src).bytes) { \
  330. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  331. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  332. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  333. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  334. } \
  335. } while (0)
  336. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "b", _ex); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "w", _ex); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  349. _eflags, "l", _ex); \
  350. break; \
  351. case 8: ON64( \
  352. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  353. _eflags, "q", _ex)); \
  354. break; \
  355. } \
  356. } while (0)
  357. /* Fetch next part of the instruction being emulated. */
  358. #define insn_fetch(_type, _size, _eip) \
  359. ({ unsigned long _x; \
  360. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  361. if (rc != X86EMUL_CONTINUE) \
  362. goto done; \
  363. (_eip) += (_size); \
  364. (_type)_x; \
  365. })
  366. #define insn_fetch_arr(_arr, _size, _eip) \
  367. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  368. if (rc != X86EMUL_CONTINUE) \
  369. goto done; \
  370. (_eip) += (_size); \
  371. })
  372. static inline unsigned long ad_mask(struct decode_cache *c)
  373. {
  374. return (1UL << (c->ad_bytes << 3)) - 1;
  375. }
  376. /* Access/update address held in a register, based on addressing mode. */
  377. static inline unsigned long
  378. address_mask(struct decode_cache *c, unsigned long reg)
  379. {
  380. if (c->ad_bytes == sizeof(unsigned long))
  381. return reg;
  382. else
  383. return reg & ad_mask(c);
  384. }
  385. static inline unsigned long
  386. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  387. {
  388. return base + address_mask(c, reg);
  389. }
  390. static inline void
  391. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  392. {
  393. if (c->ad_bytes == sizeof(unsigned long))
  394. *reg += inc;
  395. else
  396. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  397. }
  398. static inline void jmp_rel(struct decode_cache *c, int rel)
  399. {
  400. register_address_increment(c, &c->eip, rel);
  401. }
  402. static void set_seg_override(struct decode_cache *c, int seg)
  403. {
  404. c->has_seg_override = true;
  405. c->seg_override = seg;
  406. }
  407. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  408. struct x86_emulate_ops *ops, int seg)
  409. {
  410. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  411. return 0;
  412. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  413. }
  414. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  415. struct x86_emulate_ops *ops,
  416. struct decode_cache *c)
  417. {
  418. if (!c->has_seg_override)
  419. return 0;
  420. return seg_base(ctxt, ops, c->seg_override);
  421. }
  422. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  423. struct x86_emulate_ops *ops)
  424. {
  425. return seg_base(ctxt, ops, VCPU_SREG_ES);
  426. }
  427. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  428. struct x86_emulate_ops *ops)
  429. {
  430. return seg_base(ctxt, ops, VCPU_SREG_SS);
  431. }
  432. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  433. u32 error, bool valid)
  434. {
  435. ctxt->exception = vec;
  436. ctxt->error_code = error;
  437. ctxt->error_code_valid = valid;
  438. }
  439. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  440. {
  441. emulate_exception(ctxt, GP_VECTOR, err, true);
  442. }
  443. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  444. int err)
  445. {
  446. ctxt->cr2 = addr;
  447. emulate_exception(ctxt, PF_VECTOR, err, true);
  448. }
  449. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  450. {
  451. emulate_exception(ctxt, UD_VECTOR, 0, false);
  452. }
  453. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  454. {
  455. emulate_exception(ctxt, TS_VECTOR, err, true);
  456. }
  457. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  458. struct x86_emulate_ops *ops,
  459. unsigned long eip, u8 *dest)
  460. {
  461. struct fetch_cache *fc = &ctxt->decode.fetch;
  462. int rc;
  463. int size, cur_size;
  464. if (eip == fc->end) {
  465. cur_size = fc->end - fc->start;
  466. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  467. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  468. size, ctxt->vcpu, NULL);
  469. if (rc != X86EMUL_CONTINUE)
  470. return rc;
  471. fc->end += size;
  472. }
  473. *dest = fc->data[eip - fc->start];
  474. return X86EMUL_CONTINUE;
  475. }
  476. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  477. struct x86_emulate_ops *ops,
  478. unsigned long eip, void *dest, unsigned size)
  479. {
  480. int rc;
  481. /* x86 instructions are limited to 15 bytes. */
  482. if (eip + size - ctxt->eip > 15)
  483. return X86EMUL_UNHANDLEABLE;
  484. while (size--) {
  485. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  486. if (rc != X86EMUL_CONTINUE)
  487. return rc;
  488. }
  489. return X86EMUL_CONTINUE;
  490. }
  491. /*
  492. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  493. * pointer into the block that addresses the relevant register.
  494. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  495. */
  496. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  497. int highbyte_regs)
  498. {
  499. void *p;
  500. p = &regs[modrm_reg];
  501. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  502. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  503. return p;
  504. }
  505. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  506. struct x86_emulate_ops *ops,
  507. ulong addr,
  508. u16 *size, unsigned long *address, int op_bytes)
  509. {
  510. int rc;
  511. if (op_bytes == 2)
  512. op_bytes = 3;
  513. *address = 0;
  514. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  515. if (rc != X86EMUL_CONTINUE)
  516. return rc;
  517. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  518. return rc;
  519. }
  520. static int test_cc(unsigned int condition, unsigned int flags)
  521. {
  522. int rc = 0;
  523. switch ((condition & 15) >> 1) {
  524. case 0: /* o */
  525. rc |= (flags & EFLG_OF);
  526. break;
  527. case 1: /* b/c/nae */
  528. rc |= (flags & EFLG_CF);
  529. break;
  530. case 2: /* z/e */
  531. rc |= (flags & EFLG_ZF);
  532. break;
  533. case 3: /* be/na */
  534. rc |= (flags & (EFLG_CF|EFLG_ZF));
  535. break;
  536. case 4: /* s */
  537. rc |= (flags & EFLG_SF);
  538. break;
  539. case 5: /* p/pe */
  540. rc |= (flags & EFLG_PF);
  541. break;
  542. case 7: /* le/ng */
  543. rc |= (flags & EFLG_ZF);
  544. /* fall through */
  545. case 6: /* l/nge */
  546. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  547. break;
  548. }
  549. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  550. return (!!rc ^ (condition & 1));
  551. }
  552. static void fetch_register_operand(struct operand *op)
  553. {
  554. switch (op->bytes) {
  555. case 1:
  556. op->val = *(u8 *)op->addr.reg;
  557. break;
  558. case 2:
  559. op->val = *(u16 *)op->addr.reg;
  560. break;
  561. case 4:
  562. op->val = *(u32 *)op->addr.reg;
  563. break;
  564. case 8:
  565. op->val = *(u64 *)op->addr.reg;
  566. break;
  567. }
  568. }
  569. static void decode_register_operand(struct operand *op,
  570. struct decode_cache *c,
  571. int inhibit_bytereg)
  572. {
  573. unsigned reg = c->modrm_reg;
  574. int highbyte_regs = c->rex_prefix == 0;
  575. if (!(c->d & ModRM))
  576. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  577. op->type = OP_REG;
  578. if ((c->d & ByteOp) && !inhibit_bytereg) {
  579. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  580. op->bytes = 1;
  581. } else {
  582. op->addr.reg = decode_register(reg, c->regs, 0);
  583. op->bytes = c->op_bytes;
  584. }
  585. fetch_register_operand(op);
  586. op->orig_val = op->val;
  587. }
  588. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  589. struct x86_emulate_ops *ops,
  590. struct operand *op)
  591. {
  592. struct decode_cache *c = &ctxt->decode;
  593. u8 sib;
  594. int index_reg = 0, base_reg = 0, scale;
  595. int rc = X86EMUL_CONTINUE;
  596. ulong modrm_ea = 0;
  597. if (c->rex_prefix) {
  598. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  599. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  600. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  601. }
  602. c->modrm = insn_fetch(u8, 1, c->eip);
  603. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  604. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  605. c->modrm_rm |= (c->modrm & 0x07);
  606. c->modrm_seg = VCPU_SREG_DS;
  607. if (c->modrm_mod == 3) {
  608. op->type = OP_REG;
  609. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  610. op->addr.reg = decode_register(c->modrm_rm,
  611. c->regs, c->d & ByteOp);
  612. fetch_register_operand(op);
  613. return rc;
  614. }
  615. op->type = OP_MEM;
  616. if (c->ad_bytes == 2) {
  617. unsigned bx = c->regs[VCPU_REGS_RBX];
  618. unsigned bp = c->regs[VCPU_REGS_RBP];
  619. unsigned si = c->regs[VCPU_REGS_RSI];
  620. unsigned di = c->regs[VCPU_REGS_RDI];
  621. /* 16-bit ModR/M decode. */
  622. switch (c->modrm_mod) {
  623. case 0:
  624. if (c->modrm_rm == 6)
  625. modrm_ea += insn_fetch(u16, 2, c->eip);
  626. break;
  627. case 1:
  628. modrm_ea += insn_fetch(s8, 1, c->eip);
  629. break;
  630. case 2:
  631. modrm_ea += insn_fetch(u16, 2, c->eip);
  632. break;
  633. }
  634. switch (c->modrm_rm) {
  635. case 0:
  636. modrm_ea += bx + si;
  637. break;
  638. case 1:
  639. modrm_ea += bx + di;
  640. break;
  641. case 2:
  642. modrm_ea += bp + si;
  643. break;
  644. case 3:
  645. modrm_ea += bp + di;
  646. break;
  647. case 4:
  648. modrm_ea += si;
  649. break;
  650. case 5:
  651. modrm_ea += di;
  652. break;
  653. case 6:
  654. if (c->modrm_mod != 0)
  655. modrm_ea += bp;
  656. break;
  657. case 7:
  658. modrm_ea += bx;
  659. break;
  660. }
  661. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  662. (c->modrm_rm == 6 && c->modrm_mod != 0))
  663. c->modrm_seg = VCPU_SREG_SS;
  664. modrm_ea = (u16)modrm_ea;
  665. } else {
  666. /* 32/64-bit ModR/M decode. */
  667. if ((c->modrm_rm & 7) == 4) {
  668. sib = insn_fetch(u8, 1, c->eip);
  669. index_reg |= (sib >> 3) & 7;
  670. base_reg |= sib & 7;
  671. scale = sib >> 6;
  672. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  673. modrm_ea += insn_fetch(s32, 4, c->eip);
  674. else
  675. modrm_ea += c->regs[base_reg];
  676. if (index_reg != 4)
  677. modrm_ea += c->regs[index_reg] << scale;
  678. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  679. if (ctxt->mode == X86EMUL_MODE_PROT64)
  680. c->rip_relative = 1;
  681. } else
  682. modrm_ea += c->regs[c->modrm_rm];
  683. switch (c->modrm_mod) {
  684. case 0:
  685. if (c->modrm_rm == 5)
  686. modrm_ea += insn_fetch(s32, 4, c->eip);
  687. break;
  688. case 1:
  689. modrm_ea += insn_fetch(s8, 1, c->eip);
  690. break;
  691. case 2:
  692. modrm_ea += insn_fetch(s32, 4, c->eip);
  693. break;
  694. }
  695. }
  696. op->addr.mem = modrm_ea;
  697. done:
  698. return rc;
  699. }
  700. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  701. struct x86_emulate_ops *ops,
  702. struct operand *op)
  703. {
  704. struct decode_cache *c = &ctxt->decode;
  705. int rc = X86EMUL_CONTINUE;
  706. op->type = OP_MEM;
  707. switch (c->ad_bytes) {
  708. case 2:
  709. op->addr.mem = insn_fetch(u16, 2, c->eip);
  710. break;
  711. case 4:
  712. op->addr.mem = insn_fetch(u32, 4, c->eip);
  713. break;
  714. case 8:
  715. op->addr.mem = insn_fetch(u64, 8, c->eip);
  716. break;
  717. }
  718. done:
  719. return rc;
  720. }
  721. static void fetch_bit_operand(struct decode_cache *c)
  722. {
  723. long sv, mask;
  724. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  725. mask = ~(c->dst.bytes * 8 - 1);
  726. if (c->src.bytes == 2)
  727. sv = (s16)c->src.val & (s16)mask;
  728. else if (c->src.bytes == 4)
  729. sv = (s32)c->src.val & (s32)mask;
  730. c->dst.addr.mem += (sv >> 3);
  731. }
  732. /* only subword offset */
  733. c->src.val &= (c->dst.bytes << 3) - 1;
  734. }
  735. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  736. struct x86_emulate_ops *ops,
  737. unsigned long addr, void *dest, unsigned size)
  738. {
  739. int rc;
  740. struct read_cache *mc = &ctxt->decode.mem_read;
  741. u32 err;
  742. while (size) {
  743. int n = min(size, 8u);
  744. size -= n;
  745. if (mc->pos < mc->end)
  746. goto read_cached;
  747. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  748. ctxt->vcpu);
  749. if (rc == X86EMUL_PROPAGATE_FAULT)
  750. emulate_pf(ctxt, addr, err);
  751. if (rc != X86EMUL_CONTINUE)
  752. return rc;
  753. mc->end += n;
  754. read_cached:
  755. memcpy(dest, mc->data + mc->pos, n);
  756. mc->pos += n;
  757. dest += n;
  758. addr += n;
  759. }
  760. return X86EMUL_CONTINUE;
  761. }
  762. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  763. struct x86_emulate_ops *ops,
  764. unsigned int size, unsigned short port,
  765. void *dest)
  766. {
  767. struct read_cache *rc = &ctxt->decode.io_read;
  768. if (rc->pos == rc->end) { /* refill pio read ahead */
  769. struct decode_cache *c = &ctxt->decode;
  770. unsigned int in_page, n;
  771. unsigned int count = c->rep_prefix ?
  772. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  773. in_page = (ctxt->eflags & EFLG_DF) ?
  774. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  775. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  776. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  777. count);
  778. if (n == 0)
  779. n = 1;
  780. rc->pos = rc->end = 0;
  781. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  782. return 0;
  783. rc->end = n * size;
  784. }
  785. memcpy(dest, rc->data + rc->pos, size);
  786. rc->pos += size;
  787. return 1;
  788. }
  789. static u32 desc_limit_scaled(struct desc_struct *desc)
  790. {
  791. u32 limit = get_desc_limit(desc);
  792. return desc->g ? (limit << 12) | 0xfff : limit;
  793. }
  794. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  795. struct x86_emulate_ops *ops,
  796. u16 selector, struct desc_ptr *dt)
  797. {
  798. if (selector & 1 << 2) {
  799. struct desc_struct desc;
  800. memset (dt, 0, sizeof *dt);
  801. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  802. return;
  803. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  804. dt->address = get_desc_base(&desc);
  805. } else
  806. ops->get_gdt(dt, ctxt->vcpu);
  807. }
  808. /* allowed just for 8 bytes segments */
  809. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, struct desc_struct *desc)
  812. {
  813. struct desc_ptr dt;
  814. u16 index = selector >> 3;
  815. int ret;
  816. u32 err;
  817. ulong addr;
  818. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  819. if (dt.size < index * 8 + 7) {
  820. emulate_gp(ctxt, selector & 0xfffc);
  821. return X86EMUL_PROPAGATE_FAULT;
  822. }
  823. addr = dt.address + index * 8;
  824. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  825. if (ret == X86EMUL_PROPAGATE_FAULT)
  826. emulate_pf(ctxt, addr, err);
  827. return ret;
  828. }
  829. /* allowed just for 8 bytes segments */
  830. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  831. struct x86_emulate_ops *ops,
  832. u16 selector, struct desc_struct *desc)
  833. {
  834. struct desc_ptr dt;
  835. u16 index = selector >> 3;
  836. u32 err;
  837. ulong addr;
  838. int ret;
  839. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  840. if (dt.size < index * 8 + 7) {
  841. emulate_gp(ctxt, selector & 0xfffc);
  842. return X86EMUL_PROPAGATE_FAULT;
  843. }
  844. addr = dt.address + index * 8;
  845. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  846. if (ret == X86EMUL_PROPAGATE_FAULT)
  847. emulate_pf(ctxt, addr, err);
  848. return ret;
  849. }
  850. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  851. struct x86_emulate_ops *ops,
  852. u16 selector, int seg)
  853. {
  854. struct desc_struct seg_desc;
  855. u8 dpl, rpl, cpl;
  856. unsigned err_vec = GP_VECTOR;
  857. u32 err_code = 0;
  858. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  859. int ret;
  860. memset(&seg_desc, 0, sizeof seg_desc);
  861. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  862. || ctxt->mode == X86EMUL_MODE_REAL) {
  863. /* set real mode segment descriptor */
  864. set_desc_base(&seg_desc, selector << 4);
  865. set_desc_limit(&seg_desc, 0xffff);
  866. seg_desc.type = 3;
  867. seg_desc.p = 1;
  868. seg_desc.s = 1;
  869. goto load;
  870. }
  871. /* NULL selector is not valid for TR, CS and SS */
  872. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  873. && null_selector)
  874. goto exception;
  875. /* TR should be in GDT only */
  876. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  877. goto exception;
  878. if (null_selector) /* for NULL selector skip all following checks */
  879. goto load;
  880. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  881. if (ret != X86EMUL_CONTINUE)
  882. return ret;
  883. err_code = selector & 0xfffc;
  884. err_vec = GP_VECTOR;
  885. /* can't load system descriptor into segment selecor */
  886. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  887. goto exception;
  888. if (!seg_desc.p) {
  889. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  890. goto exception;
  891. }
  892. rpl = selector & 3;
  893. dpl = seg_desc.dpl;
  894. cpl = ops->cpl(ctxt->vcpu);
  895. switch (seg) {
  896. case VCPU_SREG_SS:
  897. /*
  898. * segment is not a writable data segment or segment
  899. * selector's RPL != CPL or segment selector's RPL != CPL
  900. */
  901. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  902. goto exception;
  903. break;
  904. case VCPU_SREG_CS:
  905. if (!(seg_desc.type & 8))
  906. goto exception;
  907. if (seg_desc.type & 4) {
  908. /* conforming */
  909. if (dpl > cpl)
  910. goto exception;
  911. } else {
  912. /* nonconforming */
  913. if (rpl > cpl || dpl != cpl)
  914. goto exception;
  915. }
  916. /* CS(RPL) <- CPL */
  917. selector = (selector & 0xfffc) | cpl;
  918. break;
  919. case VCPU_SREG_TR:
  920. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  921. goto exception;
  922. break;
  923. case VCPU_SREG_LDTR:
  924. if (seg_desc.s || seg_desc.type != 2)
  925. goto exception;
  926. break;
  927. default: /* DS, ES, FS, or GS */
  928. /*
  929. * segment is not a data or readable code segment or
  930. * ((segment is a data or nonconforming code segment)
  931. * and (both RPL and CPL > DPL))
  932. */
  933. if ((seg_desc.type & 0xa) == 0x8 ||
  934. (((seg_desc.type & 0xc) != 0xc) &&
  935. (rpl > dpl && cpl > dpl)))
  936. goto exception;
  937. break;
  938. }
  939. if (seg_desc.s) {
  940. /* mark segment as accessed */
  941. seg_desc.type |= 1;
  942. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  943. if (ret != X86EMUL_CONTINUE)
  944. return ret;
  945. }
  946. load:
  947. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  948. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  949. return X86EMUL_CONTINUE;
  950. exception:
  951. emulate_exception(ctxt, err_vec, err_code, true);
  952. return X86EMUL_PROPAGATE_FAULT;
  953. }
  954. static void write_register_operand(struct operand *op)
  955. {
  956. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  957. switch (op->bytes) {
  958. case 1:
  959. *(u8 *)op->addr.reg = (u8)op->val;
  960. break;
  961. case 2:
  962. *(u16 *)op->addr.reg = (u16)op->val;
  963. break;
  964. case 4:
  965. *op->addr.reg = (u32)op->val;
  966. break; /* 64b: zero-extend */
  967. case 8:
  968. *op->addr.reg = op->val;
  969. break;
  970. }
  971. }
  972. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  973. struct x86_emulate_ops *ops)
  974. {
  975. int rc;
  976. struct decode_cache *c = &ctxt->decode;
  977. u32 err;
  978. switch (c->dst.type) {
  979. case OP_REG:
  980. write_register_operand(&c->dst);
  981. break;
  982. case OP_MEM:
  983. if (c->lock_prefix)
  984. rc = ops->cmpxchg_emulated(
  985. c->dst.addr.mem,
  986. &c->dst.orig_val,
  987. &c->dst.val,
  988. c->dst.bytes,
  989. &err,
  990. ctxt->vcpu);
  991. else
  992. rc = ops->write_emulated(
  993. c->dst.addr.mem,
  994. &c->dst.val,
  995. c->dst.bytes,
  996. &err,
  997. ctxt->vcpu);
  998. if (rc == X86EMUL_PROPAGATE_FAULT)
  999. emulate_pf(ctxt, c->dst.addr.mem, err);
  1000. if (rc != X86EMUL_CONTINUE)
  1001. return rc;
  1002. break;
  1003. case OP_NONE:
  1004. /* no writeback */
  1005. break;
  1006. default:
  1007. break;
  1008. }
  1009. return X86EMUL_CONTINUE;
  1010. }
  1011. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1012. struct x86_emulate_ops *ops)
  1013. {
  1014. struct decode_cache *c = &ctxt->decode;
  1015. c->dst.type = OP_MEM;
  1016. c->dst.bytes = c->op_bytes;
  1017. c->dst.val = c->src.val;
  1018. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1019. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  1020. c->regs[VCPU_REGS_RSP]);
  1021. }
  1022. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1023. struct x86_emulate_ops *ops,
  1024. void *dest, int len)
  1025. {
  1026. struct decode_cache *c = &ctxt->decode;
  1027. int rc;
  1028. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1029. c->regs[VCPU_REGS_RSP]),
  1030. dest, len);
  1031. if (rc != X86EMUL_CONTINUE)
  1032. return rc;
  1033. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1034. return rc;
  1035. }
  1036. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1037. struct x86_emulate_ops *ops,
  1038. void *dest, int len)
  1039. {
  1040. int rc;
  1041. unsigned long val, change_mask;
  1042. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1043. int cpl = ops->cpl(ctxt->vcpu);
  1044. rc = emulate_pop(ctxt, ops, &val, len);
  1045. if (rc != X86EMUL_CONTINUE)
  1046. return rc;
  1047. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1048. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1049. switch(ctxt->mode) {
  1050. case X86EMUL_MODE_PROT64:
  1051. case X86EMUL_MODE_PROT32:
  1052. case X86EMUL_MODE_PROT16:
  1053. if (cpl == 0)
  1054. change_mask |= EFLG_IOPL;
  1055. if (cpl <= iopl)
  1056. change_mask |= EFLG_IF;
  1057. break;
  1058. case X86EMUL_MODE_VM86:
  1059. if (iopl < 3) {
  1060. emulate_gp(ctxt, 0);
  1061. return X86EMUL_PROPAGATE_FAULT;
  1062. }
  1063. change_mask |= EFLG_IF;
  1064. break;
  1065. default: /* real mode */
  1066. change_mask |= (EFLG_IOPL | EFLG_IF);
  1067. break;
  1068. }
  1069. *(unsigned long *)dest =
  1070. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1071. return rc;
  1072. }
  1073. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1074. struct x86_emulate_ops *ops, int seg)
  1075. {
  1076. struct decode_cache *c = &ctxt->decode;
  1077. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1078. emulate_push(ctxt, ops);
  1079. }
  1080. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1081. struct x86_emulate_ops *ops, int seg)
  1082. {
  1083. struct decode_cache *c = &ctxt->decode;
  1084. unsigned long selector;
  1085. int rc;
  1086. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1087. if (rc != X86EMUL_CONTINUE)
  1088. return rc;
  1089. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1090. return rc;
  1091. }
  1092. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1093. struct x86_emulate_ops *ops)
  1094. {
  1095. struct decode_cache *c = &ctxt->decode;
  1096. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1097. int rc = X86EMUL_CONTINUE;
  1098. int reg = VCPU_REGS_RAX;
  1099. while (reg <= VCPU_REGS_RDI) {
  1100. (reg == VCPU_REGS_RSP) ?
  1101. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ++reg;
  1107. }
  1108. /* Disable writeback. */
  1109. c->dst.type = OP_NONE;
  1110. return rc;
  1111. }
  1112. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1113. struct x86_emulate_ops *ops)
  1114. {
  1115. struct decode_cache *c = &ctxt->decode;
  1116. int rc = X86EMUL_CONTINUE;
  1117. int reg = VCPU_REGS_RDI;
  1118. while (reg >= VCPU_REGS_RAX) {
  1119. if (reg == VCPU_REGS_RSP) {
  1120. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1121. c->op_bytes);
  1122. --reg;
  1123. }
  1124. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. break;
  1127. --reg;
  1128. }
  1129. return rc;
  1130. }
  1131. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1132. struct x86_emulate_ops *ops, int irq)
  1133. {
  1134. struct decode_cache *c = &ctxt->decode;
  1135. int rc;
  1136. struct desc_ptr dt;
  1137. gva_t cs_addr;
  1138. gva_t eip_addr;
  1139. u16 cs, eip;
  1140. u32 err;
  1141. /* TODO: Add limit checks */
  1142. c->src.val = ctxt->eflags;
  1143. emulate_push(ctxt, ops);
  1144. rc = writeback(ctxt, ops);
  1145. if (rc != X86EMUL_CONTINUE)
  1146. return rc;
  1147. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1148. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1149. emulate_push(ctxt, ops);
  1150. rc = writeback(ctxt, ops);
  1151. if (rc != X86EMUL_CONTINUE)
  1152. return rc;
  1153. c->src.val = c->eip;
  1154. emulate_push(ctxt, ops);
  1155. rc = writeback(ctxt, ops);
  1156. if (rc != X86EMUL_CONTINUE)
  1157. return rc;
  1158. c->dst.type = OP_NONE;
  1159. ops->get_idt(&dt, ctxt->vcpu);
  1160. eip_addr = dt.address + (irq << 2);
  1161. cs_addr = dt.address + (irq << 2) + 2;
  1162. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1163. if (rc != X86EMUL_CONTINUE)
  1164. return rc;
  1165. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1166. if (rc != X86EMUL_CONTINUE)
  1167. return rc;
  1168. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. c->eip = eip;
  1172. return rc;
  1173. }
  1174. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1175. struct x86_emulate_ops *ops, int irq)
  1176. {
  1177. switch(ctxt->mode) {
  1178. case X86EMUL_MODE_REAL:
  1179. return emulate_int_real(ctxt, ops, irq);
  1180. case X86EMUL_MODE_VM86:
  1181. case X86EMUL_MODE_PROT16:
  1182. case X86EMUL_MODE_PROT32:
  1183. case X86EMUL_MODE_PROT64:
  1184. default:
  1185. /* Protected mode interrupts unimplemented yet */
  1186. return X86EMUL_UNHANDLEABLE;
  1187. }
  1188. }
  1189. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops *ops)
  1191. {
  1192. struct decode_cache *c = &ctxt->decode;
  1193. int rc = X86EMUL_CONTINUE;
  1194. unsigned long temp_eip = 0;
  1195. unsigned long temp_eflags = 0;
  1196. unsigned long cs = 0;
  1197. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1198. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1199. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1200. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1201. /* TODO: Add stack limit check */
  1202. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. if (temp_eip & ~0xffff) {
  1206. emulate_gp(ctxt, 0);
  1207. return X86EMUL_PROPAGATE_FAULT;
  1208. }
  1209. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1210. if (rc != X86EMUL_CONTINUE)
  1211. return rc;
  1212. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1213. if (rc != X86EMUL_CONTINUE)
  1214. return rc;
  1215. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. c->eip = temp_eip;
  1219. if (c->op_bytes == 4)
  1220. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1221. else if (c->op_bytes == 2) {
  1222. ctxt->eflags &= ~0xffff;
  1223. ctxt->eflags |= temp_eflags;
  1224. }
  1225. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1226. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1227. return rc;
  1228. }
  1229. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1230. struct x86_emulate_ops* ops)
  1231. {
  1232. switch(ctxt->mode) {
  1233. case X86EMUL_MODE_REAL:
  1234. return emulate_iret_real(ctxt, ops);
  1235. case X86EMUL_MODE_VM86:
  1236. case X86EMUL_MODE_PROT16:
  1237. case X86EMUL_MODE_PROT32:
  1238. case X86EMUL_MODE_PROT64:
  1239. default:
  1240. /* iret from protected mode unimplemented yet */
  1241. return X86EMUL_UNHANDLEABLE;
  1242. }
  1243. }
  1244. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1245. struct x86_emulate_ops *ops)
  1246. {
  1247. struct decode_cache *c = &ctxt->decode;
  1248. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1249. }
  1250. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1251. {
  1252. struct decode_cache *c = &ctxt->decode;
  1253. switch (c->modrm_reg) {
  1254. case 0: /* rol */
  1255. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1256. break;
  1257. case 1: /* ror */
  1258. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 2: /* rcl */
  1261. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 3: /* rcr */
  1264. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 4: /* sal/shl */
  1267. case 6: /* sal/shl */
  1268. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1269. break;
  1270. case 5: /* shr */
  1271. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1272. break;
  1273. case 7: /* sar */
  1274. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. }
  1277. }
  1278. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1279. struct x86_emulate_ops *ops)
  1280. {
  1281. struct decode_cache *c = &ctxt->decode;
  1282. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1283. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1284. switch (c->modrm_reg) {
  1285. case 0 ... 1: /* test */
  1286. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1287. break;
  1288. case 2: /* not */
  1289. c->dst.val = ~c->dst.val;
  1290. break;
  1291. case 3: /* neg */
  1292. emulate_1op("neg", c->dst, ctxt->eflags);
  1293. break;
  1294. case 4: /* mul */
  1295. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1296. break;
  1297. case 5: /* imul */
  1298. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1299. break;
  1300. case 6: /* div */
  1301. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1302. break;
  1303. case 7: /* idiv */
  1304. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1305. break;
  1306. default:
  1307. return X86EMUL_UNHANDLEABLE;
  1308. }
  1309. return X86EMUL_CONTINUE;
  1310. }
  1311. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1312. struct x86_emulate_ops *ops)
  1313. {
  1314. struct decode_cache *c = &ctxt->decode;
  1315. switch (c->modrm_reg) {
  1316. case 0: /* inc */
  1317. emulate_1op("inc", c->dst, ctxt->eflags);
  1318. break;
  1319. case 1: /* dec */
  1320. emulate_1op("dec", c->dst, ctxt->eflags);
  1321. break;
  1322. case 2: /* call near abs */ {
  1323. long int old_eip;
  1324. old_eip = c->eip;
  1325. c->eip = c->src.val;
  1326. c->src.val = old_eip;
  1327. emulate_push(ctxt, ops);
  1328. break;
  1329. }
  1330. case 4: /* jmp abs */
  1331. c->eip = c->src.val;
  1332. break;
  1333. case 6: /* push */
  1334. emulate_push(ctxt, ops);
  1335. break;
  1336. }
  1337. return X86EMUL_CONTINUE;
  1338. }
  1339. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1340. struct x86_emulate_ops *ops)
  1341. {
  1342. struct decode_cache *c = &ctxt->decode;
  1343. u64 old = c->dst.orig_val64;
  1344. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1345. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1346. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1347. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1348. ctxt->eflags &= ~EFLG_ZF;
  1349. } else {
  1350. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1351. (u32) c->regs[VCPU_REGS_RBX];
  1352. ctxt->eflags |= EFLG_ZF;
  1353. }
  1354. return X86EMUL_CONTINUE;
  1355. }
  1356. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1357. struct x86_emulate_ops *ops)
  1358. {
  1359. struct decode_cache *c = &ctxt->decode;
  1360. int rc;
  1361. unsigned long cs;
  1362. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1363. if (rc != X86EMUL_CONTINUE)
  1364. return rc;
  1365. if (c->op_bytes == 4)
  1366. c->eip = (u32)c->eip;
  1367. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1368. if (rc != X86EMUL_CONTINUE)
  1369. return rc;
  1370. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1371. return rc;
  1372. }
  1373. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1374. struct x86_emulate_ops *ops, int seg)
  1375. {
  1376. struct decode_cache *c = &ctxt->decode;
  1377. unsigned short sel;
  1378. int rc;
  1379. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1380. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. c->dst.val = c->src.val;
  1384. return rc;
  1385. }
  1386. static inline void
  1387. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1388. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1389. struct desc_struct *ss)
  1390. {
  1391. memset(cs, 0, sizeof(struct desc_struct));
  1392. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1393. memset(ss, 0, sizeof(struct desc_struct));
  1394. cs->l = 0; /* will be adjusted later */
  1395. set_desc_base(cs, 0); /* flat segment */
  1396. cs->g = 1; /* 4kb granularity */
  1397. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1398. cs->type = 0x0b; /* Read, Execute, Accessed */
  1399. cs->s = 1;
  1400. cs->dpl = 0; /* will be adjusted later */
  1401. cs->p = 1;
  1402. cs->d = 1;
  1403. set_desc_base(ss, 0); /* flat segment */
  1404. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1405. ss->g = 1; /* 4kb granularity */
  1406. ss->s = 1;
  1407. ss->type = 0x03; /* Read/Write, Accessed */
  1408. ss->d = 1; /* 32bit stack segment */
  1409. ss->dpl = 0;
  1410. ss->p = 1;
  1411. }
  1412. static int
  1413. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1414. {
  1415. struct decode_cache *c = &ctxt->decode;
  1416. struct desc_struct cs, ss;
  1417. u64 msr_data;
  1418. u16 cs_sel, ss_sel;
  1419. /* syscall is not available in real mode */
  1420. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1421. ctxt->mode == X86EMUL_MODE_VM86) {
  1422. emulate_ud(ctxt);
  1423. return X86EMUL_PROPAGATE_FAULT;
  1424. }
  1425. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1426. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1427. msr_data >>= 32;
  1428. cs_sel = (u16)(msr_data & 0xfffc);
  1429. ss_sel = (u16)(msr_data + 8);
  1430. if (is_long_mode(ctxt->vcpu)) {
  1431. cs.d = 0;
  1432. cs.l = 1;
  1433. }
  1434. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1435. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1436. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1437. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1438. c->regs[VCPU_REGS_RCX] = c->eip;
  1439. if (is_long_mode(ctxt->vcpu)) {
  1440. #ifdef CONFIG_X86_64
  1441. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1442. ops->get_msr(ctxt->vcpu,
  1443. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1444. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1445. c->eip = msr_data;
  1446. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1447. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1448. #endif
  1449. } else {
  1450. /* legacy mode */
  1451. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1452. c->eip = (u32)msr_data;
  1453. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1454. }
  1455. return X86EMUL_CONTINUE;
  1456. }
  1457. static int
  1458. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1459. {
  1460. struct decode_cache *c = &ctxt->decode;
  1461. struct desc_struct cs, ss;
  1462. u64 msr_data;
  1463. u16 cs_sel, ss_sel;
  1464. /* inject #GP if in real mode */
  1465. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1466. emulate_gp(ctxt, 0);
  1467. return X86EMUL_PROPAGATE_FAULT;
  1468. }
  1469. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1470. * Therefore, we inject an #UD.
  1471. */
  1472. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1473. emulate_ud(ctxt);
  1474. return X86EMUL_PROPAGATE_FAULT;
  1475. }
  1476. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1477. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1478. switch (ctxt->mode) {
  1479. case X86EMUL_MODE_PROT32:
  1480. if ((msr_data & 0xfffc) == 0x0) {
  1481. emulate_gp(ctxt, 0);
  1482. return X86EMUL_PROPAGATE_FAULT;
  1483. }
  1484. break;
  1485. case X86EMUL_MODE_PROT64:
  1486. if (msr_data == 0x0) {
  1487. emulate_gp(ctxt, 0);
  1488. return X86EMUL_PROPAGATE_FAULT;
  1489. }
  1490. break;
  1491. }
  1492. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1493. cs_sel = (u16)msr_data;
  1494. cs_sel &= ~SELECTOR_RPL_MASK;
  1495. ss_sel = cs_sel + 8;
  1496. ss_sel &= ~SELECTOR_RPL_MASK;
  1497. if (ctxt->mode == X86EMUL_MODE_PROT64
  1498. || is_long_mode(ctxt->vcpu)) {
  1499. cs.d = 0;
  1500. cs.l = 1;
  1501. }
  1502. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1503. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1504. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1505. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1506. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1507. c->eip = msr_data;
  1508. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1509. c->regs[VCPU_REGS_RSP] = msr_data;
  1510. return X86EMUL_CONTINUE;
  1511. }
  1512. static int
  1513. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1514. {
  1515. struct decode_cache *c = &ctxt->decode;
  1516. struct desc_struct cs, ss;
  1517. u64 msr_data;
  1518. int usermode;
  1519. u16 cs_sel, ss_sel;
  1520. /* inject #GP if in real mode or Virtual 8086 mode */
  1521. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1522. ctxt->mode == X86EMUL_MODE_VM86) {
  1523. emulate_gp(ctxt, 0);
  1524. return X86EMUL_PROPAGATE_FAULT;
  1525. }
  1526. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1527. if ((c->rex_prefix & 0x8) != 0x0)
  1528. usermode = X86EMUL_MODE_PROT64;
  1529. else
  1530. usermode = X86EMUL_MODE_PROT32;
  1531. cs.dpl = 3;
  1532. ss.dpl = 3;
  1533. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1534. switch (usermode) {
  1535. case X86EMUL_MODE_PROT32:
  1536. cs_sel = (u16)(msr_data + 16);
  1537. if ((msr_data & 0xfffc) == 0x0) {
  1538. emulate_gp(ctxt, 0);
  1539. return X86EMUL_PROPAGATE_FAULT;
  1540. }
  1541. ss_sel = (u16)(msr_data + 24);
  1542. break;
  1543. case X86EMUL_MODE_PROT64:
  1544. cs_sel = (u16)(msr_data + 32);
  1545. if (msr_data == 0x0) {
  1546. emulate_gp(ctxt, 0);
  1547. return X86EMUL_PROPAGATE_FAULT;
  1548. }
  1549. ss_sel = cs_sel + 8;
  1550. cs.d = 0;
  1551. cs.l = 1;
  1552. break;
  1553. }
  1554. cs_sel |= SELECTOR_RPL_MASK;
  1555. ss_sel |= SELECTOR_RPL_MASK;
  1556. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1557. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1558. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1559. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1560. c->eip = c->regs[VCPU_REGS_RDX];
  1561. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1562. return X86EMUL_CONTINUE;
  1563. }
  1564. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1565. struct x86_emulate_ops *ops)
  1566. {
  1567. int iopl;
  1568. if (ctxt->mode == X86EMUL_MODE_REAL)
  1569. return false;
  1570. if (ctxt->mode == X86EMUL_MODE_VM86)
  1571. return true;
  1572. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1573. return ops->cpl(ctxt->vcpu) > iopl;
  1574. }
  1575. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1576. struct x86_emulate_ops *ops,
  1577. u16 port, u16 len)
  1578. {
  1579. struct desc_struct tr_seg;
  1580. int r;
  1581. u16 io_bitmap_ptr;
  1582. u8 perm, bit_idx = port & 0x7;
  1583. unsigned mask = (1 << len) - 1;
  1584. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1585. if (!tr_seg.p)
  1586. return false;
  1587. if (desc_limit_scaled(&tr_seg) < 103)
  1588. return false;
  1589. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1590. ctxt->vcpu, NULL);
  1591. if (r != X86EMUL_CONTINUE)
  1592. return false;
  1593. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1594. return false;
  1595. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1596. &perm, 1, ctxt->vcpu, NULL);
  1597. if (r != X86EMUL_CONTINUE)
  1598. return false;
  1599. if ((perm >> bit_idx) & mask)
  1600. return false;
  1601. return true;
  1602. }
  1603. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1604. struct x86_emulate_ops *ops,
  1605. u16 port, u16 len)
  1606. {
  1607. if (ctxt->perm_ok)
  1608. return true;
  1609. if (emulator_bad_iopl(ctxt, ops))
  1610. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1611. return false;
  1612. ctxt->perm_ok = true;
  1613. return true;
  1614. }
  1615. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1616. struct x86_emulate_ops *ops,
  1617. struct tss_segment_16 *tss)
  1618. {
  1619. struct decode_cache *c = &ctxt->decode;
  1620. tss->ip = c->eip;
  1621. tss->flag = ctxt->eflags;
  1622. tss->ax = c->regs[VCPU_REGS_RAX];
  1623. tss->cx = c->regs[VCPU_REGS_RCX];
  1624. tss->dx = c->regs[VCPU_REGS_RDX];
  1625. tss->bx = c->regs[VCPU_REGS_RBX];
  1626. tss->sp = c->regs[VCPU_REGS_RSP];
  1627. tss->bp = c->regs[VCPU_REGS_RBP];
  1628. tss->si = c->regs[VCPU_REGS_RSI];
  1629. tss->di = c->regs[VCPU_REGS_RDI];
  1630. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1631. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1632. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1633. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1634. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1635. }
  1636. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1637. struct x86_emulate_ops *ops,
  1638. struct tss_segment_16 *tss)
  1639. {
  1640. struct decode_cache *c = &ctxt->decode;
  1641. int ret;
  1642. c->eip = tss->ip;
  1643. ctxt->eflags = tss->flag | 2;
  1644. c->regs[VCPU_REGS_RAX] = tss->ax;
  1645. c->regs[VCPU_REGS_RCX] = tss->cx;
  1646. c->regs[VCPU_REGS_RDX] = tss->dx;
  1647. c->regs[VCPU_REGS_RBX] = tss->bx;
  1648. c->regs[VCPU_REGS_RSP] = tss->sp;
  1649. c->regs[VCPU_REGS_RBP] = tss->bp;
  1650. c->regs[VCPU_REGS_RSI] = tss->si;
  1651. c->regs[VCPU_REGS_RDI] = tss->di;
  1652. /*
  1653. * SDM says that segment selectors are loaded before segment
  1654. * descriptors
  1655. */
  1656. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1657. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1658. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1659. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1660. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1661. /*
  1662. * Now load segment descriptors. If fault happenes at this stage
  1663. * it is handled in a context of new task
  1664. */
  1665. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1666. if (ret != X86EMUL_CONTINUE)
  1667. return ret;
  1668. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1669. if (ret != X86EMUL_CONTINUE)
  1670. return ret;
  1671. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1672. if (ret != X86EMUL_CONTINUE)
  1673. return ret;
  1674. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1675. if (ret != X86EMUL_CONTINUE)
  1676. return ret;
  1677. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1678. if (ret != X86EMUL_CONTINUE)
  1679. return ret;
  1680. return X86EMUL_CONTINUE;
  1681. }
  1682. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1683. struct x86_emulate_ops *ops,
  1684. u16 tss_selector, u16 old_tss_sel,
  1685. ulong old_tss_base, struct desc_struct *new_desc)
  1686. {
  1687. struct tss_segment_16 tss_seg;
  1688. int ret;
  1689. u32 err, new_tss_base = get_desc_base(new_desc);
  1690. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1691. &err);
  1692. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1693. /* FIXME: need to provide precise fault address */
  1694. emulate_pf(ctxt, old_tss_base, err);
  1695. return ret;
  1696. }
  1697. save_state_to_tss16(ctxt, ops, &tss_seg);
  1698. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1699. &err);
  1700. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1701. /* FIXME: need to provide precise fault address */
  1702. emulate_pf(ctxt, old_tss_base, err);
  1703. return ret;
  1704. }
  1705. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1706. &err);
  1707. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1708. /* FIXME: need to provide precise fault address */
  1709. emulate_pf(ctxt, new_tss_base, err);
  1710. return ret;
  1711. }
  1712. if (old_tss_sel != 0xffff) {
  1713. tss_seg.prev_task_link = old_tss_sel;
  1714. ret = ops->write_std(new_tss_base,
  1715. &tss_seg.prev_task_link,
  1716. sizeof tss_seg.prev_task_link,
  1717. ctxt->vcpu, &err);
  1718. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1719. /* FIXME: need to provide precise fault address */
  1720. emulate_pf(ctxt, new_tss_base, err);
  1721. return ret;
  1722. }
  1723. }
  1724. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1725. }
  1726. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1727. struct x86_emulate_ops *ops,
  1728. struct tss_segment_32 *tss)
  1729. {
  1730. struct decode_cache *c = &ctxt->decode;
  1731. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1732. tss->eip = c->eip;
  1733. tss->eflags = ctxt->eflags;
  1734. tss->eax = c->regs[VCPU_REGS_RAX];
  1735. tss->ecx = c->regs[VCPU_REGS_RCX];
  1736. tss->edx = c->regs[VCPU_REGS_RDX];
  1737. tss->ebx = c->regs[VCPU_REGS_RBX];
  1738. tss->esp = c->regs[VCPU_REGS_RSP];
  1739. tss->ebp = c->regs[VCPU_REGS_RBP];
  1740. tss->esi = c->regs[VCPU_REGS_RSI];
  1741. tss->edi = c->regs[VCPU_REGS_RDI];
  1742. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1743. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1744. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1745. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1746. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1747. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1748. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1749. }
  1750. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1751. struct x86_emulate_ops *ops,
  1752. struct tss_segment_32 *tss)
  1753. {
  1754. struct decode_cache *c = &ctxt->decode;
  1755. int ret;
  1756. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1757. emulate_gp(ctxt, 0);
  1758. return X86EMUL_PROPAGATE_FAULT;
  1759. }
  1760. c->eip = tss->eip;
  1761. ctxt->eflags = tss->eflags | 2;
  1762. c->regs[VCPU_REGS_RAX] = tss->eax;
  1763. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1764. c->regs[VCPU_REGS_RDX] = tss->edx;
  1765. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1766. c->regs[VCPU_REGS_RSP] = tss->esp;
  1767. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1768. c->regs[VCPU_REGS_RSI] = tss->esi;
  1769. c->regs[VCPU_REGS_RDI] = tss->edi;
  1770. /*
  1771. * SDM says that segment selectors are loaded before segment
  1772. * descriptors
  1773. */
  1774. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1775. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1776. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1777. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1778. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1779. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1780. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1781. /*
  1782. * Now load segment descriptors. If fault happenes at this stage
  1783. * it is handled in a context of new task
  1784. */
  1785. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1786. if (ret != X86EMUL_CONTINUE)
  1787. return ret;
  1788. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1789. if (ret != X86EMUL_CONTINUE)
  1790. return ret;
  1791. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1792. if (ret != X86EMUL_CONTINUE)
  1793. return ret;
  1794. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1795. if (ret != X86EMUL_CONTINUE)
  1796. return ret;
  1797. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1798. if (ret != X86EMUL_CONTINUE)
  1799. return ret;
  1800. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1801. if (ret != X86EMUL_CONTINUE)
  1802. return ret;
  1803. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1804. if (ret != X86EMUL_CONTINUE)
  1805. return ret;
  1806. return X86EMUL_CONTINUE;
  1807. }
  1808. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1809. struct x86_emulate_ops *ops,
  1810. u16 tss_selector, u16 old_tss_sel,
  1811. ulong old_tss_base, struct desc_struct *new_desc)
  1812. {
  1813. struct tss_segment_32 tss_seg;
  1814. int ret;
  1815. u32 err, new_tss_base = get_desc_base(new_desc);
  1816. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1817. &err);
  1818. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1819. /* FIXME: need to provide precise fault address */
  1820. emulate_pf(ctxt, old_tss_base, err);
  1821. return ret;
  1822. }
  1823. save_state_to_tss32(ctxt, ops, &tss_seg);
  1824. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1825. &err);
  1826. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1827. /* FIXME: need to provide precise fault address */
  1828. emulate_pf(ctxt, old_tss_base, err);
  1829. return ret;
  1830. }
  1831. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1832. &err);
  1833. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1834. /* FIXME: need to provide precise fault address */
  1835. emulate_pf(ctxt, new_tss_base, err);
  1836. return ret;
  1837. }
  1838. if (old_tss_sel != 0xffff) {
  1839. tss_seg.prev_task_link = old_tss_sel;
  1840. ret = ops->write_std(new_tss_base,
  1841. &tss_seg.prev_task_link,
  1842. sizeof tss_seg.prev_task_link,
  1843. ctxt->vcpu, &err);
  1844. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1845. /* FIXME: need to provide precise fault address */
  1846. emulate_pf(ctxt, new_tss_base, err);
  1847. return ret;
  1848. }
  1849. }
  1850. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1851. }
  1852. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1853. struct x86_emulate_ops *ops,
  1854. u16 tss_selector, int reason,
  1855. bool has_error_code, u32 error_code)
  1856. {
  1857. struct desc_struct curr_tss_desc, next_tss_desc;
  1858. int ret;
  1859. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1860. ulong old_tss_base =
  1861. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1862. u32 desc_limit;
  1863. /* FIXME: old_tss_base == ~0 ? */
  1864. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1865. if (ret != X86EMUL_CONTINUE)
  1866. return ret;
  1867. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1868. if (ret != X86EMUL_CONTINUE)
  1869. return ret;
  1870. /* FIXME: check that next_tss_desc is tss */
  1871. if (reason != TASK_SWITCH_IRET) {
  1872. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1873. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1874. emulate_gp(ctxt, 0);
  1875. return X86EMUL_PROPAGATE_FAULT;
  1876. }
  1877. }
  1878. desc_limit = desc_limit_scaled(&next_tss_desc);
  1879. if (!next_tss_desc.p ||
  1880. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1881. desc_limit < 0x2b)) {
  1882. emulate_ts(ctxt, tss_selector & 0xfffc);
  1883. return X86EMUL_PROPAGATE_FAULT;
  1884. }
  1885. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1886. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1887. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1888. &curr_tss_desc);
  1889. }
  1890. if (reason == TASK_SWITCH_IRET)
  1891. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1892. /* set back link to prev task only if NT bit is set in eflags
  1893. note that old_tss_sel is not used afetr this point */
  1894. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1895. old_tss_sel = 0xffff;
  1896. if (next_tss_desc.type & 8)
  1897. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1898. old_tss_base, &next_tss_desc);
  1899. else
  1900. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1901. old_tss_base, &next_tss_desc);
  1902. if (ret != X86EMUL_CONTINUE)
  1903. return ret;
  1904. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1905. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1906. if (reason != TASK_SWITCH_IRET) {
  1907. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1908. write_segment_descriptor(ctxt, ops, tss_selector,
  1909. &next_tss_desc);
  1910. }
  1911. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1912. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1913. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1914. if (has_error_code) {
  1915. struct decode_cache *c = &ctxt->decode;
  1916. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1917. c->lock_prefix = 0;
  1918. c->src.val = (unsigned long) error_code;
  1919. emulate_push(ctxt, ops);
  1920. }
  1921. return ret;
  1922. }
  1923. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1924. u16 tss_selector, int reason,
  1925. bool has_error_code, u32 error_code)
  1926. {
  1927. struct x86_emulate_ops *ops = ctxt->ops;
  1928. struct decode_cache *c = &ctxt->decode;
  1929. int rc;
  1930. c->eip = ctxt->eip;
  1931. c->dst.type = OP_NONE;
  1932. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1933. has_error_code, error_code);
  1934. if (rc == X86EMUL_CONTINUE) {
  1935. rc = writeback(ctxt, ops);
  1936. if (rc == X86EMUL_CONTINUE)
  1937. ctxt->eip = c->eip;
  1938. }
  1939. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1940. }
  1941. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1942. int reg, struct operand *op)
  1943. {
  1944. struct decode_cache *c = &ctxt->decode;
  1945. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1946. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1947. op->addr.mem = register_address(c, base, c->regs[reg]);
  1948. }
  1949. static int em_push(struct x86_emulate_ctxt *ctxt)
  1950. {
  1951. emulate_push(ctxt, ctxt->ops);
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. static int em_das(struct x86_emulate_ctxt *ctxt)
  1955. {
  1956. struct decode_cache *c = &ctxt->decode;
  1957. u8 al, old_al;
  1958. bool af, cf, old_cf;
  1959. cf = ctxt->eflags & X86_EFLAGS_CF;
  1960. al = c->dst.val;
  1961. old_al = al;
  1962. old_cf = cf;
  1963. cf = false;
  1964. af = ctxt->eflags & X86_EFLAGS_AF;
  1965. if ((al & 0x0f) > 9 || af) {
  1966. al -= 6;
  1967. cf = old_cf | (al >= 250);
  1968. af = true;
  1969. } else {
  1970. af = false;
  1971. }
  1972. if (old_al > 0x99 || old_cf) {
  1973. al -= 0x60;
  1974. cf = true;
  1975. }
  1976. c->dst.val = al;
  1977. /* Set PF, ZF, SF */
  1978. c->src.type = OP_IMM;
  1979. c->src.val = 0;
  1980. c->src.bytes = 1;
  1981. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1982. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1983. if (cf)
  1984. ctxt->eflags |= X86_EFLAGS_CF;
  1985. if (af)
  1986. ctxt->eflags |= X86_EFLAGS_AF;
  1987. return X86EMUL_CONTINUE;
  1988. }
  1989. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1990. {
  1991. struct decode_cache *c = &ctxt->decode;
  1992. u16 sel, old_cs;
  1993. ulong old_eip;
  1994. int rc;
  1995. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1996. old_eip = c->eip;
  1997. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1998. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1999. return X86EMUL_CONTINUE;
  2000. c->eip = 0;
  2001. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2002. c->src.val = old_cs;
  2003. emulate_push(ctxt, ctxt->ops);
  2004. rc = writeback(ctxt, ctxt->ops);
  2005. if (rc != X86EMUL_CONTINUE)
  2006. return rc;
  2007. c->src.val = old_eip;
  2008. emulate_push(ctxt, ctxt->ops);
  2009. rc = writeback(ctxt, ctxt->ops);
  2010. if (rc != X86EMUL_CONTINUE)
  2011. return rc;
  2012. c->dst.type = OP_NONE;
  2013. return X86EMUL_CONTINUE;
  2014. }
  2015. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2016. {
  2017. struct decode_cache *c = &ctxt->decode;
  2018. int rc;
  2019. c->dst.type = OP_REG;
  2020. c->dst.addr.reg = &c->eip;
  2021. c->dst.bytes = c->op_bytes;
  2022. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2023. if (rc != X86EMUL_CONTINUE)
  2024. return rc;
  2025. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2026. return X86EMUL_CONTINUE;
  2027. }
  2028. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2029. {
  2030. struct decode_cache *c = &ctxt->decode;
  2031. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2032. return X86EMUL_CONTINUE;
  2033. }
  2034. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2035. {
  2036. struct decode_cache *c = &ctxt->decode;
  2037. c->dst.val = c->src2.val;
  2038. return em_imul(ctxt);
  2039. }
  2040. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2041. {
  2042. struct decode_cache *c = &ctxt->decode;
  2043. c->dst.type = OP_REG;
  2044. c->dst.bytes = c->src.bytes;
  2045. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2046. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2047. return X86EMUL_CONTINUE;
  2048. }
  2049. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2050. {
  2051. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2052. struct decode_cache *c = &ctxt->decode;
  2053. u64 tsc = 0;
  2054. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2055. emulate_gp(ctxt, 0);
  2056. return X86EMUL_PROPAGATE_FAULT;
  2057. }
  2058. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2059. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2060. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2061. return X86EMUL_CONTINUE;
  2062. }
  2063. #define D(_y) { .flags = (_y) }
  2064. #define N D(0)
  2065. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2066. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2067. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2068. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2069. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2070. static struct opcode group1[] = {
  2071. X7(D(Lock)), N
  2072. };
  2073. static struct opcode group1A[] = {
  2074. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2075. };
  2076. static struct opcode group3[] = {
  2077. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2078. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2079. X4(D(SrcMem | ModRM)),
  2080. };
  2081. static struct opcode group4[] = {
  2082. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2083. N, N, N, N, N, N,
  2084. };
  2085. static struct opcode group5[] = {
  2086. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2087. D(SrcMem | ModRM | Stack),
  2088. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2089. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2090. D(SrcMem | ModRM | Stack), N,
  2091. };
  2092. static struct group_dual group7 = { {
  2093. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2094. D(SrcNone | ModRM | DstMem | Mov), N,
  2095. D(SrcMem16 | ModRM | Mov | Priv),
  2096. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2097. }, {
  2098. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2099. D(SrcNone | ModRM | DstMem | Mov), N,
  2100. D(SrcMem16 | ModRM | Mov | Priv), N,
  2101. } };
  2102. static struct opcode group8[] = {
  2103. N, N, N, N,
  2104. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2105. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2106. };
  2107. static struct group_dual group9 = { {
  2108. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2109. }, {
  2110. N, N, N, N, N, N, N, N,
  2111. } };
  2112. static struct opcode opcode_table[256] = {
  2113. /* 0x00 - 0x07 */
  2114. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2115. D2bv(DstAcc | SrcImm),
  2116. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2117. /* 0x08 - 0x0F */
  2118. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2119. D2bv(DstAcc | SrcImm),
  2120. D(ImplicitOps | Stack | No64), N,
  2121. /* 0x10 - 0x17 */
  2122. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2123. D2bv(DstAcc | SrcImm),
  2124. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2125. /* 0x18 - 0x1F */
  2126. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2127. D2bv(DstAcc | SrcImm),
  2128. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2129. /* 0x20 - 0x27 */
  2130. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2131. D2bv(DstAcc | SrcImm), N, N,
  2132. /* 0x28 - 0x2F */
  2133. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2134. D2bv(DstAcc | SrcImm),
  2135. N, I(ByteOp | DstAcc | No64, em_das),
  2136. /* 0x30 - 0x37 */
  2137. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2138. D2bv(DstAcc | SrcImm), N, N,
  2139. /* 0x38 - 0x3F */
  2140. D2bv(DstMem | SrcReg | ModRM), D2bv(DstReg | SrcMem | ModRM),
  2141. D2bv(DstAcc | SrcImm),
  2142. N, N,
  2143. /* 0x40 - 0x4F */
  2144. X16(D(DstReg)),
  2145. /* 0x50 - 0x57 */
  2146. X8(I(SrcReg | Stack, em_push)),
  2147. /* 0x58 - 0x5F */
  2148. X8(D(DstReg | Stack)),
  2149. /* 0x60 - 0x67 */
  2150. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2151. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2152. N, N, N, N,
  2153. /* 0x68 - 0x6F */
  2154. I(SrcImm | Mov | Stack, em_push),
  2155. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2156. I(SrcImmByte | Mov | Stack, em_push),
  2157. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2158. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2159. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2160. /* 0x70 - 0x7F */
  2161. X16(D(SrcImmByte)),
  2162. /* 0x80 - 0x87 */
  2163. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2164. G(DstMem | SrcImm | ModRM | Group, group1),
  2165. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2166. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2167. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2168. /* 0x88 - 0x8F */
  2169. D2bv(DstMem | SrcReg | ModRM | Mov),
  2170. D2bv(DstReg | SrcMem | ModRM | Mov),
  2171. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2172. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2173. /* 0x90 - 0x97 */
  2174. X8(D(SrcAcc | DstReg)),
  2175. /* 0x98 - 0x9F */
  2176. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2177. I(SrcImmFAddr | No64, em_call_far), N,
  2178. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2179. /* 0xA0 - 0xA7 */
  2180. D2bv(DstAcc | SrcMem | Mov | MemAbs),
  2181. D2bv(DstMem | SrcAcc | Mov | MemAbs),
  2182. D2bv(SrcSI | DstDI | Mov | String), D2bv(SrcSI | DstDI | String),
  2183. /* 0xA8 - 0xAF */
  2184. D2bv(DstAcc | SrcImm),
  2185. D2bv(SrcAcc | DstDI | Mov | String),
  2186. D2bv(SrcSI | DstAcc | Mov | String),
  2187. D2bv(SrcAcc | DstDI | String),
  2188. /* 0xB0 - 0xB7 */
  2189. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2190. /* 0xB8 - 0xBF */
  2191. X8(D(DstReg | SrcImm | Mov)),
  2192. /* 0xC0 - 0xC7 */
  2193. D2bv(DstMem | SrcImmByte | ModRM),
  2194. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2195. D(ImplicitOps | Stack),
  2196. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2197. D2bv(DstMem | SrcImm | ModRM | Mov),
  2198. /* 0xC8 - 0xCF */
  2199. N, N, N, D(ImplicitOps | Stack),
  2200. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2201. /* 0xD0 - 0xD7 */
  2202. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2203. N, N, N, N,
  2204. /* 0xD8 - 0xDF */
  2205. N, N, N, N, N, N, N, N,
  2206. /* 0xE0 - 0xE7 */
  2207. X4(D(SrcImmByte)),
  2208. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2209. /* 0xE8 - 0xEF */
  2210. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2211. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2212. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2213. /* 0xF0 - 0xF7 */
  2214. N, N, N, N,
  2215. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2216. /* 0xF8 - 0xFF */
  2217. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2218. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2219. };
  2220. static struct opcode twobyte_table[256] = {
  2221. /* 0x00 - 0x0F */
  2222. N, GD(0, &group7), N, N,
  2223. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2224. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2225. N, D(ImplicitOps | ModRM), N, N,
  2226. /* 0x10 - 0x1F */
  2227. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2228. /* 0x20 - 0x2F */
  2229. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2230. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2231. N, N, N, N,
  2232. N, N, N, N, N, N, N, N,
  2233. /* 0x30 - 0x3F */
  2234. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2235. D(ImplicitOps | Priv), N,
  2236. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2237. N, N, N, N, N, N, N, N,
  2238. /* 0x40 - 0x4F */
  2239. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2240. /* 0x50 - 0x5F */
  2241. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2242. /* 0x60 - 0x6F */
  2243. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2244. /* 0x70 - 0x7F */
  2245. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2246. /* 0x80 - 0x8F */
  2247. X16(D(SrcImm)),
  2248. /* 0x90 - 0x9F */
  2249. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2250. /* 0xA0 - 0xA7 */
  2251. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2252. N, D(DstMem | SrcReg | ModRM | BitOp),
  2253. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2254. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2255. /* 0xA8 - 0xAF */
  2256. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2257. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2258. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2259. D(DstMem | SrcReg | Src2CL | ModRM),
  2260. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2261. /* 0xB0 - 0xB7 */
  2262. D2bv(DstMem | SrcReg | ModRM | Lock),
  2263. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2264. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2265. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2266. /* 0xB8 - 0xBF */
  2267. N, N,
  2268. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2269. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2270. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2271. /* 0xC0 - 0xCF */
  2272. D2bv(DstMem | SrcReg | ModRM | Lock),
  2273. N, D(DstMem | SrcReg | ModRM | Mov),
  2274. N, N, N, GD(0, &group9),
  2275. N, N, N, N, N, N, N, N,
  2276. /* 0xD0 - 0xDF */
  2277. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2278. /* 0xE0 - 0xEF */
  2279. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2280. /* 0xF0 - 0xFF */
  2281. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2282. };
  2283. #undef D
  2284. #undef N
  2285. #undef G
  2286. #undef GD
  2287. #undef I
  2288. #undef D2bv
  2289. #undef I2bv
  2290. static unsigned imm_size(struct decode_cache *c)
  2291. {
  2292. unsigned size;
  2293. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2294. if (size == 8)
  2295. size = 4;
  2296. return size;
  2297. }
  2298. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2299. unsigned size, bool sign_extension)
  2300. {
  2301. struct decode_cache *c = &ctxt->decode;
  2302. struct x86_emulate_ops *ops = ctxt->ops;
  2303. int rc = X86EMUL_CONTINUE;
  2304. op->type = OP_IMM;
  2305. op->bytes = size;
  2306. op->addr.mem = c->eip;
  2307. /* NB. Immediates are sign-extended as necessary. */
  2308. switch (op->bytes) {
  2309. case 1:
  2310. op->val = insn_fetch(s8, 1, c->eip);
  2311. break;
  2312. case 2:
  2313. op->val = insn_fetch(s16, 2, c->eip);
  2314. break;
  2315. case 4:
  2316. op->val = insn_fetch(s32, 4, c->eip);
  2317. break;
  2318. }
  2319. if (!sign_extension) {
  2320. switch (op->bytes) {
  2321. case 1:
  2322. op->val &= 0xff;
  2323. break;
  2324. case 2:
  2325. op->val &= 0xffff;
  2326. break;
  2327. case 4:
  2328. op->val &= 0xffffffff;
  2329. break;
  2330. }
  2331. }
  2332. done:
  2333. return rc;
  2334. }
  2335. int
  2336. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2337. {
  2338. struct x86_emulate_ops *ops = ctxt->ops;
  2339. struct decode_cache *c = &ctxt->decode;
  2340. int rc = X86EMUL_CONTINUE;
  2341. int mode = ctxt->mode;
  2342. int def_op_bytes, def_ad_bytes, dual, goffset;
  2343. struct opcode opcode, *g_mod012, *g_mod3;
  2344. struct operand memop = { .type = OP_NONE };
  2345. c->eip = ctxt->eip;
  2346. c->fetch.start = c->fetch.end = c->eip;
  2347. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2348. switch (mode) {
  2349. case X86EMUL_MODE_REAL:
  2350. case X86EMUL_MODE_VM86:
  2351. case X86EMUL_MODE_PROT16:
  2352. def_op_bytes = def_ad_bytes = 2;
  2353. break;
  2354. case X86EMUL_MODE_PROT32:
  2355. def_op_bytes = def_ad_bytes = 4;
  2356. break;
  2357. #ifdef CONFIG_X86_64
  2358. case X86EMUL_MODE_PROT64:
  2359. def_op_bytes = 4;
  2360. def_ad_bytes = 8;
  2361. break;
  2362. #endif
  2363. default:
  2364. return -1;
  2365. }
  2366. c->op_bytes = def_op_bytes;
  2367. c->ad_bytes = def_ad_bytes;
  2368. /* Legacy prefixes. */
  2369. for (;;) {
  2370. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2371. case 0x66: /* operand-size override */
  2372. /* switch between 2/4 bytes */
  2373. c->op_bytes = def_op_bytes ^ 6;
  2374. break;
  2375. case 0x67: /* address-size override */
  2376. if (mode == X86EMUL_MODE_PROT64)
  2377. /* switch between 4/8 bytes */
  2378. c->ad_bytes = def_ad_bytes ^ 12;
  2379. else
  2380. /* switch between 2/4 bytes */
  2381. c->ad_bytes = def_ad_bytes ^ 6;
  2382. break;
  2383. case 0x26: /* ES override */
  2384. case 0x2e: /* CS override */
  2385. case 0x36: /* SS override */
  2386. case 0x3e: /* DS override */
  2387. set_seg_override(c, (c->b >> 3) & 3);
  2388. break;
  2389. case 0x64: /* FS override */
  2390. case 0x65: /* GS override */
  2391. set_seg_override(c, c->b & 7);
  2392. break;
  2393. case 0x40 ... 0x4f: /* REX */
  2394. if (mode != X86EMUL_MODE_PROT64)
  2395. goto done_prefixes;
  2396. c->rex_prefix = c->b;
  2397. continue;
  2398. case 0xf0: /* LOCK */
  2399. c->lock_prefix = 1;
  2400. break;
  2401. case 0xf2: /* REPNE/REPNZ */
  2402. c->rep_prefix = REPNE_PREFIX;
  2403. break;
  2404. case 0xf3: /* REP/REPE/REPZ */
  2405. c->rep_prefix = REPE_PREFIX;
  2406. break;
  2407. default:
  2408. goto done_prefixes;
  2409. }
  2410. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2411. c->rex_prefix = 0;
  2412. }
  2413. done_prefixes:
  2414. /* REX prefix. */
  2415. if (c->rex_prefix & 8)
  2416. c->op_bytes = 8; /* REX.W */
  2417. /* Opcode byte(s). */
  2418. opcode = opcode_table[c->b];
  2419. /* Two-byte opcode? */
  2420. if (c->b == 0x0f) {
  2421. c->twobyte = 1;
  2422. c->b = insn_fetch(u8, 1, c->eip);
  2423. opcode = twobyte_table[c->b];
  2424. }
  2425. c->d = opcode.flags;
  2426. if (c->d & Group) {
  2427. dual = c->d & GroupDual;
  2428. c->modrm = insn_fetch(u8, 1, c->eip);
  2429. --c->eip;
  2430. if (c->d & GroupDual) {
  2431. g_mod012 = opcode.u.gdual->mod012;
  2432. g_mod3 = opcode.u.gdual->mod3;
  2433. } else
  2434. g_mod012 = g_mod3 = opcode.u.group;
  2435. c->d &= ~(Group | GroupDual);
  2436. goffset = (c->modrm >> 3) & 7;
  2437. if ((c->modrm >> 6) == 3)
  2438. opcode = g_mod3[goffset];
  2439. else
  2440. opcode = g_mod012[goffset];
  2441. c->d |= opcode.flags;
  2442. }
  2443. c->execute = opcode.u.execute;
  2444. /* Unrecognised? */
  2445. if (c->d == 0 || (c->d & Undefined)) {
  2446. DPRINTF("Cannot emulate %02x\n", c->b);
  2447. return -1;
  2448. }
  2449. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2450. c->op_bytes = 8;
  2451. if (c->d & Op3264) {
  2452. if (mode == X86EMUL_MODE_PROT64)
  2453. c->op_bytes = 8;
  2454. else
  2455. c->op_bytes = 4;
  2456. }
  2457. /* ModRM and SIB bytes. */
  2458. if (c->d & ModRM) {
  2459. rc = decode_modrm(ctxt, ops, &memop);
  2460. if (!c->has_seg_override)
  2461. set_seg_override(c, c->modrm_seg);
  2462. } else if (c->d & MemAbs)
  2463. rc = decode_abs(ctxt, ops, &memop);
  2464. if (rc != X86EMUL_CONTINUE)
  2465. goto done;
  2466. if (!c->has_seg_override)
  2467. set_seg_override(c, VCPU_SREG_DS);
  2468. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2469. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2470. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2471. memop.addr.mem = (u32)memop.addr.mem;
  2472. if (memop.type == OP_MEM && c->rip_relative)
  2473. memop.addr.mem += c->eip;
  2474. /*
  2475. * Decode and fetch the source operand: register, memory
  2476. * or immediate.
  2477. */
  2478. switch (c->d & SrcMask) {
  2479. case SrcNone:
  2480. break;
  2481. case SrcReg:
  2482. decode_register_operand(&c->src, c, 0);
  2483. break;
  2484. case SrcMem16:
  2485. memop.bytes = 2;
  2486. goto srcmem_common;
  2487. case SrcMem32:
  2488. memop.bytes = 4;
  2489. goto srcmem_common;
  2490. case SrcMem:
  2491. memop.bytes = (c->d & ByteOp) ? 1 :
  2492. c->op_bytes;
  2493. srcmem_common:
  2494. c->src = memop;
  2495. break;
  2496. case SrcImmU16:
  2497. rc = decode_imm(ctxt, &c->src, 2, false);
  2498. break;
  2499. case SrcImm:
  2500. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2501. break;
  2502. case SrcImmU:
  2503. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2504. break;
  2505. case SrcImmByte:
  2506. rc = decode_imm(ctxt, &c->src, 1, true);
  2507. break;
  2508. case SrcImmUByte:
  2509. rc = decode_imm(ctxt, &c->src, 1, false);
  2510. break;
  2511. case SrcAcc:
  2512. c->src.type = OP_REG;
  2513. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2514. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2515. fetch_register_operand(&c->src);
  2516. break;
  2517. case SrcOne:
  2518. c->src.bytes = 1;
  2519. c->src.val = 1;
  2520. break;
  2521. case SrcSI:
  2522. c->src.type = OP_MEM;
  2523. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2524. c->src.addr.mem =
  2525. register_address(c, seg_override_base(ctxt, ops, c),
  2526. c->regs[VCPU_REGS_RSI]);
  2527. c->src.val = 0;
  2528. break;
  2529. case SrcImmFAddr:
  2530. c->src.type = OP_IMM;
  2531. c->src.addr.mem = c->eip;
  2532. c->src.bytes = c->op_bytes + 2;
  2533. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2534. break;
  2535. case SrcMemFAddr:
  2536. memop.bytes = c->op_bytes + 2;
  2537. goto srcmem_common;
  2538. break;
  2539. }
  2540. if (rc != X86EMUL_CONTINUE)
  2541. goto done;
  2542. /*
  2543. * Decode and fetch the second source operand: register, memory
  2544. * or immediate.
  2545. */
  2546. switch (c->d & Src2Mask) {
  2547. case Src2None:
  2548. break;
  2549. case Src2CL:
  2550. c->src2.bytes = 1;
  2551. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2552. break;
  2553. case Src2ImmByte:
  2554. rc = decode_imm(ctxt, &c->src2, 1, true);
  2555. break;
  2556. case Src2One:
  2557. c->src2.bytes = 1;
  2558. c->src2.val = 1;
  2559. break;
  2560. case Src2Imm:
  2561. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2562. break;
  2563. }
  2564. if (rc != X86EMUL_CONTINUE)
  2565. goto done;
  2566. /* Decode and fetch the destination operand: register or memory. */
  2567. switch (c->d & DstMask) {
  2568. case DstReg:
  2569. decode_register_operand(&c->dst, c,
  2570. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2571. break;
  2572. case DstImmUByte:
  2573. c->dst.type = OP_IMM;
  2574. c->dst.addr.mem = c->eip;
  2575. c->dst.bytes = 1;
  2576. c->dst.val = insn_fetch(u8, 1, c->eip);
  2577. break;
  2578. case DstMem:
  2579. case DstMem64:
  2580. c->dst = memop;
  2581. if ((c->d & DstMask) == DstMem64)
  2582. c->dst.bytes = 8;
  2583. else
  2584. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2585. if (c->d & BitOp)
  2586. fetch_bit_operand(c);
  2587. c->dst.orig_val = c->dst.val;
  2588. break;
  2589. case DstAcc:
  2590. c->dst.type = OP_REG;
  2591. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2592. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2593. fetch_register_operand(&c->dst);
  2594. c->dst.orig_val = c->dst.val;
  2595. break;
  2596. case DstDI:
  2597. c->dst.type = OP_MEM;
  2598. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2599. c->dst.addr.mem =
  2600. register_address(c, es_base(ctxt, ops),
  2601. c->regs[VCPU_REGS_RDI]);
  2602. c->dst.val = 0;
  2603. break;
  2604. case ImplicitOps:
  2605. /* Special instructions do their own operand decoding. */
  2606. default:
  2607. c->dst.type = OP_NONE; /* Disable writeback. */
  2608. return 0;
  2609. }
  2610. done:
  2611. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2612. }
  2613. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2614. {
  2615. struct decode_cache *c = &ctxt->decode;
  2616. /* The second termination condition only applies for REPE
  2617. * and REPNE. Test if the repeat string operation prefix is
  2618. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2619. * corresponding termination condition according to:
  2620. * - if REPE/REPZ and ZF = 0 then done
  2621. * - if REPNE/REPNZ and ZF = 1 then done
  2622. */
  2623. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2624. (c->b == 0xae) || (c->b == 0xaf))
  2625. && (((c->rep_prefix == REPE_PREFIX) &&
  2626. ((ctxt->eflags & EFLG_ZF) == 0))
  2627. || ((c->rep_prefix == REPNE_PREFIX) &&
  2628. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2629. return true;
  2630. return false;
  2631. }
  2632. int
  2633. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2634. {
  2635. struct x86_emulate_ops *ops = ctxt->ops;
  2636. u64 msr_data;
  2637. struct decode_cache *c = &ctxt->decode;
  2638. int rc = X86EMUL_CONTINUE;
  2639. int saved_dst_type = c->dst.type;
  2640. int irq; /* Used for int 3, int, and into */
  2641. ctxt->decode.mem_read.pos = 0;
  2642. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2643. emulate_ud(ctxt);
  2644. goto done;
  2645. }
  2646. /* LOCK prefix is allowed only with some instructions */
  2647. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2648. emulate_ud(ctxt);
  2649. goto done;
  2650. }
  2651. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2652. emulate_ud(ctxt);
  2653. goto done;
  2654. }
  2655. /* Privileged instruction can be executed only in CPL=0 */
  2656. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2657. emulate_gp(ctxt, 0);
  2658. goto done;
  2659. }
  2660. if (c->rep_prefix && (c->d & String)) {
  2661. /* All REP prefixes have the same first termination condition */
  2662. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2663. ctxt->eip = c->eip;
  2664. goto done;
  2665. }
  2666. }
  2667. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2668. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2669. c->src.valptr, c->src.bytes);
  2670. if (rc != X86EMUL_CONTINUE)
  2671. goto done;
  2672. c->src.orig_val64 = c->src.val64;
  2673. }
  2674. if (c->src2.type == OP_MEM) {
  2675. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2676. &c->src2.val, c->src2.bytes);
  2677. if (rc != X86EMUL_CONTINUE)
  2678. goto done;
  2679. }
  2680. if ((c->d & DstMask) == ImplicitOps)
  2681. goto special_insn;
  2682. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2683. /* optimisation - avoid slow emulated read if Mov */
  2684. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2685. &c->dst.val, c->dst.bytes);
  2686. if (rc != X86EMUL_CONTINUE)
  2687. goto done;
  2688. }
  2689. c->dst.orig_val = c->dst.val;
  2690. special_insn:
  2691. if (c->execute) {
  2692. rc = c->execute(ctxt);
  2693. if (rc != X86EMUL_CONTINUE)
  2694. goto done;
  2695. goto writeback;
  2696. }
  2697. if (c->twobyte)
  2698. goto twobyte_insn;
  2699. switch (c->b) {
  2700. case 0x00 ... 0x05:
  2701. add: /* add */
  2702. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2703. break;
  2704. case 0x06: /* push es */
  2705. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2706. break;
  2707. case 0x07: /* pop es */
  2708. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2709. if (rc != X86EMUL_CONTINUE)
  2710. goto done;
  2711. break;
  2712. case 0x08 ... 0x0d:
  2713. or: /* or */
  2714. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2715. break;
  2716. case 0x0e: /* push cs */
  2717. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2718. break;
  2719. case 0x10 ... 0x15:
  2720. adc: /* adc */
  2721. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2722. break;
  2723. case 0x16: /* push ss */
  2724. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2725. break;
  2726. case 0x17: /* pop ss */
  2727. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2728. if (rc != X86EMUL_CONTINUE)
  2729. goto done;
  2730. break;
  2731. case 0x18 ... 0x1d:
  2732. sbb: /* sbb */
  2733. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2734. break;
  2735. case 0x1e: /* push ds */
  2736. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2737. break;
  2738. case 0x1f: /* pop ds */
  2739. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. goto done;
  2742. break;
  2743. case 0x20 ... 0x25:
  2744. and: /* and */
  2745. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2746. break;
  2747. case 0x28 ... 0x2d:
  2748. sub: /* sub */
  2749. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2750. break;
  2751. case 0x30 ... 0x35:
  2752. xor: /* xor */
  2753. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2754. break;
  2755. case 0x38 ... 0x3d:
  2756. cmp: /* cmp */
  2757. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2758. break;
  2759. case 0x40 ... 0x47: /* inc r16/r32 */
  2760. emulate_1op("inc", c->dst, ctxt->eflags);
  2761. break;
  2762. case 0x48 ... 0x4f: /* dec r16/r32 */
  2763. emulate_1op("dec", c->dst, ctxt->eflags);
  2764. break;
  2765. case 0x58 ... 0x5f: /* pop reg */
  2766. pop_instruction:
  2767. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2768. if (rc != X86EMUL_CONTINUE)
  2769. goto done;
  2770. break;
  2771. case 0x60: /* pusha */
  2772. rc = emulate_pusha(ctxt, ops);
  2773. if (rc != X86EMUL_CONTINUE)
  2774. goto done;
  2775. break;
  2776. case 0x61: /* popa */
  2777. rc = emulate_popa(ctxt, ops);
  2778. if (rc != X86EMUL_CONTINUE)
  2779. goto done;
  2780. break;
  2781. case 0x63: /* movsxd */
  2782. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2783. goto cannot_emulate;
  2784. c->dst.val = (s32) c->src.val;
  2785. break;
  2786. case 0x6c: /* insb */
  2787. case 0x6d: /* insw/insd */
  2788. c->src.val = c->regs[VCPU_REGS_RDX];
  2789. goto do_io_in;
  2790. case 0x6e: /* outsb */
  2791. case 0x6f: /* outsw/outsd */
  2792. c->dst.val = c->regs[VCPU_REGS_RDX];
  2793. goto do_io_out;
  2794. break;
  2795. case 0x70 ... 0x7f: /* jcc (short) */
  2796. if (test_cc(c->b, ctxt->eflags))
  2797. jmp_rel(c, c->src.val);
  2798. break;
  2799. case 0x80 ... 0x83: /* Grp1 */
  2800. switch (c->modrm_reg) {
  2801. case 0:
  2802. goto add;
  2803. case 1:
  2804. goto or;
  2805. case 2:
  2806. goto adc;
  2807. case 3:
  2808. goto sbb;
  2809. case 4:
  2810. goto and;
  2811. case 5:
  2812. goto sub;
  2813. case 6:
  2814. goto xor;
  2815. case 7:
  2816. goto cmp;
  2817. }
  2818. break;
  2819. case 0x84 ... 0x85:
  2820. test:
  2821. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2822. break;
  2823. case 0x86 ... 0x87: /* xchg */
  2824. xchg:
  2825. /* Write back the register source. */
  2826. c->src.val = c->dst.val;
  2827. write_register_operand(&c->src);
  2828. /*
  2829. * Write back the memory destination with implicit LOCK
  2830. * prefix.
  2831. */
  2832. c->dst.val = c->src.orig_val;
  2833. c->lock_prefix = 1;
  2834. break;
  2835. case 0x88 ... 0x8b: /* mov */
  2836. goto mov;
  2837. case 0x8c: /* mov r/m, sreg */
  2838. if (c->modrm_reg > VCPU_SREG_GS) {
  2839. emulate_ud(ctxt);
  2840. goto done;
  2841. }
  2842. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2843. break;
  2844. case 0x8d: /* lea r16/r32, m */
  2845. c->dst.val = c->src.addr.mem;
  2846. break;
  2847. case 0x8e: { /* mov seg, r/m16 */
  2848. uint16_t sel;
  2849. sel = c->src.val;
  2850. if (c->modrm_reg == VCPU_SREG_CS ||
  2851. c->modrm_reg > VCPU_SREG_GS) {
  2852. emulate_ud(ctxt);
  2853. goto done;
  2854. }
  2855. if (c->modrm_reg == VCPU_SREG_SS)
  2856. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2857. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2858. c->dst.type = OP_NONE; /* Disable writeback. */
  2859. break;
  2860. }
  2861. case 0x8f: /* pop (sole member of Grp1a) */
  2862. rc = emulate_grp1a(ctxt, ops);
  2863. if (rc != X86EMUL_CONTINUE)
  2864. goto done;
  2865. break;
  2866. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2867. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2868. break;
  2869. goto xchg;
  2870. case 0x98: /* cbw/cwde/cdqe */
  2871. switch (c->op_bytes) {
  2872. case 2: c->dst.val = (s8)c->dst.val; break;
  2873. case 4: c->dst.val = (s16)c->dst.val; break;
  2874. case 8: c->dst.val = (s32)c->dst.val; break;
  2875. }
  2876. break;
  2877. case 0x9c: /* pushf */
  2878. c->src.val = (unsigned long) ctxt->eflags;
  2879. emulate_push(ctxt, ops);
  2880. break;
  2881. case 0x9d: /* popf */
  2882. c->dst.type = OP_REG;
  2883. c->dst.addr.reg = &ctxt->eflags;
  2884. c->dst.bytes = c->op_bytes;
  2885. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2886. if (rc != X86EMUL_CONTINUE)
  2887. goto done;
  2888. break;
  2889. case 0xa0 ... 0xa3: /* mov */
  2890. case 0xa4 ... 0xa5: /* movs */
  2891. goto mov;
  2892. case 0xa6 ... 0xa7: /* cmps */
  2893. c->dst.type = OP_NONE; /* Disable writeback. */
  2894. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2895. goto cmp;
  2896. case 0xa8 ... 0xa9: /* test ax, imm */
  2897. goto test;
  2898. case 0xaa ... 0xab: /* stos */
  2899. case 0xac ... 0xad: /* lods */
  2900. goto mov;
  2901. case 0xae ... 0xaf: /* scas */
  2902. goto cmp;
  2903. case 0xb0 ... 0xbf: /* mov r, imm */
  2904. goto mov;
  2905. case 0xc0 ... 0xc1:
  2906. emulate_grp2(ctxt);
  2907. break;
  2908. case 0xc3: /* ret */
  2909. c->dst.type = OP_REG;
  2910. c->dst.addr.reg = &c->eip;
  2911. c->dst.bytes = c->op_bytes;
  2912. goto pop_instruction;
  2913. case 0xc4: /* les */
  2914. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2915. if (rc != X86EMUL_CONTINUE)
  2916. goto done;
  2917. break;
  2918. case 0xc5: /* lds */
  2919. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2920. if (rc != X86EMUL_CONTINUE)
  2921. goto done;
  2922. break;
  2923. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2924. mov:
  2925. c->dst.val = c->src.val;
  2926. break;
  2927. case 0xcb: /* ret far */
  2928. rc = emulate_ret_far(ctxt, ops);
  2929. if (rc != X86EMUL_CONTINUE)
  2930. goto done;
  2931. break;
  2932. case 0xcc: /* int3 */
  2933. irq = 3;
  2934. goto do_interrupt;
  2935. case 0xcd: /* int n */
  2936. irq = c->src.val;
  2937. do_interrupt:
  2938. rc = emulate_int(ctxt, ops, irq);
  2939. if (rc != X86EMUL_CONTINUE)
  2940. goto done;
  2941. break;
  2942. case 0xce: /* into */
  2943. if (ctxt->eflags & EFLG_OF) {
  2944. irq = 4;
  2945. goto do_interrupt;
  2946. }
  2947. break;
  2948. case 0xcf: /* iret */
  2949. rc = emulate_iret(ctxt, ops);
  2950. if (rc != X86EMUL_CONTINUE)
  2951. goto done;
  2952. break;
  2953. case 0xd0 ... 0xd1: /* Grp2 */
  2954. emulate_grp2(ctxt);
  2955. break;
  2956. case 0xd2 ... 0xd3: /* Grp2 */
  2957. c->src.val = c->regs[VCPU_REGS_RCX];
  2958. emulate_grp2(ctxt);
  2959. break;
  2960. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2961. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2962. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2963. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2964. jmp_rel(c, c->src.val);
  2965. break;
  2966. case 0xe3: /* jcxz/jecxz/jrcxz */
  2967. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2968. jmp_rel(c, c->src.val);
  2969. break;
  2970. case 0xe4: /* inb */
  2971. case 0xe5: /* in */
  2972. goto do_io_in;
  2973. case 0xe6: /* outb */
  2974. case 0xe7: /* out */
  2975. goto do_io_out;
  2976. case 0xe8: /* call (near) */ {
  2977. long int rel = c->src.val;
  2978. c->src.val = (unsigned long) c->eip;
  2979. jmp_rel(c, rel);
  2980. emulate_push(ctxt, ops);
  2981. break;
  2982. }
  2983. case 0xe9: /* jmp rel */
  2984. goto jmp;
  2985. case 0xea: { /* jmp far */
  2986. unsigned short sel;
  2987. jump_far:
  2988. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2989. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2990. goto done;
  2991. c->eip = 0;
  2992. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2993. break;
  2994. }
  2995. case 0xeb:
  2996. jmp: /* jmp rel short */
  2997. jmp_rel(c, c->src.val);
  2998. c->dst.type = OP_NONE; /* Disable writeback. */
  2999. break;
  3000. case 0xec: /* in al,dx */
  3001. case 0xed: /* in (e/r)ax,dx */
  3002. c->src.val = c->regs[VCPU_REGS_RDX];
  3003. do_io_in:
  3004. c->dst.bytes = min(c->dst.bytes, 4u);
  3005. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  3006. emulate_gp(ctxt, 0);
  3007. goto done;
  3008. }
  3009. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3010. &c->dst.val))
  3011. goto done; /* IO is needed */
  3012. break;
  3013. case 0xee: /* out dx,al */
  3014. case 0xef: /* out dx,(e/r)ax */
  3015. c->dst.val = c->regs[VCPU_REGS_RDX];
  3016. do_io_out:
  3017. c->src.bytes = min(c->src.bytes, 4u);
  3018. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  3019. c->src.bytes)) {
  3020. emulate_gp(ctxt, 0);
  3021. goto done;
  3022. }
  3023. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3024. &c->src.val, 1, ctxt->vcpu);
  3025. c->dst.type = OP_NONE; /* Disable writeback. */
  3026. break;
  3027. case 0xf4: /* hlt */
  3028. ctxt->vcpu->arch.halt_request = 1;
  3029. break;
  3030. case 0xf5: /* cmc */
  3031. /* complement carry flag from eflags reg */
  3032. ctxt->eflags ^= EFLG_CF;
  3033. break;
  3034. case 0xf6 ... 0xf7: /* Grp3 */
  3035. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  3036. goto cannot_emulate;
  3037. break;
  3038. case 0xf8: /* clc */
  3039. ctxt->eflags &= ~EFLG_CF;
  3040. break;
  3041. case 0xf9: /* stc */
  3042. ctxt->eflags |= EFLG_CF;
  3043. break;
  3044. case 0xfa: /* cli */
  3045. if (emulator_bad_iopl(ctxt, ops)) {
  3046. emulate_gp(ctxt, 0);
  3047. goto done;
  3048. } else
  3049. ctxt->eflags &= ~X86_EFLAGS_IF;
  3050. break;
  3051. case 0xfb: /* sti */
  3052. if (emulator_bad_iopl(ctxt, ops)) {
  3053. emulate_gp(ctxt, 0);
  3054. goto done;
  3055. } else {
  3056. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3057. ctxt->eflags |= X86_EFLAGS_IF;
  3058. }
  3059. break;
  3060. case 0xfc: /* cld */
  3061. ctxt->eflags &= ~EFLG_DF;
  3062. break;
  3063. case 0xfd: /* std */
  3064. ctxt->eflags |= EFLG_DF;
  3065. break;
  3066. case 0xfe: /* Grp4 */
  3067. grp45:
  3068. rc = emulate_grp45(ctxt, ops);
  3069. if (rc != X86EMUL_CONTINUE)
  3070. goto done;
  3071. break;
  3072. case 0xff: /* Grp5 */
  3073. if (c->modrm_reg == 5)
  3074. goto jump_far;
  3075. goto grp45;
  3076. default:
  3077. goto cannot_emulate;
  3078. }
  3079. writeback:
  3080. rc = writeback(ctxt, ops);
  3081. if (rc != X86EMUL_CONTINUE)
  3082. goto done;
  3083. /*
  3084. * restore dst type in case the decoding will be reused
  3085. * (happens for string instruction )
  3086. */
  3087. c->dst.type = saved_dst_type;
  3088. if ((c->d & SrcMask) == SrcSI)
  3089. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3090. VCPU_REGS_RSI, &c->src);
  3091. if ((c->d & DstMask) == DstDI)
  3092. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3093. &c->dst);
  3094. if (c->rep_prefix && (c->d & String)) {
  3095. struct read_cache *r = &ctxt->decode.io_read;
  3096. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3097. if (!string_insn_completed(ctxt)) {
  3098. /*
  3099. * Re-enter guest when pio read ahead buffer is empty
  3100. * or, if it is not used, after each 1024 iteration.
  3101. */
  3102. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3103. (r->end == 0 || r->end != r->pos)) {
  3104. /*
  3105. * Reset read cache. Usually happens before
  3106. * decode, but since instruction is restarted
  3107. * we have to do it here.
  3108. */
  3109. ctxt->decode.mem_read.end = 0;
  3110. return EMULATION_RESTART;
  3111. }
  3112. goto done; /* skip rip writeback */
  3113. }
  3114. }
  3115. ctxt->eip = c->eip;
  3116. done:
  3117. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3118. twobyte_insn:
  3119. switch (c->b) {
  3120. case 0x01: /* lgdt, lidt, lmsw */
  3121. switch (c->modrm_reg) {
  3122. u16 size;
  3123. unsigned long address;
  3124. case 0: /* vmcall */
  3125. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3126. goto cannot_emulate;
  3127. rc = kvm_fix_hypercall(ctxt->vcpu);
  3128. if (rc != X86EMUL_CONTINUE)
  3129. goto done;
  3130. /* Let the processor re-execute the fixed hypercall */
  3131. c->eip = ctxt->eip;
  3132. /* Disable writeback. */
  3133. c->dst.type = OP_NONE;
  3134. break;
  3135. case 2: /* lgdt */
  3136. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3137. &size, &address, c->op_bytes);
  3138. if (rc != X86EMUL_CONTINUE)
  3139. goto done;
  3140. realmode_lgdt(ctxt->vcpu, size, address);
  3141. /* Disable writeback. */
  3142. c->dst.type = OP_NONE;
  3143. break;
  3144. case 3: /* lidt/vmmcall */
  3145. if (c->modrm_mod == 3) {
  3146. switch (c->modrm_rm) {
  3147. case 1:
  3148. rc = kvm_fix_hypercall(ctxt->vcpu);
  3149. if (rc != X86EMUL_CONTINUE)
  3150. goto done;
  3151. break;
  3152. default:
  3153. goto cannot_emulate;
  3154. }
  3155. } else {
  3156. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3157. &size, &address,
  3158. c->op_bytes);
  3159. if (rc != X86EMUL_CONTINUE)
  3160. goto done;
  3161. realmode_lidt(ctxt->vcpu, size, address);
  3162. }
  3163. /* Disable writeback. */
  3164. c->dst.type = OP_NONE;
  3165. break;
  3166. case 4: /* smsw */
  3167. c->dst.bytes = 2;
  3168. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3169. break;
  3170. case 6: /* lmsw */
  3171. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3172. (c->src.val & 0x0f), ctxt->vcpu);
  3173. c->dst.type = OP_NONE;
  3174. break;
  3175. case 5: /* not defined */
  3176. emulate_ud(ctxt);
  3177. goto done;
  3178. case 7: /* invlpg*/
  3179. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3180. /* Disable writeback. */
  3181. c->dst.type = OP_NONE;
  3182. break;
  3183. default:
  3184. goto cannot_emulate;
  3185. }
  3186. break;
  3187. case 0x05: /* syscall */
  3188. rc = emulate_syscall(ctxt, ops);
  3189. if (rc != X86EMUL_CONTINUE)
  3190. goto done;
  3191. else
  3192. goto writeback;
  3193. break;
  3194. case 0x06:
  3195. emulate_clts(ctxt->vcpu);
  3196. break;
  3197. case 0x09: /* wbinvd */
  3198. kvm_emulate_wbinvd(ctxt->vcpu);
  3199. break;
  3200. case 0x08: /* invd */
  3201. case 0x0d: /* GrpP (prefetch) */
  3202. case 0x18: /* Grp16 (prefetch/nop) */
  3203. break;
  3204. case 0x20: /* mov cr, reg */
  3205. switch (c->modrm_reg) {
  3206. case 1:
  3207. case 5 ... 7:
  3208. case 9 ... 15:
  3209. emulate_ud(ctxt);
  3210. goto done;
  3211. }
  3212. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3213. break;
  3214. case 0x21: /* mov from dr to reg */
  3215. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3216. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3217. emulate_ud(ctxt);
  3218. goto done;
  3219. }
  3220. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3221. break;
  3222. case 0x22: /* mov reg, cr */
  3223. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3224. emulate_gp(ctxt, 0);
  3225. goto done;
  3226. }
  3227. c->dst.type = OP_NONE;
  3228. break;
  3229. case 0x23: /* mov from reg to dr */
  3230. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3231. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3232. emulate_ud(ctxt);
  3233. goto done;
  3234. }
  3235. if (ops->set_dr(c->modrm_reg, c->src.val &
  3236. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3237. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3238. /* #UD condition is already handled by the code above */
  3239. emulate_gp(ctxt, 0);
  3240. goto done;
  3241. }
  3242. c->dst.type = OP_NONE; /* no writeback */
  3243. break;
  3244. case 0x30:
  3245. /* wrmsr */
  3246. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3247. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3248. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3249. emulate_gp(ctxt, 0);
  3250. goto done;
  3251. }
  3252. rc = X86EMUL_CONTINUE;
  3253. break;
  3254. case 0x32:
  3255. /* rdmsr */
  3256. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3257. emulate_gp(ctxt, 0);
  3258. goto done;
  3259. } else {
  3260. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3261. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3262. }
  3263. rc = X86EMUL_CONTINUE;
  3264. break;
  3265. case 0x34: /* sysenter */
  3266. rc = emulate_sysenter(ctxt, ops);
  3267. if (rc != X86EMUL_CONTINUE)
  3268. goto done;
  3269. else
  3270. goto writeback;
  3271. break;
  3272. case 0x35: /* sysexit */
  3273. rc = emulate_sysexit(ctxt, ops);
  3274. if (rc != X86EMUL_CONTINUE)
  3275. goto done;
  3276. else
  3277. goto writeback;
  3278. break;
  3279. case 0x40 ... 0x4f: /* cmov */
  3280. c->dst.val = c->dst.orig_val = c->src.val;
  3281. if (!test_cc(c->b, ctxt->eflags))
  3282. c->dst.type = OP_NONE; /* no writeback */
  3283. break;
  3284. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3285. if (test_cc(c->b, ctxt->eflags))
  3286. jmp_rel(c, c->src.val);
  3287. break;
  3288. case 0x90 ... 0x9f: /* setcc r/m8 */
  3289. c->dst.val = test_cc(c->b, ctxt->eflags);
  3290. break;
  3291. case 0xa0: /* push fs */
  3292. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3293. break;
  3294. case 0xa1: /* pop fs */
  3295. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3296. if (rc != X86EMUL_CONTINUE)
  3297. goto done;
  3298. break;
  3299. case 0xa3:
  3300. bt: /* bt */
  3301. c->dst.type = OP_NONE;
  3302. /* only subword offset */
  3303. c->src.val &= (c->dst.bytes << 3) - 1;
  3304. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3305. break;
  3306. case 0xa4: /* shld imm8, r, r/m */
  3307. case 0xa5: /* shld cl, r, r/m */
  3308. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3309. break;
  3310. case 0xa8: /* push gs */
  3311. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3312. break;
  3313. case 0xa9: /* pop gs */
  3314. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3315. if (rc != X86EMUL_CONTINUE)
  3316. goto done;
  3317. break;
  3318. case 0xab:
  3319. bts: /* bts */
  3320. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3321. break;
  3322. case 0xac: /* shrd imm8, r, r/m */
  3323. case 0xad: /* shrd cl, r, r/m */
  3324. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3325. break;
  3326. case 0xae: /* clflush */
  3327. break;
  3328. case 0xb0 ... 0xb1: /* cmpxchg */
  3329. /*
  3330. * Save real source value, then compare EAX against
  3331. * destination.
  3332. */
  3333. c->src.orig_val = c->src.val;
  3334. c->src.val = c->regs[VCPU_REGS_RAX];
  3335. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3336. if (ctxt->eflags & EFLG_ZF) {
  3337. /* Success: write back to memory. */
  3338. c->dst.val = c->src.orig_val;
  3339. } else {
  3340. /* Failure: write the value we saw to EAX. */
  3341. c->dst.type = OP_REG;
  3342. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3343. }
  3344. break;
  3345. case 0xb2: /* lss */
  3346. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3347. if (rc != X86EMUL_CONTINUE)
  3348. goto done;
  3349. break;
  3350. case 0xb3:
  3351. btr: /* btr */
  3352. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3353. break;
  3354. case 0xb4: /* lfs */
  3355. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3356. if (rc != X86EMUL_CONTINUE)
  3357. goto done;
  3358. break;
  3359. case 0xb5: /* lgs */
  3360. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3361. if (rc != X86EMUL_CONTINUE)
  3362. goto done;
  3363. break;
  3364. case 0xb6 ... 0xb7: /* movzx */
  3365. c->dst.bytes = c->op_bytes;
  3366. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3367. : (u16) c->src.val;
  3368. break;
  3369. case 0xba: /* Grp8 */
  3370. switch (c->modrm_reg & 3) {
  3371. case 0:
  3372. goto bt;
  3373. case 1:
  3374. goto bts;
  3375. case 2:
  3376. goto btr;
  3377. case 3:
  3378. goto btc;
  3379. }
  3380. break;
  3381. case 0xbb:
  3382. btc: /* btc */
  3383. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3384. break;
  3385. case 0xbc: { /* bsf */
  3386. u8 zf;
  3387. __asm__ ("bsf %2, %0; setz %1"
  3388. : "=r"(c->dst.val), "=q"(zf)
  3389. : "r"(c->src.val));
  3390. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3391. if (zf) {
  3392. ctxt->eflags |= X86_EFLAGS_ZF;
  3393. c->dst.type = OP_NONE; /* Disable writeback. */
  3394. }
  3395. break;
  3396. }
  3397. case 0xbd: { /* bsr */
  3398. u8 zf;
  3399. __asm__ ("bsr %2, %0; setz %1"
  3400. : "=r"(c->dst.val), "=q"(zf)
  3401. : "r"(c->src.val));
  3402. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3403. if (zf) {
  3404. ctxt->eflags |= X86_EFLAGS_ZF;
  3405. c->dst.type = OP_NONE; /* Disable writeback. */
  3406. }
  3407. break;
  3408. }
  3409. case 0xbe ... 0xbf: /* movsx */
  3410. c->dst.bytes = c->op_bytes;
  3411. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3412. (s16) c->src.val;
  3413. break;
  3414. case 0xc0 ... 0xc1: /* xadd */
  3415. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3416. /* Write back the register source. */
  3417. c->src.val = c->dst.orig_val;
  3418. write_register_operand(&c->src);
  3419. break;
  3420. case 0xc3: /* movnti */
  3421. c->dst.bytes = c->op_bytes;
  3422. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3423. (u64) c->src.val;
  3424. break;
  3425. case 0xc7: /* Grp9 (cmpxchg8b) */
  3426. rc = emulate_grp9(ctxt, ops);
  3427. if (rc != X86EMUL_CONTINUE)
  3428. goto done;
  3429. break;
  3430. default:
  3431. goto cannot_emulate;
  3432. }
  3433. goto writeback;
  3434. cannot_emulate:
  3435. DPRINTF("Cannot emulate %02x\n", c->b);
  3436. return -1;
  3437. }